qlcnic_ctx.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static const struct qlcnic_mailbox_metadata qlcnic_mbx_tbl[] = {
  9. {QLCNIC_CMD_CREATE_RX_CTX, 4, 1},
  10. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  11. {QLCNIC_CMD_CREATE_TX_CTX, 4, 1},
  12. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  13. {QLCNIC_CMD_INTRPT_TEST, 4, 1},
  14. {QLCNIC_CMD_SET_MTU, 4, 1},
  15. {QLCNIC_CMD_READ_PHY, 4, 2},
  16. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  17. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  18. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  19. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  20. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  21. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  22. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  23. {QLCNIC_CMD_GET_PCI_INFO, 4, 1},
  24. {QLCNIC_CMD_GET_NIC_INFO, 4, 1},
  25. {QLCNIC_CMD_SET_NIC_INFO, 4, 1},
  26. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  27. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  28. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  29. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  30. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  31. {QLCNIC_CMD_GET_MAC_STATS, 4, 1},
  32. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  33. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  34. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  35. {QLCNIC_CMD_TEMP_SIZE, 4, 4},
  36. {QLCNIC_CMD_GET_TEMP_HDR, 4, 1},
  37. {QLCNIC_CMD_SET_DRV_VER, 4, 1},
  38. };
  39. static inline u32 qlcnic_get_cmd_signature(struct qlcnic_hardware_context *ahw)
  40. {
  41. return (ahw->pci_func & 0xff) | ((ahw->fw_hal_version & 0xff) << 8) |
  42. (0xcafe << 16);
  43. }
  44. /* Allocate mailbox registers */
  45. int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  46. struct qlcnic_adapter *adapter, u32 type)
  47. {
  48. int i, size;
  49. const struct qlcnic_mailbox_metadata *mbx_tbl;
  50. mbx_tbl = qlcnic_mbx_tbl;
  51. size = ARRAY_SIZE(qlcnic_mbx_tbl);
  52. for (i = 0; i < size; i++) {
  53. if (type == mbx_tbl[i].cmd) {
  54. mbx->req.num = mbx_tbl[i].in_args;
  55. mbx->rsp.num = mbx_tbl[i].out_args;
  56. mbx->req.arg = kcalloc(mbx->req.num,
  57. sizeof(u32), GFP_ATOMIC);
  58. if (!mbx->req.arg)
  59. return -ENOMEM;
  60. mbx->rsp.arg = kcalloc(mbx->rsp.num,
  61. sizeof(u32), GFP_ATOMIC);
  62. if (!mbx->rsp.arg) {
  63. kfree(mbx->req.arg);
  64. mbx->req.arg = NULL;
  65. return -ENOMEM;
  66. }
  67. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  68. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  69. mbx->req.arg[0] = type;
  70. break;
  71. }
  72. }
  73. return 0;
  74. }
  75. /* Free up mailbox registers */
  76. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd)
  77. {
  78. kfree(cmd->req.arg);
  79. cmd->req.arg = NULL;
  80. kfree(cmd->rsp.arg);
  81. cmd->rsp.arg = NULL;
  82. }
  83. static int qlcnic_is_valid_nic_func(struct qlcnic_adapter *adapter, u8 pci_func)
  84. {
  85. int i;
  86. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  87. if (adapter->npars[i].pci_func == pci_func)
  88. return i;
  89. }
  90. return -1;
  91. }
  92. static u32
  93. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  94. {
  95. u32 rsp;
  96. int timeout = 0;
  97. do {
  98. /* give atleast 1ms for firmware to respond */
  99. mdelay(1);
  100. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  101. return QLCNIC_CDRP_RSP_TIMEOUT;
  102. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  103. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  104. return rsp;
  105. }
  106. int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter,
  107. struct qlcnic_cmd_args *cmd)
  108. {
  109. int i;
  110. u32 rsp;
  111. u32 signature;
  112. struct pci_dev *pdev = adapter->pdev;
  113. struct qlcnic_hardware_context *ahw = adapter->ahw;
  114. const char *fmt;
  115. signature = qlcnic_get_cmd_signature(ahw);
  116. /* Acquire semaphore before accessing CRB */
  117. if (qlcnic_api_lock(adapter)) {
  118. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  119. return cmd->rsp.arg[0];
  120. }
  121. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  122. for (i = 1; i < QLCNIC_CDRP_MAX_ARGS; i++)
  123. QLCWR32(adapter, QLCNIC_CDRP_ARG(i), cmd->req.arg[i]);
  124. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  125. QLCNIC_CDRP_FORM_CMD(cmd->req.arg[0]));
  126. rsp = qlcnic_poll_rsp(adapter);
  127. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  128. dev_err(&pdev->dev, "card response timeout.\n");
  129. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  130. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  131. cmd->rsp.arg[0] = QLCRD32(adapter, QLCNIC_CDRP_ARG(1));
  132. switch (cmd->rsp.arg[0]) {
  133. case QLCNIC_RCODE_INVALID_ARGS:
  134. fmt = "CDRP invalid args: [%d]\n";
  135. break;
  136. case QLCNIC_RCODE_NOT_SUPPORTED:
  137. case QLCNIC_RCODE_NOT_IMPL:
  138. fmt = "CDRP command not supported: [%d]\n";
  139. break;
  140. case QLCNIC_RCODE_NOT_PERMITTED:
  141. fmt = "CDRP requested action not permitted: [%d]\n";
  142. break;
  143. case QLCNIC_RCODE_INVALID:
  144. fmt = "CDRP invalid or unknown cmd received: [%d]\n";
  145. break;
  146. case QLCNIC_RCODE_TIMEOUT:
  147. fmt = "CDRP command timeout: [%d]\n";
  148. break;
  149. default:
  150. fmt = "CDRP command failed: [%d]\n";
  151. break;
  152. }
  153. dev_err(&pdev->dev, fmt, cmd->rsp.arg[0]);
  154. } else if (rsp == QLCNIC_CDRP_RSP_OK)
  155. cmd->rsp.arg[0] = QLCNIC_RCODE_SUCCESS;
  156. for (i = 1; i < cmd->rsp.num; i++)
  157. cmd->rsp.arg[i] = QLCRD32(adapter, QLCNIC_CDRP_ARG(i));
  158. /* Release semaphore */
  159. qlcnic_api_unlock(adapter);
  160. return cmd->rsp.arg[0];
  161. }
  162. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *adapter)
  163. {
  164. struct qlcnic_cmd_args cmd;
  165. u32 arg1, arg2, arg3;
  166. char drv_string[12];
  167. int err = 0;
  168. memset(drv_string, 0, sizeof(drv_string));
  169. snprintf(drv_string, sizeof(drv_string), "%d"".""%d"".""%d",
  170. _QLCNIC_LINUX_MAJOR, _QLCNIC_LINUX_MINOR,
  171. _QLCNIC_LINUX_SUBVERSION);
  172. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_DRV_VER);
  173. memcpy(&arg1, drv_string, sizeof(u32));
  174. memcpy(&arg2, drv_string + 4, sizeof(u32));
  175. memcpy(&arg3, drv_string + 8, sizeof(u32));
  176. cmd.req.arg[1] = arg1;
  177. cmd.req.arg[2] = arg2;
  178. cmd.req.arg[3] = arg3;
  179. err = qlcnic_issue_cmd(adapter, &cmd);
  180. if (err) {
  181. dev_info(&adapter->pdev->dev,
  182. "Failed to set driver version in firmware\n");
  183. return -EIO;
  184. }
  185. return 0;
  186. }
  187. int
  188. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  189. {
  190. int err = 0;
  191. struct qlcnic_cmd_args cmd;
  192. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  193. if (recv_ctx->state != QLCNIC_HOST_CTX_STATE_ACTIVE)
  194. return err;
  195. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_MTU);
  196. cmd.req.arg[1] = recv_ctx->context_id;
  197. cmd.req.arg[2] = mtu;
  198. err = qlcnic_issue_cmd(adapter, &cmd);
  199. if (err) {
  200. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  201. err = -EIO;
  202. }
  203. qlcnic_free_mbx_args(&cmd);
  204. return err;
  205. }
  206. int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  207. {
  208. void *addr;
  209. struct qlcnic_hostrq_rx_ctx *prq;
  210. struct qlcnic_cardrsp_rx_ctx *prsp;
  211. struct qlcnic_hostrq_rds_ring *prq_rds;
  212. struct qlcnic_hostrq_sds_ring *prq_sds;
  213. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  214. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  215. struct qlcnic_host_rds_ring *rds_ring;
  216. struct qlcnic_host_sds_ring *sds_ring;
  217. struct qlcnic_cmd_args cmd;
  218. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  219. u64 phys_addr;
  220. u8 i, nrds_rings, nsds_rings;
  221. u16 temp_u16;
  222. size_t rq_size, rsp_size;
  223. u32 cap, reg, val, reg2;
  224. int err;
  225. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  226. nrds_rings = adapter->max_rds_rings;
  227. nsds_rings = adapter->max_sds_rings;
  228. rq_size =
  229. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  230. nsds_rings);
  231. rsp_size =
  232. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  233. nsds_rings);
  234. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  235. &hostrq_phys_addr, GFP_KERNEL);
  236. if (addr == NULL)
  237. return -ENOMEM;
  238. prq = addr;
  239. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  240. &cardrsp_phys_addr, GFP_KERNEL);
  241. if (addr == NULL) {
  242. err = -ENOMEM;
  243. goto out_free_rq;
  244. }
  245. prsp = addr;
  246. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  247. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  248. | QLCNIC_CAP0_VALIDOFF);
  249. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  250. temp_u16 = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  251. prq->valid_field_offset = cpu_to_le16(temp_u16);
  252. prq->txrx_sds_binding = nsds_rings - 1;
  253. prq->capabilities[0] = cpu_to_le32(cap);
  254. prq->host_int_crb_mode =
  255. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  256. prq->host_rds_crb_mode =
  257. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  258. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  259. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  260. prq->rds_ring_offset = 0;
  261. val = le32_to_cpu(prq->rds_ring_offset) +
  262. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  263. prq->sds_ring_offset = cpu_to_le32(val);
  264. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  265. le32_to_cpu(prq->rds_ring_offset));
  266. for (i = 0; i < nrds_rings; i++) {
  267. rds_ring = &recv_ctx->rds_rings[i];
  268. rds_ring->producer = 0;
  269. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  270. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  271. prq_rds[i].ring_kind = cpu_to_le32(i);
  272. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  273. }
  274. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  275. le32_to_cpu(prq->sds_ring_offset));
  276. for (i = 0; i < nsds_rings; i++) {
  277. sds_ring = &recv_ctx->sds_rings[i];
  278. sds_ring->consumer = 0;
  279. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  280. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  281. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  282. prq_sds[i].msi_index = cpu_to_le16(i);
  283. }
  284. phys_addr = hostrq_phys_addr;
  285. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_RX_CTX);
  286. cmd.req.arg[1] = MSD(phys_addr);
  287. cmd.req.arg[2] = LSD(phys_addr);
  288. cmd.req.arg[3] = rq_size;
  289. err = qlcnic_issue_cmd(adapter, &cmd);
  290. if (err) {
  291. dev_err(&adapter->pdev->dev,
  292. "Failed to create rx ctx in firmware%d\n", err);
  293. goto out_free_rsp;
  294. }
  295. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  296. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  297. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  298. rds_ring = &recv_ctx->rds_rings[i];
  299. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  300. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  301. }
  302. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  303. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  304. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  305. sds_ring = &recv_ctx->sds_rings[i];
  306. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  307. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  308. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  309. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  310. }
  311. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  312. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  313. recv_ctx->virt_port = prsp->virt_port;
  314. out_free_rsp:
  315. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  316. cardrsp_phys_addr);
  317. qlcnic_free_mbx_args(&cmd);
  318. out_free_rq:
  319. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  320. return err;
  321. }
  322. void qlcnic_82xx_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  323. {
  324. int err;
  325. struct qlcnic_cmd_args cmd;
  326. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  327. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX);
  328. cmd.req.arg[1] = recv_ctx->context_id;
  329. err = qlcnic_issue_cmd(adapter, &cmd);
  330. if (err)
  331. dev_err(&adapter->pdev->dev,
  332. "Failed to destroy rx ctx in firmware\n");
  333. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  334. qlcnic_free_mbx_args(&cmd);
  335. }
  336. int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  337. struct qlcnic_host_tx_ring *tx_ring,
  338. int ring)
  339. {
  340. struct qlcnic_hostrq_tx_ctx *prq;
  341. struct qlcnic_hostrq_cds_ring *prq_cds;
  342. struct qlcnic_cardrsp_tx_ctx *prsp;
  343. void *rq_addr, *rsp_addr;
  344. size_t rq_size, rsp_size;
  345. u32 temp;
  346. struct qlcnic_cmd_args cmd;
  347. int err;
  348. u64 phys_addr;
  349. dma_addr_t rq_phys_addr, rsp_phys_addr;
  350. /* reset host resources */
  351. tx_ring->producer = 0;
  352. tx_ring->sw_consumer = 0;
  353. *(tx_ring->hw_consumer) = 0;
  354. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  355. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  356. &rq_phys_addr, GFP_KERNEL | __GFP_ZERO);
  357. if (!rq_addr)
  358. return -ENOMEM;
  359. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  360. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  361. &rsp_phys_addr, GFP_KERNEL | __GFP_ZERO);
  362. if (!rsp_addr) {
  363. err = -ENOMEM;
  364. goto out_free_rq;
  365. }
  366. prq = rq_addr;
  367. prsp = rsp_addr;
  368. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  369. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  370. QLCNIC_CAP0_LSO);
  371. prq->capabilities[0] = cpu_to_le32(temp);
  372. prq->host_int_crb_mode =
  373. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  374. prq->msi_index = 0;
  375. prq->interrupt_ctl = 0;
  376. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  377. prq_cds = &prq->cds_ring;
  378. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  379. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  380. phys_addr = rq_phys_addr;
  381. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  382. cmd.req.arg[1] = MSD(phys_addr);
  383. cmd.req.arg[2] = LSD(phys_addr);
  384. cmd.req.arg[3] = rq_size;
  385. err = qlcnic_issue_cmd(adapter, &cmd);
  386. if (err == QLCNIC_RCODE_SUCCESS) {
  387. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  388. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  389. tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  390. } else {
  391. dev_err(&adapter->pdev->dev,
  392. "Failed to create tx ctx in firmware%d\n", err);
  393. err = -EIO;
  394. }
  395. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  396. rsp_phys_addr);
  397. out_free_rq:
  398. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  399. qlcnic_free_mbx_args(&cmd);
  400. return err;
  401. }
  402. void qlcnic_82xx_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  403. struct qlcnic_host_tx_ring *tx_ring)
  404. {
  405. struct qlcnic_cmd_args cmd;
  406. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX);
  407. cmd.req.arg[1] = tx_ring->ctx_id;
  408. if (qlcnic_issue_cmd(adapter, &cmd))
  409. dev_err(&adapter->pdev->dev,
  410. "Failed to destroy tx ctx in firmware\n");
  411. qlcnic_free_mbx_args(&cmd);
  412. }
  413. int
  414. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  415. {
  416. int err;
  417. struct qlcnic_cmd_args cmd;
  418. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_PORT);
  419. cmd.req.arg[1] = config;
  420. err = qlcnic_issue_cmd(adapter, &cmd);
  421. qlcnic_free_mbx_args(&cmd);
  422. return err;
  423. }
  424. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  425. {
  426. void *addr;
  427. int err, ring;
  428. struct qlcnic_recv_context *recv_ctx;
  429. struct qlcnic_host_rds_ring *rds_ring;
  430. struct qlcnic_host_sds_ring *sds_ring;
  431. struct qlcnic_host_tx_ring *tx_ring;
  432. __le32 *ptr;
  433. struct pci_dev *pdev = adapter->pdev;
  434. recv_ctx = adapter->recv_ctx;
  435. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  436. tx_ring = &adapter->tx_ring[ring];
  437. ptr = (__le32 *)dma_alloc_coherent(&pdev->dev, sizeof(u32),
  438. &tx_ring->hw_cons_phys_addr,
  439. GFP_KERNEL);
  440. if (ptr == NULL)
  441. return -ENOMEM;
  442. tx_ring->hw_consumer = ptr;
  443. /* cmd desc ring */
  444. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  445. &tx_ring->phys_addr,
  446. GFP_KERNEL);
  447. if (addr == NULL) {
  448. err = -ENOMEM;
  449. goto err_out_free;
  450. }
  451. tx_ring->desc_head = addr;
  452. }
  453. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  454. rds_ring = &recv_ctx->rds_rings[ring];
  455. addr = dma_alloc_coherent(&adapter->pdev->dev,
  456. RCV_DESC_RINGSIZE(rds_ring),
  457. &rds_ring->phys_addr, GFP_KERNEL);
  458. if (addr == NULL) {
  459. err = -ENOMEM;
  460. goto err_out_free;
  461. }
  462. rds_ring->desc_head = addr;
  463. }
  464. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  465. sds_ring = &recv_ctx->sds_rings[ring];
  466. addr = dma_alloc_coherent(&adapter->pdev->dev,
  467. STATUS_DESC_RINGSIZE(sds_ring),
  468. &sds_ring->phys_addr, GFP_KERNEL);
  469. if (addr == NULL) {
  470. err = -ENOMEM;
  471. goto err_out_free;
  472. }
  473. sds_ring->desc_head = addr;
  474. }
  475. return 0;
  476. err_out_free:
  477. qlcnic_free_hw_resources(adapter);
  478. return err;
  479. }
  480. int qlcnic_fw_create_ctx(struct qlcnic_adapter *dev)
  481. {
  482. int i, err, ring;
  483. if (dev->flags & QLCNIC_NEED_FLR) {
  484. pci_reset_function(dev->pdev);
  485. dev->flags &= ~QLCNIC_NEED_FLR;
  486. }
  487. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  488. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST) {
  489. err = qlcnic_83xx_config_intrpt(dev, 1);
  490. if (err)
  491. return err;
  492. }
  493. }
  494. err = qlcnic_fw_cmd_create_rx_ctx(dev);
  495. if (err)
  496. goto err_out;
  497. for (ring = 0; ring < dev->max_drv_tx_rings; ring++) {
  498. err = qlcnic_fw_cmd_create_tx_ctx(dev,
  499. &dev->tx_ring[ring],
  500. ring);
  501. if (err) {
  502. qlcnic_fw_cmd_del_rx_ctx(dev);
  503. if (ring == 0)
  504. goto err_out;
  505. for (i = 0; i < ring; i++)
  506. qlcnic_fw_cmd_del_tx_ctx(dev, &dev->tx_ring[i]);
  507. goto err_out;
  508. }
  509. }
  510. set_bit(__QLCNIC_FW_ATTACHED, &dev->state);
  511. return 0;
  512. err_out:
  513. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  514. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  515. qlcnic_83xx_config_intrpt(dev, 0);
  516. }
  517. return err;
  518. }
  519. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  520. {
  521. int ring;
  522. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  523. qlcnic_fw_cmd_del_rx_ctx(adapter);
  524. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++)
  525. qlcnic_fw_cmd_del_tx_ctx(adapter,
  526. &adapter->tx_ring[ring]);
  527. if (qlcnic_83xx_check(adapter) &&
  528. (adapter->flags & QLCNIC_MSIX_ENABLED)) {
  529. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  530. qlcnic_83xx_config_intrpt(adapter, 0);
  531. }
  532. /* Allow dma queues to drain after context reset */
  533. msleep(20);
  534. }
  535. }
  536. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  537. {
  538. struct qlcnic_recv_context *recv_ctx;
  539. struct qlcnic_host_rds_ring *rds_ring;
  540. struct qlcnic_host_sds_ring *sds_ring;
  541. struct qlcnic_host_tx_ring *tx_ring;
  542. int ring;
  543. recv_ctx = adapter->recv_ctx;
  544. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  545. tx_ring = &adapter->tx_ring[ring];
  546. if (tx_ring->hw_consumer != NULL) {
  547. dma_free_coherent(&adapter->pdev->dev, sizeof(u32),
  548. tx_ring->hw_consumer,
  549. tx_ring->hw_cons_phys_addr);
  550. tx_ring->hw_consumer = NULL;
  551. }
  552. if (tx_ring->desc_head != NULL) {
  553. dma_free_coherent(&adapter->pdev->dev,
  554. TX_DESC_RINGSIZE(tx_ring),
  555. tx_ring->desc_head,
  556. tx_ring->phys_addr);
  557. tx_ring->desc_head = NULL;
  558. }
  559. }
  560. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  561. rds_ring = &recv_ctx->rds_rings[ring];
  562. if (rds_ring->desc_head != NULL) {
  563. dma_free_coherent(&adapter->pdev->dev,
  564. RCV_DESC_RINGSIZE(rds_ring),
  565. rds_ring->desc_head,
  566. rds_ring->phys_addr);
  567. rds_ring->desc_head = NULL;
  568. }
  569. }
  570. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  571. sds_ring = &recv_ctx->sds_rings[ring];
  572. if (sds_ring->desc_head != NULL) {
  573. dma_free_coherent(&adapter->pdev->dev,
  574. STATUS_DESC_RINGSIZE(sds_ring),
  575. sds_ring->desc_head,
  576. sds_ring->phys_addr);
  577. sds_ring->desc_head = NULL;
  578. }
  579. }
  580. }
  581. int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  582. {
  583. int err, i;
  584. struct qlcnic_cmd_args cmd;
  585. u32 mac_low, mac_high;
  586. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  587. cmd.req.arg[1] = adapter->ahw->pci_func | BIT_8;
  588. err = qlcnic_issue_cmd(adapter, &cmd);
  589. if (err == QLCNIC_RCODE_SUCCESS) {
  590. mac_low = cmd.rsp.arg[1];
  591. mac_high = cmd.rsp.arg[2];
  592. for (i = 0; i < 2; i++)
  593. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  594. for (i = 2; i < 6; i++)
  595. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  596. } else {
  597. dev_err(&adapter->pdev->dev,
  598. "Failed to get mac address%d\n", err);
  599. err = -EIO;
  600. }
  601. qlcnic_free_mbx_args(&cmd);
  602. return err;
  603. }
  604. /* Get info of a NIC partition */
  605. int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *adapter,
  606. struct qlcnic_info *npar_info, u8 func_id)
  607. {
  608. int err;
  609. dma_addr_t nic_dma_t;
  610. const struct qlcnic_info_le *nic_info;
  611. void *nic_info_addr;
  612. struct qlcnic_cmd_args cmd;
  613. size_t nic_size = sizeof(struct qlcnic_info_le);
  614. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  615. &nic_dma_t, GFP_KERNEL | __GFP_ZERO);
  616. if (!nic_info_addr)
  617. return -ENOMEM;
  618. nic_info = nic_info_addr;
  619. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  620. cmd.req.arg[1] = MSD(nic_dma_t);
  621. cmd.req.arg[2] = LSD(nic_dma_t);
  622. cmd.req.arg[3] = (func_id << 16 | nic_size);
  623. err = qlcnic_issue_cmd(adapter, &cmd);
  624. if (err != QLCNIC_RCODE_SUCCESS) {
  625. dev_err(&adapter->pdev->dev,
  626. "Failed to get nic info%d\n", err);
  627. err = -EIO;
  628. } else {
  629. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  630. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  631. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  632. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  633. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  634. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  635. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  636. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  637. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  638. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  639. }
  640. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  641. nic_dma_t);
  642. qlcnic_free_mbx_args(&cmd);
  643. return err;
  644. }
  645. /* Configure a NIC partition */
  646. int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *adapter,
  647. struct qlcnic_info *nic)
  648. {
  649. int err = -EIO;
  650. dma_addr_t nic_dma_t;
  651. void *nic_info_addr;
  652. struct qlcnic_cmd_args cmd;
  653. struct qlcnic_info_le *nic_info;
  654. size_t nic_size = sizeof(struct qlcnic_info_le);
  655. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  656. return err;
  657. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  658. &nic_dma_t, GFP_KERNEL | __GFP_ZERO);
  659. if (!nic_info_addr)
  660. return -ENOMEM;
  661. nic_info = nic_info_addr;
  662. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  663. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  664. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  665. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  666. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  667. nic_info->max_mac_filters = nic->max_mac_filters;
  668. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  669. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  670. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  671. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  672. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  673. cmd.req.arg[1] = MSD(nic_dma_t);
  674. cmd.req.arg[2] = LSD(nic_dma_t);
  675. cmd.req.arg[3] = ((nic->pci_func << 16) | nic_size);
  676. err = qlcnic_issue_cmd(adapter, &cmd);
  677. if (err != QLCNIC_RCODE_SUCCESS) {
  678. dev_err(&adapter->pdev->dev,
  679. "Failed to set nic info%d\n", err);
  680. err = -EIO;
  681. }
  682. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  683. nic_dma_t);
  684. qlcnic_free_mbx_args(&cmd);
  685. return err;
  686. }
  687. /* Get PCI Info of a partition */
  688. int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *adapter,
  689. struct qlcnic_pci_info *pci_info)
  690. {
  691. int err = 0, i;
  692. struct qlcnic_cmd_args cmd;
  693. dma_addr_t pci_info_dma_t;
  694. struct qlcnic_pci_info_le *npar;
  695. void *pci_info_addr;
  696. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  697. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  698. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  699. &pci_info_dma_t,
  700. GFP_KERNEL | __GFP_ZERO);
  701. if (!pci_info_addr)
  702. return -ENOMEM;
  703. npar = pci_info_addr;
  704. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  705. cmd.req.arg[1] = MSD(pci_info_dma_t);
  706. cmd.req.arg[2] = LSD(pci_info_dma_t);
  707. cmd.req.arg[3] = pci_size;
  708. err = qlcnic_issue_cmd(adapter, &cmd);
  709. adapter->ahw->act_pci_func = 0;
  710. if (err == QLCNIC_RCODE_SUCCESS) {
  711. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  712. pci_info->id = le16_to_cpu(npar->id);
  713. pci_info->active = le16_to_cpu(npar->active);
  714. pci_info->type = le16_to_cpu(npar->type);
  715. if (pci_info->type == QLCNIC_TYPE_NIC)
  716. adapter->ahw->act_pci_func++;
  717. pci_info->default_port =
  718. le16_to_cpu(npar->default_port);
  719. pci_info->tx_min_bw =
  720. le16_to_cpu(npar->tx_min_bw);
  721. pci_info->tx_max_bw =
  722. le16_to_cpu(npar->tx_max_bw);
  723. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  724. }
  725. } else {
  726. dev_err(&adapter->pdev->dev,
  727. "Failed to get PCI Info%d\n", err);
  728. err = -EIO;
  729. }
  730. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  731. pci_info_dma_t);
  732. qlcnic_free_mbx_args(&cmd);
  733. return err;
  734. }
  735. /* Configure eSwitch for port mirroring */
  736. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  737. u8 enable_mirroring, u8 pci_func)
  738. {
  739. int err = -EIO;
  740. u32 arg1;
  741. struct qlcnic_cmd_args cmd;
  742. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  743. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  744. return err;
  745. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  746. arg1 |= pci_func << 8;
  747. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORTMIRRORING);
  748. cmd.req.arg[1] = arg1;
  749. err = qlcnic_issue_cmd(adapter, &cmd);
  750. if (err != QLCNIC_RCODE_SUCCESS)
  751. dev_err(&adapter->pdev->dev,
  752. "Failed to configure port mirroring%d on eswitch:%d\n",
  753. pci_func, id);
  754. else
  755. dev_info(&adapter->pdev->dev,
  756. "Configured eSwitch %d for port mirroring:%d\n",
  757. id, pci_func);
  758. qlcnic_free_mbx_args(&cmd);
  759. return err;
  760. }
  761. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  762. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  763. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  764. struct qlcnic_esw_stats_le *stats;
  765. dma_addr_t stats_dma_t;
  766. void *stats_addr;
  767. u32 arg1;
  768. struct qlcnic_cmd_args cmd;
  769. int err;
  770. if (esw_stats == NULL)
  771. return -ENOMEM;
  772. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  773. (func != adapter->ahw->pci_func)) {
  774. dev_err(&adapter->pdev->dev,
  775. "Not privilege to query stats for func=%d", func);
  776. return -EIO;
  777. }
  778. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  779. &stats_dma_t, GFP_KERNEL | __GFP_ZERO);
  780. if (!stats_addr)
  781. return -ENOMEM;
  782. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  783. arg1 |= rx_tx << 15 | stats_size << 16;
  784. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  785. cmd.req.arg[1] = arg1;
  786. cmd.req.arg[2] = MSD(stats_dma_t);
  787. cmd.req.arg[3] = LSD(stats_dma_t);
  788. err = qlcnic_issue_cmd(adapter, &cmd);
  789. if (!err) {
  790. stats = stats_addr;
  791. esw_stats->context_id = le16_to_cpu(stats->context_id);
  792. esw_stats->version = le16_to_cpu(stats->version);
  793. esw_stats->size = le16_to_cpu(stats->size);
  794. esw_stats->multicast_frames =
  795. le64_to_cpu(stats->multicast_frames);
  796. esw_stats->broadcast_frames =
  797. le64_to_cpu(stats->broadcast_frames);
  798. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  799. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  800. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  801. esw_stats->errors = le64_to_cpu(stats->errors);
  802. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  803. }
  804. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  805. stats_dma_t);
  806. qlcnic_free_mbx_args(&cmd);
  807. return err;
  808. }
  809. /* This routine will retrieve the MAC statistics from firmware */
  810. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  811. struct qlcnic_mac_statistics *mac_stats)
  812. {
  813. struct qlcnic_mac_statistics_le *stats;
  814. struct qlcnic_cmd_args cmd;
  815. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  816. dma_addr_t stats_dma_t;
  817. void *stats_addr;
  818. int err;
  819. if (mac_stats == NULL)
  820. return -ENOMEM;
  821. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  822. &stats_dma_t, GFP_KERNEL | __GFP_ZERO);
  823. if (!stats_addr)
  824. return -ENOMEM;
  825. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_MAC_STATS);
  826. cmd.req.arg[1] = stats_size << 16;
  827. cmd.req.arg[2] = MSD(stats_dma_t);
  828. cmd.req.arg[3] = LSD(stats_dma_t);
  829. err = qlcnic_issue_cmd(adapter, &cmd);
  830. if (!err) {
  831. stats = stats_addr;
  832. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  833. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  834. mac_stats->mac_tx_mcast_pkts =
  835. le64_to_cpu(stats->mac_tx_mcast_pkts);
  836. mac_stats->mac_tx_bcast_pkts =
  837. le64_to_cpu(stats->mac_tx_bcast_pkts);
  838. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  839. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  840. mac_stats->mac_rx_mcast_pkts =
  841. le64_to_cpu(stats->mac_rx_mcast_pkts);
  842. mac_stats->mac_rx_length_error =
  843. le64_to_cpu(stats->mac_rx_length_error);
  844. mac_stats->mac_rx_length_small =
  845. le64_to_cpu(stats->mac_rx_length_small);
  846. mac_stats->mac_rx_length_large =
  847. le64_to_cpu(stats->mac_rx_length_large);
  848. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  849. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  850. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  851. } else {
  852. dev_err(&adapter->pdev->dev,
  853. "%s: Get mac stats failed, err=%d.\n", __func__, err);
  854. }
  855. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  856. stats_dma_t);
  857. qlcnic_free_mbx_args(&cmd);
  858. return err;
  859. }
  860. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  861. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  862. struct __qlcnic_esw_statistics port_stats;
  863. u8 i;
  864. int ret = -EIO;
  865. if (esw_stats == NULL)
  866. return -ENOMEM;
  867. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  868. return -EIO;
  869. if (adapter->npars == NULL)
  870. return -EIO;
  871. memset(esw_stats, 0, sizeof(u64));
  872. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  873. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  874. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  875. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  876. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  877. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  878. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  879. esw_stats->context_id = eswitch;
  880. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  881. if (adapter->npars[i].phy_port != eswitch)
  882. continue;
  883. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  884. if (qlcnic_get_port_stats(adapter, adapter->npars[i].pci_func,
  885. rx_tx, &port_stats))
  886. continue;
  887. esw_stats->size = port_stats.size;
  888. esw_stats->version = port_stats.version;
  889. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  890. port_stats.unicast_frames);
  891. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  892. port_stats.multicast_frames);
  893. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  894. port_stats.broadcast_frames);
  895. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  896. port_stats.dropped_frames);
  897. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  898. port_stats.errors);
  899. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  900. port_stats.local_frames);
  901. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  902. port_stats.numbytes);
  903. ret = 0;
  904. }
  905. return ret;
  906. }
  907. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  908. const u8 port, const u8 rx_tx)
  909. {
  910. int err;
  911. u32 arg1;
  912. struct qlcnic_cmd_args cmd;
  913. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  914. return -EIO;
  915. if (func_esw == QLCNIC_STATS_PORT) {
  916. if (port >= QLCNIC_MAX_PCI_FUNC)
  917. goto err_ret;
  918. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  919. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  920. goto err_ret;
  921. } else {
  922. goto err_ret;
  923. }
  924. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  925. goto err_ret;
  926. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  927. arg1 |= BIT_14 | rx_tx << 15;
  928. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  929. cmd.req.arg[1] = arg1;
  930. err = qlcnic_issue_cmd(adapter, &cmd);
  931. qlcnic_free_mbx_args(&cmd);
  932. return err;
  933. err_ret:
  934. dev_err(&adapter->pdev->dev,
  935. "Invalid args func_esw %d port %d rx_ctx %d\n",
  936. func_esw, port, rx_tx);
  937. return -EIO;
  938. }
  939. static int
  940. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  941. u32 *arg1, u32 *arg2)
  942. {
  943. int err = -EIO;
  944. struct qlcnic_cmd_args cmd;
  945. u8 pci_func;
  946. pci_func = (*arg1 >> 8);
  947. qlcnic_alloc_mbx_args(&cmd, adapter,
  948. QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG);
  949. cmd.req.arg[1] = *arg1;
  950. err = qlcnic_issue_cmd(adapter, &cmd);
  951. *arg1 = cmd.rsp.arg[1];
  952. *arg2 = cmd.rsp.arg[2];
  953. qlcnic_free_mbx_args(&cmd);
  954. if (err == QLCNIC_RCODE_SUCCESS)
  955. dev_info(&adapter->pdev->dev,
  956. "eSwitch port config for pci func %d\n", pci_func);
  957. else
  958. dev_err(&adapter->pdev->dev,
  959. "Failed to get eswitch port config for pci func %d\n",
  960. pci_func);
  961. return err;
  962. }
  963. /* Configure eSwitch port
  964. op_mode = 0 for setting default port behavior
  965. op_mode = 1 for setting vlan id
  966. op_mode = 2 for deleting vlan id
  967. op_type = 0 for vlan_id
  968. op_type = 1 for port vlan_id
  969. */
  970. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  971. struct qlcnic_esw_func_cfg *esw_cfg)
  972. {
  973. int err = -EIO, index;
  974. u32 arg1, arg2 = 0;
  975. struct qlcnic_cmd_args cmd;
  976. u8 pci_func;
  977. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  978. return err;
  979. pci_func = esw_cfg->pci_func;
  980. index = qlcnic_is_valid_nic_func(adapter, pci_func);
  981. if (index < 0)
  982. return err;
  983. arg1 = (adapter->npars[index].phy_port & BIT_0);
  984. arg1 |= (pci_func << 8);
  985. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  986. return err;
  987. arg1 &= ~(0x0ff << 8);
  988. arg1 |= (pci_func << 8);
  989. arg1 &= ~(BIT_2 | BIT_3);
  990. switch (esw_cfg->op_mode) {
  991. case QLCNIC_PORT_DEFAULTS:
  992. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  993. arg2 |= (BIT_0 | BIT_1);
  994. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  995. arg2 |= (BIT_2 | BIT_3);
  996. if (!(esw_cfg->discard_tagged))
  997. arg1 &= ~BIT_4;
  998. if (!(esw_cfg->promisc_mode))
  999. arg1 &= ~BIT_6;
  1000. if (!(esw_cfg->mac_override))
  1001. arg1 &= ~BIT_7;
  1002. if (!(esw_cfg->mac_anti_spoof))
  1003. arg2 &= ~BIT_0;
  1004. if (!(esw_cfg->offload_flags & BIT_0))
  1005. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  1006. if (!(esw_cfg->offload_flags & BIT_1))
  1007. arg2 &= ~BIT_2;
  1008. if (!(esw_cfg->offload_flags & BIT_2))
  1009. arg2 &= ~BIT_3;
  1010. break;
  1011. case QLCNIC_ADD_VLAN:
  1012. arg1 |= (BIT_2 | BIT_5);
  1013. arg1 |= (esw_cfg->vlan_id << 16);
  1014. break;
  1015. case QLCNIC_DEL_VLAN:
  1016. arg1 |= (BIT_3 | BIT_5);
  1017. arg1 &= ~(0x0ffff << 16);
  1018. break;
  1019. default:
  1020. return err;
  1021. }
  1022. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_ESWITCH);
  1023. cmd.req.arg[1] = arg1;
  1024. cmd.req.arg[2] = arg2;
  1025. err = qlcnic_issue_cmd(adapter, &cmd);
  1026. qlcnic_free_mbx_args(&cmd);
  1027. if (err != QLCNIC_RCODE_SUCCESS)
  1028. dev_err(&adapter->pdev->dev,
  1029. "Failed to configure eswitch pci func %d\n", pci_func);
  1030. else
  1031. dev_info(&adapter->pdev->dev,
  1032. "Configured eSwitch for pci func %d\n", pci_func);
  1033. return err;
  1034. }
  1035. int
  1036. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1037. struct qlcnic_esw_func_cfg *esw_cfg)
  1038. {
  1039. u32 arg1, arg2;
  1040. int index;
  1041. u8 phy_port;
  1042. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC) {
  1043. index = qlcnic_is_valid_nic_func(adapter, esw_cfg->pci_func);
  1044. if (index < 0)
  1045. return -EIO;
  1046. phy_port = adapter->npars[index].phy_port;
  1047. } else {
  1048. phy_port = adapter->ahw->physical_port;
  1049. }
  1050. arg1 = phy_port;
  1051. arg1 |= (esw_cfg->pci_func << 8);
  1052. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1053. return -EIO;
  1054. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1055. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1056. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1057. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1058. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1059. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1060. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1061. return 0;
  1062. }