mvneta.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836
  1. /*
  2. * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Rami Rosen <rosenr@marvell.com>
  7. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/inetdevice.h>
  19. #include <linux/mbus.h>
  20. #include <linux/module.h>
  21. #include <linux/interrupt.h>
  22. #include <net/ip.h>
  23. #include <net/ipv6.h>
  24. #include <linux/of.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/of_mdio.h>
  27. #include <linux/of_net.h>
  28. #include <linux/of_address.h>
  29. #include <linux/phy.h>
  30. #include <linux/clk.h>
  31. /* Registers */
  32. #define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
  33. #define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
  34. #define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
  35. #define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
  36. #define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
  37. #define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
  38. #define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
  39. #define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
  40. #define MVNETA_RXQ_BUF_SIZE_SHIFT 19
  41. #define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
  42. #define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
  43. #define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
  44. #define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
  45. #define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
  46. #define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
  47. #define MVNETA_PORT_RX_RESET 0x1cc0
  48. #define MVNETA_PORT_RX_DMA_RESET BIT(0)
  49. #define MVNETA_PHY_ADDR 0x2000
  50. #define MVNETA_PHY_ADDR_MASK 0x1f
  51. #define MVNETA_MBUS_RETRY 0x2010
  52. #define MVNETA_UNIT_INTR_CAUSE 0x2080
  53. #define MVNETA_UNIT_CONTROL 0x20B0
  54. #define MVNETA_PHY_POLLING_ENABLE BIT(1)
  55. #define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
  56. #define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
  57. #define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
  58. #define MVNETA_BASE_ADDR_ENABLE 0x2290
  59. #define MVNETA_PORT_CONFIG 0x2400
  60. #define MVNETA_UNI_PROMISC_MODE BIT(0)
  61. #define MVNETA_DEF_RXQ(q) ((q) << 1)
  62. #define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
  63. #define MVNETA_TX_UNSET_ERR_SUM BIT(12)
  64. #define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
  65. #define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
  66. #define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
  67. #define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
  68. #define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
  69. MVNETA_DEF_RXQ_ARP(q) | \
  70. MVNETA_DEF_RXQ_TCP(q) | \
  71. MVNETA_DEF_RXQ_UDP(q) | \
  72. MVNETA_DEF_RXQ_BPDU(q) | \
  73. MVNETA_TX_UNSET_ERR_SUM | \
  74. MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
  75. #define MVNETA_PORT_CONFIG_EXTEND 0x2404
  76. #define MVNETA_MAC_ADDR_LOW 0x2414
  77. #define MVNETA_MAC_ADDR_HIGH 0x2418
  78. #define MVNETA_SDMA_CONFIG 0x241c
  79. #define MVNETA_SDMA_BRST_SIZE_16 4
  80. #define MVNETA_NO_DESC_SWAP 0x0
  81. #define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
  82. #define MVNETA_RX_NO_DATA_SWAP BIT(4)
  83. #define MVNETA_TX_NO_DATA_SWAP BIT(5)
  84. #define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
  85. #define MVNETA_PORT_STATUS 0x2444
  86. #define MVNETA_TX_IN_PRGRS BIT(1)
  87. #define MVNETA_TX_FIFO_EMPTY BIT(8)
  88. #define MVNETA_RX_MIN_FRAME_SIZE 0x247c
  89. #define MVNETA_TYPE_PRIO 0x24bc
  90. #define MVNETA_FORCE_UNI BIT(21)
  91. #define MVNETA_TXQ_CMD_1 0x24e4
  92. #define MVNETA_TXQ_CMD 0x2448
  93. #define MVNETA_TXQ_DISABLE_SHIFT 8
  94. #define MVNETA_TXQ_ENABLE_MASK 0x000000ff
  95. #define MVNETA_ACC_MODE 0x2500
  96. #define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
  97. #define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
  98. #define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
  99. #define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
  100. #define MVNETA_INTR_NEW_CAUSE 0x25a0
  101. #define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
  102. #define MVNETA_INTR_NEW_MASK 0x25a4
  103. #define MVNETA_INTR_OLD_CAUSE 0x25a8
  104. #define MVNETA_INTR_OLD_MASK 0x25ac
  105. #define MVNETA_INTR_MISC_CAUSE 0x25b0
  106. #define MVNETA_INTR_MISC_MASK 0x25b4
  107. #define MVNETA_INTR_ENABLE 0x25b8
  108. #define MVNETA_TXQ_INTR_ENABLE_ALL_MASK 0x0000ff00
  109. #define MVNETA_RXQ_INTR_ENABLE_ALL_MASK 0xff000000
  110. #define MVNETA_RXQ_CMD 0x2680
  111. #define MVNETA_RXQ_DISABLE_SHIFT 8
  112. #define MVNETA_RXQ_ENABLE_MASK 0x000000ff
  113. #define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
  114. #define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
  115. #define MVNETA_GMAC_CTRL_0 0x2c00
  116. #define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
  117. #define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
  118. #define MVNETA_GMAC0_PORT_ENABLE BIT(0)
  119. #define MVNETA_GMAC_CTRL_2 0x2c08
  120. #define MVNETA_GMAC2_PSC_ENABLE BIT(3)
  121. #define MVNETA_GMAC2_PORT_RGMII BIT(4)
  122. #define MVNETA_GMAC2_PORT_RESET BIT(6)
  123. #define MVNETA_GMAC_STATUS 0x2c10
  124. #define MVNETA_GMAC_LINK_UP BIT(0)
  125. #define MVNETA_GMAC_SPEED_1000 BIT(1)
  126. #define MVNETA_GMAC_SPEED_100 BIT(2)
  127. #define MVNETA_GMAC_FULL_DUPLEX BIT(3)
  128. #define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
  129. #define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
  130. #define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
  131. #define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
  132. #define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
  133. #define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
  134. #define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
  135. #define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
  136. #define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
  137. #define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
  138. #define MVNETA_MIB_COUNTERS_BASE 0x3080
  139. #define MVNETA_MIB_LATE_COLLISION 0x7c
  140. #define MVNETA_DA_FILT_SPEC_MCAST 0x3400
  141. #define MVNETA_DA_FILT_OTH_MCAST 0x3500
  142. #define MVNETA_DA_FILT_UCAST_BASE 0x3600
  143. #define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
  144. #define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
  145. #define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
  146. #define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
  147. #define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
  148. #define MVNETA_TXQ_DEC_SENT_SHIFT 16
  149. #define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
  150. #define MVNETA_TXQ_SENT_DESC_SHIFT 16
  151. #define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
  152. #define MVNETA_PORT_TX_RESET 0x3cf0
  153. #define MVNETA_PORT_TX_DMA_RESET BIT(0)
  154. #define MVNETA_TX_MTU 0x3e0c
  155. #define MVNETA_TX_TOKEN_SIZE 0x3e14
  156. #define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
  157. #define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
  158. #define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
  159. #define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
  160. /* Descriptor ring Macros */
  161. #define MVNETA_QUEUE_NEXT_DESC(q, index) \
  162. (((index) < (q)->last_desc) ? ((index) + 1) : 0)
  163. /* Various constants */
  164. /* Coalescing */
  165. #define MVNETA_TXDONE_COAL_PKTS 16
  166. #define MVNETA_RX_COAL_PKTS 32
  167. #define MVNETA_RX_COAL_USEC 100
  168. /* Timer */
  169. #define MVNETA_TX_DONE_TIMER_PERIOD 10
  170. /* Napi polling weight */
  171. #define MVNETA_RX_POLL_WEIGHT 64
  172. /* The two bytes Marvell header. Either contains a special value used
  173. * by Marvell switches when a specific hardware mode is enabled (not
  174. * supported by this driver) or is filled automatically by zeroes on
  175. * the RX side. Those two bytes being at the front of the Ethernet
  176. * header, they allow to have the IP header aligned on a 4 bytes
  177. * boundary automatically: the hardware skips those two bytes on its
  178. * own.
  179. */
  180. #define MVNETA_MH_SIZE 2
  181. #define MVNETA_VLAN_TAG_LEN 4
  182. #define MVNETA_CPU_D_CACHE_LINE_SIZE 32
  183. #define MVNETA_TX_CSUM_MAX_SIZE 9800
  184. #define MVNETA_ACC_MODE_EXT 1
  185. /* Timeout constants */
  186. #define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
  187. #define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
  188. #define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
  189. #define MVNETA_TX_MTU_MAX 0x3ffff
  190. /* Max number of Rx descriptors */
  191. #define MVNETA_MAX_RXD 128
  192. /* Max number of Tx descriptors */
  193. #define MVNETA_MAX_TXD 532
  194. /* descriptor aligned size */
  195. #define MVNETA_DESC_ALIGNED_SIZE 32
  196. #define MVNETA_RX_PKT_SIZE(mtu) \
  197. ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \
  198. ETH_HLEN + ETH_FCS_LEN, \
  199. MVNETA_CPU_D_CACHE_LINE_SIZE)
  200. #define MVNETA_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
  201. struct mvneta_stats {
  202. struct u64_stats_sync syncp;
  203. u64 packets;
  204. u64 bytes;
  205. };
  206. struct mvneta_port {
  207. int pkt_size;
  208. void __iomem *base;
  209. struct mvneta_rx_queue *rxqs;
  210. struct mvneta_tx_queue *txqs;
  211. struct timer_list tx_done_timer;
  212. struct net_device *dev;
  213. u32 cause_rx_tx;
  214. struct napi_struct napi;
  215. /* Flags */
  216. unsigned long flags;
  217. #define MVNETA_F_TX_DONE_TIMER_BIT 0
  218. /* Napi weight */
  219. int weight;
  220. /* Core clock */
  221. struct clk *clk;
  222. u8 mcast_count[256];
  223. u16 tx_ring_size;
  224. u16 rx_ring_size;
  225. struct mvneta_stats tx_stats;
  226. struct mvneta_stats rx_stats;
  227. struct mii_bus *mii_bus;
  228. struct phy_device *phy_dev;
  229. phy_interface_t phy_interface;
  230. struct device_node *phy_node;
  231. unsigned int link;
  232. unsigned int duplex;
  233. unsigned int speed;
  234. };
  235. /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
  236. * layout of the transmit and reception DMA descriptors, and their
  237. * layout is therefore defined by the hardware design
  238. */
  239. struct mvneta_tx_desc {
  240. u32 command; /* Options used by HW for packet transmitting.*/
  241. #define MVNETA_TX_L3_OFF_SHIFT 0
  242. #define MVNETA_TX_IP_HLEN_SHIFT 8
  243. #define MVNETA_TX_L4_UDP BIT(16)
  244. #define MVNETA_TX_L3_IP6 BIT(17)
  245. #define MVNETA_TXD_IP_CSUM BIT(18)
  246. #define MVNETA_TXD_Z_PAD BIT(19)
  247. #define MVNETA_TXD_L_DESC BIT(20)
  248. #define MVNETA_TXD_F_DESC BIT(21)
  249. #define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
  250. MVNETA_TXD_L_DESC | \
  251. MVNETA_TXD_F_DESC)
  252. #define MVNETA_TX_L4_CSUM_FULL BIT(30)
  253. #define MVNETA_TX_L4_CSUM_NOT BIT(31)
  254. u16 reserverd1; /* csum_l4 (for future use) */
  255. u16 data_size; /* Data size of transmitted packet in bytes */
  256. u32 buf_phys_addr; /* Physical addr of transmitted buffer */
  257. u32 reserved2; /* hw_cmd - (for future use, PMT) */
  258. u32 reserved3[4]; /* Reserved - (for future use) */
  259. };
  260. struct mvneta_rx_desc {
  261. u32 status; /* Info about received packet */
  262. #define MVNETA_RXD_ERR_CRC 0x0
  263. #define MVNETA_RXD_ERR_SUMMARY BIT(16)
  264. #define MVNETA_RXD_ERR_OVERRUN BIT(17)
  265. #define MVNETA_RXD_ERR_LEN BIT(18)
  266. #define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
  267. #define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
  268. #define MVNETA_RXD_L3_IP4 BIT(25)
  269. #define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
  270. #define MVNETA_RXD_L4_CSUM_OK BIT(30)
  271. u16 reserved1; /* pnc_info - (for future use, PnC) */
  272. u16 data_size; /* Size of received packet in bytes */
  273. u32 buf_phys_addr; /* Physical address of the buffer */
  274. u32 reserved2; /* pnc_flow_id (for future use, PnC) */
  275. u32 buf_cookie; /* cookie for access to RX buffer in rx path */
  276. u16 reserved3; /* prefetch_cmd, for future use */
  277. u16 reserved4; /* csum_l4 - (for future use, PnC) */
  278. u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
  279. u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
  280. };
  281. struct mvneta_tx_queue {
  282. /* Number of this TX queue, in the range 0-7 */
  283. u8 id;
  284. /* Number of TX DMA descriptors in the descriptor ring */
  285. int size;
  286. /* Number of currently used TX DMA descriptor in the
  287. * descriptor ring
  288. */
  289. int count;
  290. /* Array of transmitted skb */
  291. struct sk_buff **tx_skb;
  292. /* Index of last TX DMA descriptor that was inserted */
  293. int txq_put_index;
  294. /* Index of the TX DMA descriptor to be cleaned up */
  295. int txq_get_index;
  296. u32 done_pkts_coal;
  297. /* Virtual address of the TX DMA descriptors array */
  298. struct mvneta_tx_desc *descs;
  299. /* DMA address of the TX DMA descriptors array */
  300. dma_addr_t descs_phys;
  301. /* Index of the last TX DMA descriptor */
  302. int last_desc;
  303. /* Index of the next TX DMA descriptor to process */
  304. int next_desc_to_proc;
  305. };
  306. struct mvneta_rx_queue {
  307. /* rx queue number, in the range 0-7 */
  308. u8 id;
  309. /* num of rx descriptors in the rx descriptor ring */
  310. int size;
  311. /* counter of times when mvneta_refill() failed */
  312. int missed;
  313. u32 pkts_coal;
  314. u32 time_coal;
  315. /* Virtual address of the RX DMA descriptors array */
  316. struct mvneta_rx_desc *descs;
  317. /* DMA address of the RX DMA descriptors array */
  318. dma_addr_t descs_phys;
  319. /* Index of the last RX DMA descriptor */
  320. int last_desc;
  321. /* Index of the next RX DMA descriptor to process */
  322. int next_desc_to_proc;
  323. };
  324. static int rxq_number = 8;
  325. static int txq_number = 8;
  326. static int rxq_def;
  327. #define MVNETA_DRIVER_NAME "mvneta"
  328. #define MVNETA_DRIVER_VERSION "1.0"
  329. /* Utility/helper methods */
  330. /* Write helper method */
  331. static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
  332. {
  333. writel(data, pp->base + offset);
  334. }
  335. /* Read helper method */
  336. static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
  337. {
  338. return readl(pp->base + offset);
  339. }
  340. /* Increment txq get counter */
  341. static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq)
  342. {
  343. txq->txq_get_index++;
  344. if (txq->txq_get_index == txq->size)
  345. txq->txq_get_index = 0;
  346. }
  347. /* Increment txq put counter */
  348. static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq)
  349. {
  350. txq->txq_put_index++;
  351. if (txq->txq_put_index == txq->size)
  352. txq->txq_put_index = 0;
  353. }
  354. /* Clear all MIB counters */
  355. static void mvneta_mib_counters_clear(struct mvneta_port *pp)
  356. {
  357. int i;
  358. u32 dummy;
  359. /* Perform dummy reads from MIB counters */
  360. for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
  361. dummy = mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
  362. }
  363. /* Get System Network Statistics */
  364. struct rtnl_link_stats64 *mvneta_get_stats64(struct net_device *dev,
  365. struct rtnl_link_stats64 *stats)
  366. {
  367. struct mvneta_port *pp = netdev_priv(dev);
  368. unsigned int start;
  369. memset(stats, 0, sizeof(struct rtnl_link_stats64));
  370. do {
  371. start = u64_stats_fetch_begin_bh(&pp->rx_stats.syncp);
  372. stats->rx_packets = pp->rx_stats.packets;
  373. stats->rx_bytes = pp->rx_stats.bytes;
  374. } while (u64_stats_fetch_retry_bh(&pp->rx_stats.syncp, start));
  375. do {
  376. start = u64_stats_fetch_begin_bh(&pp->tx_stats.syncp);
  377. stats->tx_packets = pp->tx_stats.packets;
  378. stats->tx_bytes = pp->tx_stats.bytes;
  379. } while (u64_stats_fetch_retry_bh(&pp->tx_stats.syncp, start));
  380. stats->rx_errors = dev->stats.rx_errors;
  381. stats->rx_dropped = dev->stats.rx_dropped;
  382. stats->tx_dropped = dev->stats.tx_dropped;
  383. return stats;
  384. }
  385. /* Rx descriptors helper methods */
  386. /* Checks whether the given RX descriptor is both the first and the
  387. * last descriptor for the RX packet. Each RX packet is currently
  388. * received through a single RX descriptor, so not having each RX
  389. * descriptor with its first and last bits set is an error
  390. */
  391. static int mvneta_rxq_desc_is_first_last(struct mvneta_rx_desc *desc)
  392. {
  393. return (desc->status & MVNETA_RXD_FIRST_LAST_DESC) ==
  394. MVNETA_RXD_FIRST_LAST_DESC;
  395. }
  396. /* Add number of descriptors ready to receive new packets */
  397. static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
  398. struct mvneta_rx_queue *rxq,
  399. int ndescs)
  400. {
  401. /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
  402. * be added at once
  403. */
  404. while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
  405. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  406. (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
  407. MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  408. ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
  409. }
  410. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  411. (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  412. }
  413. /* Get number of RX descriptors occupied by received packets */
  414. static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
  415. struct mvneta_rx_queue *rxq)
  416. {
  417. u32 val;
  418. val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
  419. return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
  420. }
  421. /* Update num of rx desc called upon return from rx path or
  422. * from mvneta_rxq_drop_pkts().
  423. */
  424. static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
  425. struct mvneta_rx_queue *rxq,
  426. int rx_done, int rx_filled)
  427. {
  428. u32 val;
  429. if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
  430. val = rx_done |
  431. (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
  432. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  433. return;
  434. }
  435. /* Only 255 descriptors can be added at once */
  436. while ((rx_done > 0) || (rx_filled > 0)) {
  437. if (rx_done <= 0xff) {
  438. val = rx_done;
  439. rx_done = 0;
  440. } else {
  441. val = 0xff;
  442. rx_done -= 0xff;
  443. }
  444. if (rx_filled <= 0xff) {
  445. val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  446. rx_filled = 0;
  447. } else {
  448. val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  449. rx_filled -= 0xff;
  450. }
  451. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  452. }
  453. }
  454. /* Get pointer to next RX descriptor to be processed by SW */
  455. static struct mvneta_rx_desc *
  456. mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
  457. {
  458. int rx_desc = rxq->next_desc_to_proc;
  459. rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
  460. return rxq->descs + rx_desc;
  461. }
  462. /* Change maximum receive size of the port. */
  463. static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size)
  464. {
  465. u32 val;
  466. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  467. val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK;
  468. val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) <<
  469. MVNETA_GMAC_MAX_RX_SIZE_SHIFT;
  470. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  471. }
  472. /* Set rx queue offset */
  473. static void mvneta_rxq_offset_set(struct mvneta_port *pp,
  474. struct mvneta_rx_queue *rxq,
  475. int offset)
  476. {
  477. u32 val;
  478. val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
  479. val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK;
  480. /* Offset is in */
  481. val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3);
  482. mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
  483. }
  484. /* Tx descriptors helper methods */
  485. /* Update HW with number of TX descriptors to be sent */
  486. static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
  487. struct mvneta_tx_queue *txq,
  488. int pend_desc)
  489. {
  490. u32 val;
  491. /* Only 255 descriptors can be added at once ; Assume caller
  492. * process TX desriptors in quanta less than 256
  493. */
  494. val = pend_desc;
  495. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  496. }
  497. /* Get pointer to next TX descriptor to be processed (send) by HW */
  498. static struct mvneta_tx_desc *
  499. mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
  500. {
  501. int tx_desc = txq->next_desc_to_proc;
  502. txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
  503. return txq->descs + tx_desc;
  504. }
  505. /* Release the last allocated TX descriptor. Useful to handle DMA
  506. * mapping failures in the TX path.
  507. */
  508. static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq)
  509. {
  510. if (txq->next_desc_to_proc == 0)
  511. txq->next_desc_to_proc = txq->last_desc - 1;
  512. else
  513. txq->next_desc_to_proc--;
  514. }
  515. /* Set rxq buf size */
  516. static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
  517. struct mvneta_rx_queue *rxq,
  518. int buf_size)
  519. {
  520. u32 val;
  521. val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
  522. val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
  523. val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
  524. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
  525. }
  526. /* Disable buffer management (BM) */
  527. static void mvneta_rxq_bm_disable(struct mvneta_port *pp,
  528. struct mvneta_rx_queue *rxq)
  529. {
  530. u32 val;
  531. val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
  532. val &= ~MVNETA_RXQ_HW_BUF_ALLOC;
  533. mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
  534. }
  535. /* Sets the RGMII Enable bit (RGMIIEn) in port MAC control register */
  536. static void mvneta_gmac_rgmii_set(struct mvneta_port *pp, int enable)
  537. {
  538. u32 val;
  539. val = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  540. if (enable)
  541. val |= MVNETA_GMAC2_PORT_RGMII;
  542. else
  543. val &= ~MVNETA_GMAC2_PORT_RGMII;
  544. mvreg_write(pp, MVNETA_GMAC_CTRL_2, val);
  545. }
  546. /* Config SGMII port */
  547. static void mvneta_port_sgmii_config(struct mvneta_port *pp)
  548. {
  549. u32 val;
  550. val = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  551. val |= MVNETA_GMAC2_PSC_ENABLE;
  552. mvreg_write(pp, MVNETA_GMAC_CTRL_2, val);
  553. }
  554. /* Start the Ethernet port RX and TX activity */
  555. static void mvneta_port_up(struct mvneta_port *pp)
  556. {
  557. int queue;
  558. u32 q_map;
  559. /* Enable all initialized TXs. */
  560. mvneta_mib_counters_clear(pp);
  561. q_map = 0;
  562. for (queue = 0; queue < txq_number; queue++) {
  563. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  564. if (txq->descs != NULL)
  565. q_map |= (1 << queue);
  566. }
  567. mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
  568. /* Enable all initialized RXQs. */
  569. q_map = 0;
  570. for (queue = 0; queue < rxq_number; queue++) {
  571. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  572. if (rxq->descs != NULL)
  573. q_map |= (1 << queue);
  574. }
  575. mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
  576. }
  577. /* Stop the Ethernet port activity */
  578. static void mvneta_port_down(struct mvneta_port *pp)
  579. {
  580. u32 val;
  581. int count;
  582. /* Stop Rx port activity. Check port Rx activity. */
  583. val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
  584. /* Issue stop command for active channels only */
  585. if (val != 0)
  586. mvreg_write(pp, MVNETA_RXQ_CMD,
  587. val << MVNETA_RXQ_DISABLE_SHIFT);
  588. /* Wait for all Rx activity to terminate. */
  589. count = 0;
  590. do {
  591. if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
  592. netdev_warn(pp->dev,
  593. "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
  594. val);
  595. break;
  596. }
  597. mdelay(1);
  598. val = mvreg_read(pp, MVNETA_RXQ_CMD);
  599. } while (val & 0xff);
  600. /* Stop Tx port activity. Check port Tx activity. Issue stop
  601. * command for active channels only
  602. */
  603. val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
  604. if (val != 0)
  605. mvreg_write(pp, MVNETA_TXQ_CMD,
  606. (val << MVNETA_TXQ_DISABLE_SHIFT));
  607. /* Wait for all Tx activity to terminate. */
  608. count = 0;
  609. do {
  610. if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
  611. netdev_warn(pp->dev,
  612. "TIMEOUT for TX stopped status=0x%08x\n",
  613. val);
  614. break;
  615. }
  616. mdelay(1);
  617. /* Check TX Command reg that all Txqs are stopped */
  618. val = mvreg_read(pp, MVNETA_TXQ_CMD);
  619. } while (val & 0xff);
  620. /* Double check to verify that TX FIFO is empty */
  621. count = 0;
  622. do {
  623. if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
  624. netdev_warn(pp->dev,
  625. "TX FIFO empty timeout status=0x08%x\n",
  626. val);
  627. break;
  628. }
  629. mdelay(1);
  630. val = mvreg_read(pp, MVNETA_PORT_STATUS);
  631. } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
  632. (val & MVNETA_TX_IN_PRGRS));
  633. udelay(200);
  634. }
  635. /* Enable the port by setting the port enable bit of the MAC control register */
  636. static void mvneta_port_enable(struct mvneta_port *pp)
  637. {
  638. u32 val;
  639. /* Enable port */
  640. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  641. val |= MVNETA_GMAC0_PORT_ENABLE;
  642. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  643. }
  644. /* Disable the port and wait for about 200 usec before retuning */
  645. static void mvneta_port_disable(struct mvneta_port *pp)
  646. {
  647. u32 val;
  648. /* Reset the Enable bit in the Serial Control Register */
  649. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  650. val &= ~MVNETA_GMAC0_PORT_ENABLE;
  651. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  652. udelay(200);
  653. }
  654. /* Multicast tables methods */
  655. /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
  656. static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
  657. {
  658. int offset;
  659. u32 val;
  660. if (queue == -1) {
  661. val = 0;
  662. } else {
  663. val = 0x1 | (queue << 1);
  664. val |= (val << 24) | (val << 16) | (val << 8);
  665. }
  666. for (offset = 0; offset <= 0xc; offset += 4)
  667. mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
  668. }
  669. /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
  670. static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
  671. {
  672. int offset;
  673. u32 val;
  674. if (queue == -1) {
  675. val = 0;
  676. } else {
  677. val = 0x1 | (queue << 1);
  678. val |= (val << 24) | (val << 16) | (val << 8);
  679. }
  680. for (offset = 0; offset <= 0xfc; offset += 4)
  681. mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
  682. }
  683. /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
  684. static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
  685. {
  686. int offset;
  687. u32 val;
  688. if (queue == -1) {
  689. memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
  690. val = 0;
  691. } else {
  692. memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
  693. val = 0x1 | (queue << 1);
  694. val |= (val << 24) | (val << 16) | (val << 8);
  695. }
  696. for (offset = 0; offset <= 0xfc; offset += 4)
  697. mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
  698. }
  699. /* This method sets defaults to the NETA port:
  700. * Clears interrupt Cause and Mask registers.
  701. * Clears all MAC tables.
  702. * Sets defaults to all registers.
  703. * Resets RX and TX descriptor rings.
  704. * Resets PHY.
  705. * This method can be called after mvneta_port_down() to return the port
  706. * settings to defaults.
  707. */
  708. static void mvneta_defaults_set(struct mvneta_port *pp)
  709. {
  710. int cpu;
  711. int queue;
  712. u32 val;
  713. /* Clear all Cause registers */
  714. mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
  715. mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
  716. mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
  717. /* Mask all interrupts */
  718. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  719. mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
  720. mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
  721. mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
  722. /* Enable MBUS Retry bit16 */
  723. mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
  724. /* Set CPU queue access map - all CPUs have access to all RX
  725. * queues and to all TX queues
  726. */
  727. for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
  728. mvreg_write(pp, MVNETA_CPU_MAP(cpu),
  729. (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
  730. MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
  731. /* Reset RX and TX DMAs */
  732. mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
  733. mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
  734. /* Disable Legacy WRR, Disable EJP, Release from reset */
  735. mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
  736. for (queue = 0; queue < txq_number; queue++) {
  737. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
  738. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
  739. }
  740. mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
  741. mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
  742. /* Set Port Acceleration Mode */
  743. val = MVNETA_ACC_MODE_EXT;
  744. mvreg_write(pp, MVNETA_ACC_MODE, val);
  745. /* Update val of portCfg register accordingly with all RxQueue types */
  746. val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
  747. mvreg_write(pp, MVNETA_PORT_CONFIG, val);
  748. val = 0;
  749. mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
  750. mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
  751. /* Build PORT_SDMA_CONFIG_REG */
  752. val = 0;
  753. /* Default burst size */
  754. val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  755. val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  756. val |= (MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP |
  757. MVNETA_NO_DESC_SWAP);
  758. /* Assign port SDMA configuration */
  759. mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
  760. mvneta_set_ucast_table(pp, -1);
  761. mvneta_set_special_mcast_table(pp, -1);
  762. mvneta_set_other_mcast_table(pp, -1);
  763. /* Set port interrupt enable register - default enable all */
  764. mvreg_write(pp, MVNETA_INTR_ENABLE,
  765. (MVNETA_RXQ_INTR_ENABLE_ALL_MASK
  766. | MVNETA_TXQ_INTR_ENABLE_ALL_MASK));
  767. }
  768. /* Set max sizes for tx queues */
  769. static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size)
  770. {
  771. u32 val, size, mtu;
  772. int queue;
  773. mtu = max_tx_size * 8;
  774. if (mtu > MVNETA_TX_MTU_MAX)
  775. mtu = MVNETA_TX_MTU_MAX;
  776. /* Set MTU */
  777. val = mvreg_read(pp, MVNETA_TX_MTU);
  778. val &= ~MVNETA_TX_MTU_MAX;
  779. val |= mtu;
  780. mvreg_write(pp, MVNETA_TX_MTU, val);
  781. /* TX token size and all TXQs token size must be larger that MTU */
  782. val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE);
  783. size = val & MVNETA_TX_TOKEN_SIZE_MAX;
  784. if (size < mtu) {
  785. size = mtu;
  786. val &= ~MVNETA_TX_TOKEN_SIZE_MAX;
  787. val |= size;
  788. mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val);
  789. }
  790. for (queue = 0; queue < txq_number; queue++) {
  791. val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue));
  792. size = val & MVNETA_TXQ_TOKEN_SIZE_MAX;
  793. if (size < mtu) {
  794. size = mtu;
  795. val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX;
  796. val |= size;
  797. mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val);
  798. }
  799. }
  800. }
  801. /* Set unicast address */
  802. static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
  803. int queue)
  804. {
  805. unsigned int unicast_reg;
  806. unsigned int tbl_offset;
  807. unsigned int reg_offset;
  808. /* Locate the Unicast table entry */
  809. last_nibble = (0xf & last_nibble);
  810. /* offset from unicast tbl base */
  811. tbl_offset = (last_nibble / 4) * 4;
  812. /* offset within the above reg */
  813. reg_offset = last_nibble % 4;
  814. unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
  815. if (queue == -1) {
  816. /* Clear accepts frame bit at specified unicast DA tbl entry */
  817. unicast_reg &= ~(0xff << (8 * reg_offset));
  818. } else {
  819. unicast_reg &= ~(0xff << (8 * reg_offset));
  820. unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  821. }
  822. mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
  823. }
  824. /* Set mac address */
  825. static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
  826. int queue)
  827. {
  828. unsigned int mac_h;
  829. unsigned int mac_l;
  830. if (queue != -1) {
  831. mac_l = (addr[4] << 8) | (addr[5]);
  832. mac_h = (addr[0] << 24) | (addr[1] << 16) |
  833. (addr[2] << 8) | (addr[3] << 0);
  834. mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
  835. mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
  836. }
  837. /* Accept frames of this address */
  838. mvneta_set_ucast_addr(pp, addr[5], queue);
  839. }
  840. /* Set the number of packets that will be received before RX interrupt
  841. * will be generated by HW.
  842. */
  843. static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp,
  844. struct mvneta_rx_queue *rxq, u32 value)
  845. {
  846. mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id),
  847. value | MVNETA_RXQ_NON_OCCUPIED(0));
  848. rxq->pkts_coal = value;
  849. }
  850. /* Set the time delay in usec before RX interrupt will be generated by
  851. * HW.
  852. */
  853. static void mvneta_rx_time_coal_set(struct mvneta_port *pp,
  854. struct mvneta_rx_queue *rxq, u32 value)
  855. {
  856. u32 val;
  857. unsigned long clk_rate;
  858. clk_rate = clk_get_rate(pp->clk);
  859. val = (clk_rate / 1000000) * value;
  860. mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val);
  861. rxq->time_coal = value;
  862. }
  863. /* Set threshold for TX_DONE pkts coalescing */
  864. static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp,
  865. struct mvneta_tx_queue *txq, u32 value)
  866. {
  867. u32 val;
  868. val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id));
  869. val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK;
  870. val |= MVNETA_TXQ_SENT_THRESH_MASK(value);
  871. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val);
  872. txq->done_pkts_coal = value;
  873. }
  874. /* Trigger tx done timer in MVNETA_TX_DONE_TIMER_PERIOD msecs */
  875. static void mvneta_add_tx_done_timer(struct mvneta_port *pp)
  876. {
  877. if (test_and_set_bit(MVNETA_F_TX_DONE_TIMER_BIT, &pp->flags) == 0) {
  878. pp->tx_done_timer.expires = jiffies +
  879. msecs_to_jiffies(MVNETA_TX_DONE_TIMER_PERIOD);
  880. add_timer(&pp->tx_done_timer);
  881. }
  882. }
  883. /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
  884. static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
  885. u32 phys_addr, u32 cookie)
  886. {
  887. rx_desc->buf_cookie = cookie;
  888. rx_desc->buf_phys_addr = phys_addr;
  889. }
  890. /* Decrement sent descriptors counter */
  891. static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
  892. struct mvneta_tx_queue *txq,
  893. int sent_desc)
  894. {
  895. u32 val;
  896. /* Only 255 TX descriptors can be updated at once */
  897. while (sent_desc > 0xff) {
  898. val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
  899. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  900. sent_desc = sent_desc - 0xff;
  901. }
  902. val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
  903. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  904. }
  905. /* Get number of TX descriptors already sent by HW */
  906. static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
  907. struct mvneta_tx_queue *txq)
  908. {
  909. u32 val;
  910. int sent_desc;
  911. val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
  912. sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
  913. MVNETA_TXQ_SENT_DESC_SHIFT;
  914. return sent_desc;
  915. }
  916. /* Get number of sent descriptors and decrement counter.
  917. * The number of sent descriptors is returned.
  918. */
  919. static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp,
  920. struct mvneta_tx_queue *txq)
  921. {
  922. int sent_desc;
  923. /* Get number of sent descriptors */
  924. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  925. /* Decrement sent descriptors counter */
  926. if (sent_desc)
  927. mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
  928. return sent_desc;
  929. }
  930. /* Set TXQ descriptors fields relevant for CSUM calculation */
  931. static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto,
  932. int ip_hdr_len, int l4_proto)
  933. {
  934. u32 command;
  935. /* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
  936. * G_L4_chk, L4_type; required only for checksum
  937. * calculation
  938. */
  939. command = l3_offs << MVNETA_TX_L3_OFF_SHIFT;
  940. command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT;
  941. if (l3_proto == swab16(ETH_P_IP))
  942. command |= MVNETA_TXD_IP_CSUM;
  943. else
  944. command |= MVNETA_TX_L3_IP6;
  945. if (l4_proto == IPPROTO_TCP)
  946. command |= MVNETA_TX_L4_CSUM_FULL;
  947. else if (l4_proto == IPPROTO_UDP)
  948. command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL;
  949. else
  950. command |= MVNETA_TX_L4_CSUM_NOT;
  951. return command;
  952. }
  953. /* Display more error info */
  954. static void mvneta_rx_error(struct mvneta_port *pp,
  955. struct mvneta_rx_desc *rx_desc)
  956. {
  957. u32 status = rx_desc->status;
  958. if (!mvneta_rxq_desc_is_first_last(rx_desc)) {
  959. netdev_err(pp->dev,
  960. "bad rx status %08x (buffer oversize), size=%d\n",
  961. rx_desc->status, rx_desc->data_size);
  962. return;
  963. }
  964. switch (status & MVNETA_RXD_ERR_CODE_MASK) {
  965. case MVNETA_RXD_ERR_CRC:
  966. netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
  967. status, rx_desc->data_size);
  968. break;
  969. case MVNETA_RXD_ERR_OVERRUN:
  970. netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
  971. status, rx_desc->data_size);
  972. break;
  973. case MVNETA_RXD_ERR_LEN:
  974. netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
  975. status, rx_desc->data_size);
  976. break;
  977. case MVNETA_RXD_ERR_RESOURCE:
  978. netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
  979. status, rx_desc->data_size);
  980. break;
  981. }
  982. }
  983. /* Handle RX checksum offload */
  984. static void mvneta_rx_csum(struct mvneta_port *pp,
  985. struct mvneta_rx_desc *rx_desc,
  986. struct sk_buff *skb)
  987. {
  988. if ((rx_desc->status & MVNETA_RXD_L3_IP4) &&
  989. (rx_desc->status & MVNETA_RXD_L4_CSUM_OK)) {
  990. skb->csum = 0;
  991. skb->ip_summed = CHECKSUM_UNNECESSARY;
  992. return;
  993. }
  994. skb->ip_summed = CHECKSUM_NONE;
  995. }
  996. /* Return tx queue pointer (find last set bit) according to causeTxDone reg */
  997. static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp,
  998. u32 cause)
  999. {
  1000. int queue = fls(cause) - 1;
  1001. return (queue < 0 || queue >= txq_number) ? NULL : &pp->txqs[queue];
  1002. }
  1003. /* Free tx queue skbuffs */
  1004. static void mvneta_txq_bufs_free(struct mvneta_port *pp,
  1005. struct mvneta_tx_queue *txq, int num)
  1006. {
  1007. int i;
  1008. for (i = 0; i < num; i++) {
  1009. struct mvneta_tx_desc *tx_desc = txq->descs +
  1010. txq->txq_get_index;
  1011. struct sk_buff *skb = txq->tx_skb[txq->txq_get_index];
  1012. mvneta_txq_inc_get(txq);
  1013. if (!skb)
  1014. continue;
  1015. dma_unmap_single(pp->dev->dev.parent, tx_desc->buf_phys_addr,
  1016. tx_desc->data_size, DMA_TO_DEVICE);
  1017. dev_kfree_skb_any(skb);
  1018. }
  1019. }
  1020. /* Handle end of transmission */
  1021. static int mvneta_txq_done(struct mvneta_port *pp,
  1022. struct mvneta_tx_queue *txq)
  1023. {
  1024. struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
  1025. int tx_done;
  1026. tx_done = mvneta_txq_sent_desc_proc(pp, txq);
  1027. if (tx_done == 0)
  1028. return tx_done;
  1029. mvneta_txq_bufs_free(pp, txq, tx_done);
  1030. txq->count -= tx_done;
  1031. if (netif_tx_queue_stopped(nq)) {
  1032. if (txq->size - txq->count >= MAX_SKB_FRAGS + 1)
  1033. netif_tx_wake_queue(nq);
  1034. }
  1035. return tx_done;
  1036. }
  1037. /* Refill processing */
  1038. static int mvneta_rx_refill(struct mvneta_port *pp,
  1039. struct mvneta_rx_desc *rx_desc)
  1040. {
  1041. dma_addr_t phys_addr;
  1042. struct sk_buff *skb;
  1043. skb = netdev_alloc_skb(pp->dev, pp->pkt_size);
  1044. if (!skb)
  1045. return -ENOMEM;
  1046. phys_addr = dma_map_single(pp->dev->dev.parent, skb->head,
  1047. MVNETA_RX_BUF_SIZE(pp->pkt_size),
  1048. DMA_FROM_DEVICE);
  1049. if (unlikely(dma_mapping_error(pp->dev->dev.parent, phys_addr))) {
  1050. dev_kfree_skb(skb);
  1051. return -ENOMEM;
  1052. }
  1053. mvneta_rx_desc_fill(rx_desc, phys_addr, (u32)skb);
  1054. return 0;
  1055. }
  1056. /* Handle tx checksum */
  1057. static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb)
  1058. {
  1059. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1060. int ip_hdr_len = 0;
  1061. u8 l4_proto;
  1062. if (skb->protocol == htons(ETH_P_IP)) {
  1063. struct iphdr *ip4h = ip_hdr(skb);
  1064. /* Calculate IPv4 checksum and L4 checksum */
  1065. ip_hdr_len = ip4h->ihl;
  1066. l4_proto = ip4h->protocol;
  1067. } else if (skb->protocol == htons(ETH_P_IPV6)) {
  1068. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1069. /* Read l4_protocol from one of IPv6 extra headers */
  1070. if (skb_network_header_len(skb) > 0)
  1071. ip_hdr_len = (skb_network_header_len(skb) >> 2);
  1072. l4_proto = ip6h->nexthdr;
  1073. } else
  1074. return MVNETA_TX_L4_CSUM_NOT;
  1075. return mvneta_txq_desc_csum(skb_network_offset(skb),
  1076. skb->protocol, ip_hdr_len, l4_proto);
  1077. }
  1078. return MVNETA_TX_L4_CSUM_NOT;
  1079. }
  1080. /* Returns rx queue pointer (find last set bit) according to causeRxTx
  1081. * value
  1082. */
  1083. static struct mvneta_rx_queue *mvneta_rx_policy(struct mvneta_port *pp,
  1084. u32 cause)
  1085. {
  1086. int queue = fls(cause >> 8) - 1;
  1087. return (queue < 0 || queue >= rxq_number) ? NULL : &pp->rxqs[queue];
  1088. }
  1089. /* Drop packets received by the RXQ and free buffers */
  1090. static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
  1091. struct mvneta_rx_queue *rxq)
  1092. {
  1093. int rx_done, i;
  1094. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  1095. for (i = 0; i < rxq->size; i++) {
  1096. struct mvneta_rx_desc *rx_desc = rxq->descs + i;
  1097. struct sk_buff *skb = (struct sk_buff *)rx_desc->buf_cookie;
  1098. dev_kfree_skb_any(skb);
  1099. dma_unmap_single(pp->dev->dev.parent, rx_desc->buf_phys_addr,
  1100. rx_desc->data_size, DMA_FROM_DEVICE);
  1101. }
  1102. if (rx_done)
  1103. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  1104. }
  1105. /* Main rx processing */
  1106. static int mvneta_rx(struct mvneta_port *pp, int rx_todo,
  1107. struct mvneta_rx_queue *rxq)
  1108. {
  1109. struct net_device *dev = pp->dev;
  1110. int rx_done, rx_filled;
  1111. /* Get number of received packets */
  1112. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  1113. if (rx_todo > rx_done)
  1114. rx_todo = rx_done;
  1115. rx_done = 0;
  1116. rx_filled = 0;
  1117. /* Fairness NAPI loop */
  1118. while (rx_done < rx_todo) {
  1119. struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
  1120. struct sk_buff *skb;
  1121. u32 rx_status;
  1122. int rx_bytes, err;
  1123. prefetch(rx_desc);
  1124. rx_done++;
  1125. rx_filled++;
  1126. rx_status = rx_desc->status;
  1127. skb = (struct sk_buff *)rx_desc->buf_cookie;
  1128. if (!mvneta_rxq_desc_is_first_last(rx_desc) ||
  1129. (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
  1130. dev->stats.rx_errors++;
  1131. mvneta_rx_error(pp, rx_desc);
  1132. mvneta_rx_desc_fill(rx_desc, rx_desc->buf_phys_addr,
  1133. (u32)skb);
  1134. continue;
  1135. }
  1136. dma_unmap_single(pp->dev->dev.parent, rx_desc->buf_phys_addr,
  1137. rx_desc->data_size, DMA_FROM_DEVICE);
  1138. rx_bytes = rx_desc->data_size -
  1139. (ETH_FCS_LEN + MVNETA_MH_SIZE);
  1140. u64_stats_update_begin(&pp->rx_stats.syncp);
  1141. pp->rx_stats.packets++;
  1142. pp->rx_stats.bytes += rx_bytes;
  1143. u64_stats_update_end(&pp->rx_stats.syncp);
  1144. /* Linux processing */
  1145. skb_reserve(skb, MVNETA_MH_SIZE);
  1146. skb_put(skb, rx_bytes);
  1147. skb->protocol = eth_type_trans(skb, dev);
  1148. mvneta_rx_csum(pp, rx_desc, skb);
  1149. napi_gro_receive(&pp->napi, skb);
  1150. /* Refill processing */
  1151. err = mvneta_rx_refill(pp, rx_desc);
  1152. if (err) {
  1153. netdev_err(pp->dev, "Linux processing - Can't refill\n");
  1154. rxq->missed++;
  1155. rx_filled--;
  1156. }
  1157. }
  1158. /* Update rxq management counters */
  1159. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_filled);
  1160. return rx_done;
  1161. }
  1162. /* Handle tx fragmentation processing */
  1163. static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb,
  1164. struct mvneta_tx_queue *txq)
  1165. {
  1166. struct mvneta_tx_desc *tx_desc;
  1167. int i;
  1168. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1169. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1170. void *addr = page_address(frag->page.p) + frag->page_offset;
  1171. tx_desc = mvneta_txq_next_desc_get(txq);
  1172. tx_desc->data_size = frag->size;
  1173. tx_desc->buf_phys_addr =
  1174. dma_map_single(pp->dev->dev.parent, addr,
  1175. tx_desc->data_size, DMA_TO_DEVICE);
  1176. if (dma_mapping_error(pp->dev->dev.parent,
  1177. tx_desc->buf_phys_addr)) {
  1178. mvneta_txq_desc_put(txq);
  1179. goto error;
  1180. }
  1181. if (i == (skb_shinfo(skb)->nr_frags - 1)) {
  1182. /* Last descriptor */
  1183. tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD;
  1184. txq->tx_skb[txq->txq_put_index] = skb;
  1185. mvneta_txq_inc_put(txq);
  1186. } else {
  1187. /* Descriptor in the middle: Not First, Not Last */
  1188. tx_desc->command = 0;
  1189. txq->tx_skb[txq->txq_put_index] = NULL;
  1190. mvneta_txq_inc_put(txq);
  1191. }
  1192. }
  1193. return 0;
  1194. error:
  1195. /* Release all descriptors that were used to map fragments of
  1196. * this packet, as well as the corresponding DMA mappings
  1197. */
  1198. for (i = i - 1; i >= 0; i--) {
  1199. tx_desc = txq->descs + i;
  1200. dma_unmap_single(pp->dev->dev.parent,
  1201. tx_desc->buf_phys_addr,
  1202. tx_desc->data_size,
  1203. DMA_TO_DEVICE);
  1204. mvneta_txq_desc_put(txq);
  1205. }
  1206. return -ENOMEM;
  1207. }
  1208. /* Main tx processing */
  1209. static int mvneta_tx(struct sk_buff *skb, struct net_device *dev)
  1210. {
  1211. struct mvneta_port *pp = netdev_priv(dev);
  1212. u16 txq_id = skb_get_queue_mapping(skb);
  1213. struct mvneta_tx_queue *txq = &pp->txqs[txq_id];
  1214. struct mvneta_tx_desc *tx_desc;
  1215. struct netdev_queue *nq;
  1216. int frags = 0;
  1217. u32 tx_cmd;
  1218. if (!netif_running(dev))
  1219. goto out;
  1220. frags = skb_shinfo(skb)->nr_frags + 1;
  1221. nq = netdev_get_tx_queue(dev, txq_id);
  1222. /* Get a descriptor for the first part of the packet */
  1223. tx_desc = mvneta_txq_next_desc_get(txq);
  1224. tx_cmd = mvneta_skb_tx_csum(pp, skb);
  1225. tx_desc->data_size = skb_headlen(skb);
  1226. tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data,
  1227. tx_desc->data_size,
  1228. DMA_TO_DEVICE);
  1229. if (unlikely(dma_mapping_error(dev->dev.parent,
  1230. tx_desc->buf_phys_addr))) {
  1231. mvneta_txq_desc_put(txq);
  1232. frags = 0;
  1233. goto out;
  1234. }
  1235. if (frags == 1) {
  1236. /* First and Last descriptor */
  1237. tx_cmd |= MVNETA_TXD_FLZ_DESC;
  1238. tx_desc->command = tx_cmd;
  1239. txq->tx_skb[txq->txq_put_index] = skb;
  1240. mvneta_txq_inc_put(txq);
  1241. } else {
  1242. /* First but not Last */
  1243. tx_cmd |= MVNETA_TXD_F_DESC;
  1244. txq->tx_skb[txq->txq_put_index] = NULL;
  1245. mvneta_txq_inc_put(txq);
  1246. tx_desc->command = tx_cmd;
  1247. /* Continue with other skb fragments */
  1248. if (mvneta_tx_frag_process(pp, skb, txq)) {
  1249. dma_unmap_single(dev->dev.parent,
  1250. tx_desc->buf_phys_addr,
  1251. tx_desc->data_size,
  1252. DMA_TO_DEVICE);
  1253. mvneta_txq_desc_put(txq);
  1254. frags = 0;
  1255. goto out;
  1256. }
  1257. }
  1258. txq->count += frags;
  1259. mvneta_txq_pend_desc_add(pp, txq, frags);
  1260. if (txq->size - txq->count < MAX_SKB_FRAGS + 1)
  1261. netif_tx_stop_queue(nq);
  1262. out:
  1263. if (frags > 0) {
  1264. u64_stats_update_begin(&pp->tx_stats.syncp);
  1265. pp->tx_stats.packets++;
  1266. pp->tx_stats.bytes += skb->len;
  1267. u64_stats_update_end(&pp->tx_stats.syncp);
  1268. } else {
  1269. dev->stats.tx_dropped++;
  1270. dev_kfree_skb_any(skb);
  1271. }
  1272. if (txq->count >= MVNETA_TXDONE_COAL_PKTS)
  1273. mvneta_txq_done(pp, txq);
  1274. /* If after calling mvneta_txq_done, count equals
  1275. * frags, we need to set the timer
  1276. */
  1277. if (txq->count == frags && frags > 0)
  1278. mvneta_add_tx_done_timer(pp);
  1279. return NETDEV_TX_OK;
  1280. }
  1281. /* Free tx resources, when resetting a port */
  1282. static void mvneta_txq_done_force(struct mvneta_port *pp,
  1283. struct mvneta_tx_queue *txq)
  1284. {
  1285. int tx_done = txq->count;
  1286. mvneta_txq_bufs_free(pp, txq, tx_done);
  1287. /* reset txq */
  1288. txq->count = 0;
  1289. txq->txq_put_index = 0;
  1290. txq->txq_get_index = 0;
  1291. }
  1292. /* handle tx done - called from tx done timer callback */
  1293. static u32 mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done,
  1294. int *tx_todo)
  1295. {
  1296. struct mvneta_tx_queue *txq;
  1297. u32 tx_done = 0;
  1298. struct netdev_queue *nq;
  1299. *tx_todo = 0;
  1300. while (cause_tx_done != 0) {
  1301. txq = mvneta_tx_done_policy(pp, cause_tx_done);
  1302. if (!txq)
  1303. break;
  1304. nq = netdev_get_tx_queue(pp->dev, txq->id);
  1305. __netif_tx_lock(nq, smp_processor_id());
  1306. if (txq->count) {
  1307. tx_done += mvneta_txq_done(pp, txq);
  1308. *tx_todo += txq->count;
  1309. }
  1310. __netif_tx_unlock(nq);
  1311. cause_tx_done &= ~((1 << txq->id));
  1312. }
  1313. return tx_done;
  1314. }
  1315. /* Compute crc8 of the specified address, using a unique algorithm ,
  1316. * according to hw spec, different than generic crc8 algorithm
  1317. */
  1318. static int mvneta_addr_crc(unsigned char *addr)
  1319. {
  1320. int crc = 0;
  1321. int i;
  1322. for (i = 0; i < ETH_ALEN; i++) {
  1323. int j;
  1324. crc = (crc ^ addr[i]) << 8;
  1325. for (j = 7; j >= 0; j--) {
  1326. if (crc & (0x100 << j))
  1327. crc ^= 0x107 << j;
  1328. }
  1329. }
  1330. return crc;
  1331. }
  1332. /* This method controls the net device special MAC multicast support.
  1333. * The Special Multicast Table for MAC addresses supports MAC of the form
  1334. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
  1335. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1336. * Table entries in the DA-Filter table. This method set the Special
  1337. * Multicast Table appropriate entry.
  1338. */
  1339. static void mvneta_set_special_mcast_addr(struct mvneta_port *pp,
  1340. unsigned char last_byte,
  1341. int queue)
  1342. {
  1343. unsigned int smc_table_reg;
  1344. unsigned int tbl_offset;
  1345. unsigned int reg_offset;
  1346. /* Register offset from SMC table base */
  1347. tbl_offset = (last_byte / 4);
  1348. /* Entry offset within the above reg */
  1349. reg_offset = last_byte % 4;
  1350. smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST
  1351. + tbl_offset * 4));
  1352. if (queue == -1)
  1353. smc_table_reg &= ~(0xff << (8 * reg_offset));
  1354. else {
  1355. smc_table_reg &= ~(0xff << (8 * reg_offset));
  1356. smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  1357. }
  1358. mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4,
  1359. smc_table_reg);
  1360. }
  1361. /* This method controls the network device Other MAC multicast support.
  1362. * The Other Multicast Table is used for multicast of another type.
  1363. * A CRC-8 is used as an index to the Other Multicast Table entries
  1364. * in the DA-Filter table.
  1365. * The method gets the CRC-8 value from the calling routine and
  1366. * sets the Other Multicast Table appropriate entry according to the
  1367. * specified CRC-8 .
  1368. */
  1369. static void mvneta_set_other_mcast_addr(struct mvneta_port *pp,
  1370. unsigned char crc8,
  1371. int queue)
  1372. {
  1373. unsigned int omc_table_reg;
  1374. unsigned int tbl_offset;
  1375. unsigned int reg_offset;
  1376. tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
  1377. reg_offset = crc8 % 4; /* Entry offset within the above reg */
  1378. omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset);
  1379. if (queue == -1) {
  1380. /* Clear accepts frame bit at specified Other DA table entry */
  1381. omc_table_reg &= ~(0xff << (8 * reg_offset));
  1382. } else {
  1383. omc_table_reg &= ~(0xff << (8 * reg_offset));
  1384. omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  1385. }
  1386. mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg);
  1387. }
  1388. /* The network device supports multicast using two tables:
  1389. * 1) Special Multicast Table for MAC addresses of the form
  1390. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
  1391. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1392. * Table entries in the DA-Filter table.
  1393. * 2) Other Multicast Table for multicast of another type. A CRC-8 value
  1394. * is used as an index to the Other Multicast Table entries in the
  1395. * DA-Filter table.
  1396. */
  1397. static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr,
  1398. int queue)
  1399. {
  1400. unsigned char crc_result = 0;
  1401. if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1402. mvneta_set_special_mcast_addr(pp, p_addr[5], queue);
  1403. return 0;
  1404. }
  1405. crc_result = mvneta_addr_crc(p_addr);
  1406. if (queue == -1) {
  1407. if (pp->mcast_count[crc_result] == 0) {
  1408. netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n",
  1409. crc_result);
  1410. return -EINVAL;
  1411. }
  1412. pp->mcast_count[crc_result]--;
  1413. if (pp->mcast_count[crc_result] != 0) {
  1414. netdev_info(pp->dev,
  1415. "After delete there are %d valid Mcast for crc8=0x%02x\n",
  1416. pp->mcast_count[crc_result], crc_result);
  1417. return -EINVAL;
  1418. }
  1419. } else
  1420. pp->mcast_count[crc_result]++;
  1421. mvneta_set_other_mcast_addr(pp, crc_result, queue);
  1422. return 0;
  1423. }
  1424. /* Configure Fitering mode of Ethernet port */
  1425. static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp,
  1426. int is_promisc)
  1427. {
  1428. u32 port_cfg_reg, val;
  1429. port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG);
  1430. val = mvreg_read(pp, MVNETA_TYPE_PRIO);
  1431. /* Set / Clear UPM bit in port configuration register */
  1432. if (is_promisc) {
  1433. /* Accept all Unicast addresses */
  1434. port_cfg_reg |= MVNETA_UNI_PROMISC_MODE;
  1435. val |= MVNETA_FORCE_UNI;
  1436. mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff);
  1437. mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff);
  1438. } else {
  1439. /* Reject all Unicast addresses */
  1440. port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE;
  1441. val &= ~MVNETA_FORCE_UNI;
  1442. }
  1443. mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg);
  1444. mvreg_write(pp, MVNETA_TYPE_PRIO, val);
  1445. }
  1446. /* register unicast and multicast addresses */
  1447. static void mvneta_set_rx_mode(struct net_device *dev)
  1448. {
  1449. struct mvneta_port *pp = netdev_priv(dev);
  1450. struct netdev_hw_addr *ha;
  1451. if (dev->flags & IFF_PROMISC) {
  1452. /* Accept all: Multicast + Unicast */
  1453. mvneta_rx_unicast_promisc_set(pp, 1);
  1454. mvneta_set_ucast_table(pp, rxq_def);
  1455. mvneta_set_special_mcast_table(pp, rxq_def);
  1456. mvneta_set_other_mcast_table(pp, rxq_def);
  1457. } else {
  1458. /* Accept single Unicast */
  1459. mvneta_rx_unicast_promisc_set(pp, 0);
  1460. mvneta_set_ucast_table(pp, -1);
  1461. mvneta_mac_addr_set(pp, dev->dev_addr, rxq_def);
  1462. if (dev->flags & IFF_ALLMULTI) {
  1463. /* Accept all multicast */
  1464. mvneta_set_special_mcast_table(pp, rxq_def);
  1465. mvneta_set_other_mcast_table(pp, rxq_def);
  1466. } else {
  1467. /* Accept only initialized multicast */
  1468. mvneta_set_special_mcast_table(pp, -1);
  1469. mvneta_set_other_mcast_table(pp, -1);
  1470. if (!netdev_mc_empty(dev)) {
  1471. netdev_for_each_mc_addr(ha, dev) {
  1472. mvneta_mcast_addr_set(pp, ha->addr,
  1473. rxq_def);
  1474. }
  1475. }
  1476. }
  1477. }
  1478. }
  1479. /* Interrupt handling - the callback for request_irq() */
  1480. static irqreturn_t mvneta_isr(int irq, void *dev_id)
  1481. {
  1482. struct mvneta_port *pp = (struct mvneta_port *)dev_id;
  1483. /* Mask all interrupts */
  1484. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  1485. napi_schedule(&pp->napi);
  1486. return IRQ_HANDLED;
  1487. }
  1488. /* NAPI handler
  1489. * Bits 0 - 7 of the causeRxTx register indicate that are transmitted
  1490. * packets on the corresponding TXQ (Bit 0 is for TX queue 1).
  1491. * Bits 8 -15 of the cause Rx Tx register indicate that are received
  1492. * packets on the corresponding RXQ (Bit 8 is for RX queue 0).
  1493. * Each CPU has its own causeRxTx register
  1494. */
  1495. static int mvneta_poll(struct napi_struct *napi, int budget)
  1496. {
  1497. int rx_done = 0;
  1498. u32 cause_rx_tx;
  1499. unsigned long flags;
  1500. struct mvneta_port *pp = netdev_priv(napi->dev);
  1501. if (!netif_running(pp->dev)) {
  1502. napi_complete(napi);
  1503. return rx_done;
  1504. }
  1505. /* Read cause register */
  1506. cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE) &
  1507. MVNETA_RX_INTR_MASK(rxq_number);
  1508. /* For the case where the last mvneta_poll did not process all
  1509. * RX packets
  1510. */
  1511. cause_rx_tx |= pp->cause_rx_tx;
  1512. if (rxq_number > 1) {
  1513. while ((cause_rx_tx != 0) && (budget > 0)) {
  1514. int count;
  1515. struct mvneta_rx_queue *rxq;
  1516. /* get rx queue number from cause_rx_tx */
  1517. rxq = mvneta_rx_policy(pp, cause_rx_tx);
  1518. if (!rxq)
  1519. break;
  1520. /* process the packet in that rx queue */
  1521. count = mvneta_rx(pp, budget, rxq);
  1522. rx_done += count;
  1523. budget -= count;
  1524. if (budget > 0) {
  1525. /* set off the rx bit of the
  1526. * corresponding bit in the cause rx
  1527. * tx register, so that next iteration
  1528. * will find the next rx queue where
  1529. * packets are received on
  1530. */
  1531. cause_rx_tx &= ~((1 << rxq->id) << 8);
  1532. }
  1533. }
  1534. } else {
  1535. rx_done = mvneta_rx(pp, budget, &pp->rxqs[rxq_def]);
  1536. budget -= rx_done;
  1537. }
  1538. if (budget > 0) {
  1539. cause_rx_tx = 0;
  1540. napi_complete(napi);
  1541. local_irq_save(flags);
  1542. mvreg_write(pp, MVNETA_INTR_NEW_MASK,
  1543. MVNETA_RX_INTR_MASK(rxq_number));
  1544. local_irq_restore(flags);
  1545. }
  1546. pp->cause_rx_tx = cause_rx_tx;
  1547. return rx_done;
  1548. }
  1549. /* tx done timer callback */
  1550. static void mvneta_tx_done_timer_callback(unsigned long data)
  1551. {
  1552. struct net_device *dev = (struct net_device *)data;
  1553. struct mvneta_port *pp = netdev_priv(dev);
  1554. int tx_done = 0, tx_todo = 0;
  1555. if (!netif_running(dev))
  1556. return ;
  1557. clear_bit(MVNETA_F_TX_DONE_TIMER_BIT, &pp->flags);
  1558. tx_done = mvneta_tx_done_gbe(pp,
  1559. (((1 << txq_number) - 1) &
  1560. MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK),
  1561. &tx_todo);
  1562. if (tx_todo > 0)
  1563. mvneta_add_tx_done_timer(pp);
  1564. }
  1565. /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
  1566. static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
  1567. int num)
  1568. {
  1569. struct net_device *dev = pp->dev;
  1570. int i;
  1571. for (i = 0; i < num; i++) {
  1572. struct sk_buff *skb;
  1573. struct mvneta_rx_desc *rx_desc;
  1574. unsigned long phys_addr;
  1575. skb = dev_alloc_skb(pp->pkt_size);
  1576. if (!skb) {
  1577. netdev_err(dev, "%s:rxq %d, %d of %d buffs filled\n",
  1578. __func__, rxq->id, i, num);
  1579. break;
  1580. }
  1581. rx_desc = rxq->descs + i;
  1582. memset(rx_desc, 0, sizeof(struct mvneta_rx_desc));
  1583. phys_addr = dma_map_single(dev->dev.parent, skb->head,
  1584. MVNETA_RX_BUF_SIZE(pp->pkt_size),
  1585. DMA_FROM_DEVICE);
  1586. if (unlikely(dma_mapping_error(dev->dev.parent, phys_addr))) {
  1587. dev_kfree_skb(skb);
  1588. break;
  1589. }
  1590. mvneta_rx_desc_fill(rx_desc, phys_addr, (u32)skb);
  1591. }
  1592. /* Add this number of RX descriptors as non occupied (ready to
  1593. * get packets)
  1594. */
  1595. mvneta_rxq_non_occup_desc_add(pp, rxq, i);
  1596. return i;
  1597. }
  1598. /* Free all packets pending transmit from all TXQs and reset TX port */
  1599. static void mvneta_tx_reset(struct mvneta_port *pp)
  1600. {
  1601. int queue;
  1602. /* free the skb's in the hal tx ring */
  1603. for (queue = 0; queue < txq_number; queue++)
  1604. mvneta_txq_done_force(pp, &pp->txqs[queue]);
  1605. mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
  1606. mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
  1607. }
  1608. static void mvneta_rx_reset(struct mvneta_port *pp)
  1609. {
  1610. mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
  1611. mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
  1612. }
  1613. /* Rx/Tx queue initialization/cleanup methods */
  1614. /* Create a specified RX queue */
  1615. static int mvneta_rxq_init(struct mvneta_port *pp,
  1616. struct mvneta_rx_queue *rxq)
  1617. {
  1618. rxq->size = pp->rx_ring_size;
  1619. /* Allocate memory for RX descriptors */
  1620. rxq->descs = dma_alloc_coherent(pp->dev->dev.parent,
  1621. rxq->size * MVNETA_DESC_ALIGNED_SIZE,
  1622. &rxq->descs_phys, GFP_KERNEL);
  1623. if (rxq->descs == NULL)
  1624. return -ENOMEM;
  1625. BUG_ON(rxq->descs !=
  1626. PTR_ALIGN(rxq->descs, MVNETA_CPU_D_CACHE_LINE_SIZE));
  1627. rxq->last_desc = rxq->size - 1;
  1628. /* Set Rx descriptors queue starting address */
  1629. mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
  1630. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
  1631. /* Set Offset */
  1632. mvneta_rxq_offset_set(pp, rxq, NET_SKB_PAD);
  1633. /* Set coalescing pkts and time */
  1634. mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
  1635. mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
  1636. /* Fill RXQ with buffers from RX pool */
  1637. mvneta_rxq_buf_size_set(pp, rxq, MVNETA_RX_BUF_SIZE(pp->pkt_size));
  1638. mvneta_rxq_bm_disable(pp, rxq);
  1639. mvneta_rxq_fill(pp, rxq, rxq->size);
  1640. return 0;
  1641. }
  1642. /* Cleanup Rx queue */
  1643. static void mvneta_rxq_deinit(struct mvneta_port *pp,
  1644. struct mvneta_rx_queue *rxq)
  1645. {
  1646. mvneta_rxq_drop_pkts(pp, rxq);
  1647. if (rxq->descs)
  1648. dma_free_coherent(pp->dev->dev.parent,
  1649. rxq->size * MVNETA_DESC_ALIGNED_SIZE,
  1650. rxq->descs,
  1651. rxq->descs_phys);
  1652. rxq->descs = NULL;
  1653. rxq->last_desc = 0;
  1654. rxq->next_desc_to_proc = 0;
  1655. rxq->descs_phys = 0;
  1656. }
  1657. /* Create and initialize a tx queue */
  1658. static int mvneta_txq_init(struct mvneta_port *pp,
  1659. struct mvneta_tx_queue *txq)
  1660. {
  1661. txq->size = pp->tx_ring_size;
  1662. /* Allocate memory for TX descriptors */
  1663. txq->descs = dma_alloc_coherent(pp->dev->dev.parent,
  1664. txq->size * MVNETA_DESC_ALIGNED_SIZE,
  1665. &txq->descs_phys, GFP_KERNEL);
  1666. if (txq->descs == NULL)
  1667. return -ENOMEM;
  1668. /* Make sure descriptor address is cache line size aligned */
  1669. BUG_ON(txq->descs !=
  1670. PTR_ALIGN(txq->descs, MVNETA_CPU_D_CACHE_LINE_SIZE));
  1671. txq->last_desc = txq->size - 1;
  1672. /* Set maximum bandwidth for enabled TXQs */
  1673. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
  1674. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
  1675. /* Set Tx descriptors queue starting address */
  1676. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
  1677. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
  1678. txq->tx_skb = kmalloc(txq->size * sizeof(*txq->tx_skb), GFP_KERNEL);
  1679. if (txq->tx_skb == NULL) {
  1680. dma_free_coherent(pp->dev->dev.parent,
  1681. txq->size * MVNETA_DESC_ALIGNED_SIZE,
  1682. txq->descs, txq->descs_phys);
  1683. return -ENOMEM;
  1684. }
  1685. mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
  1686. return 0;
  1687. }
  1688. /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
  1689. static void mvneta_txq_deinit(struct mvneta_port *pp,
  1690. struct mvneta_tx_queue *txq)
  1691. {
  1692. kfree(txq->tx_skb);
  1693. if (txq->descs)
  1694. dma_free_coherent(pp->dev->dev.parent,
  1695. txq->size * MVNETA_DESC_ALIGNED_SIZE,
  1696. txq->descs, txq->descs_phys);
  1697. txq->descs = NULL;
  1698. txq->last_desc = 0;
  1699. txq->next_desc_to_proc = 0;
  1700. txq->descs_phys = 0;
  1701. /* Set minimum bandwidth for disabled TXQs */
  1702. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
  1703. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
  1704. /* Set Tx descriptors queue starting address and size */
  1705. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
  1706. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
  1707. }
  1708. /* Cleanup all Tx queues */
  1709. static void mvneta_cleanup_txqs(struct mvneta_port *pp)
  1710. {
  1711. int queue;
  1712. for (queue = 0; queue < txq_number; queue++)
  1713. mvneta_txq_deinit(pp, &pp->txqs[queue]);
  1714. }
  1715. /* Cleanup all Rx queues */
  1716. static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
  1717. {
  1718. int queue;
  1719. for (queue = 0; queue < rxq_number; queue++)
  1720. mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
  1721. }
  1722. /* Init all Rx queues */
  1723. static int mvneta_setup_rxqs(struct mvneta_port *pp)
  1724. {
  1725. int queue;
  1726. for (queue = 0; queue < rxq_number; queue++) {
  1727. int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
  1728. if (err) {
  1729. netdev_err(pp->dev, "%s: can't create rxq=%d\n",
  1730. __func__, queue);
  1731. mvneta_cleanup_rxqs(pp);
  1732. return err;
  1733. }
  1734. }
  1735. return 0;
  1736. }
  1737. /* Init all tx queues */
  1738. static int mvneta_setup_txqs(struct mvneta_port *pp)
  1739. {
  1740. int queue;
  1741. for (queue = 0; queue < txq_number; queue++) {
  1742. int err = mvneta_txq_init(pp, &pp->txqs[queue]);
  1743. if (err) {
  1744. netdev_err(pp->dev, "%s: can't create txq=%d\n",
  1745. __func__, queue);
  1746. mvneta_cleanup_txqs(pp);
  1747. return err;
  1748. }
  1749. }
  1750. return 0;
  1751. }
  1752. static void mvneta_start_dev(struct mvneta_port *pp)
  1753. {
  1754. mvneta_max_rx_size_set(pp, pp->pkt_size);
  1755. mvneta_txq_max_tx_size_set(pp, pp->pkt_size);
  1756. /* start the Rx/Tx activity */
  1757. mvneta_port_enable(pp);
  1758. /* Enable polling on the port */
  1759. napi_enable(&pp->napi);
  1760. /* Unmask interrupts */
  1761. mvreg_write(pp, MVNETA_INTR_NEW_MASK,
  1762. MVNETA_RX_INTR_MASK(rxq_number));
  1763. phy_start(pp->phy_dev);
  1764. netif_tx_start_all_queues(pp->dev);
  1765. }
  1766. static void mvneta_stop_dev(struct mvneta_port *pp)
  1767. {
  1768. phy_stop(pp->phy_dev);
  1769. napi_disable(&pp->napi);
  1770. netif_carrier_off(pp->dev);
  1771. mvneta_port_down(pp);
  1772. netif_tx_stop_all_queues(pp->dev);
  1773. /* Stop the port activity */
  1774. mvneta_port_disable(pp);
  1775. /* Clear all ethernet port interrupts */
  1776. mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
  1777. mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
  1778. /* Mask all ethernet port interrupts */
  1779. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  1780. mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
  1781. mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
  1782. mvneta_tx_reset(pp);
  1783. mvneta_rx_reset(pp);
  1784. }
  1785. /* tx timeout callback - display a message and stop/start the network device */
  1786. static void mvneta_tx_timeout(struct net_device *dev)
  1787. {
  1788. struct mvneta_port *pp = netdev_priv(dev);
  1789. netdev_info(dev, "tx timeout\n");
  1790. mvneta_stop_dev(pp);
  1791. mvneta_start_dev(pp);
  1792. }
  1793. /* Return positive if MTU is valid */
  1794. static int mvneta_check_mtu_valid(struct net_device *dev, int mtu)
  1795. {
  1796. if (mtu < 68) {
  1797. netdev_err(dev, "cannot change mtu to less than 68\n");
  1798. return -EINVAL;
  1799. }
  1800. /* 9676 == 9700 - 20 and rounding to 8 */
  1801. if (mtu > 9676) {
  1802. netdev_info(dev, "Illegal MTU value %d, round to 9676\n", mtu);
  1803. mtu = 9676;
  1804. }
  1805. if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) {
  1806. netdev_info(dev, "Illegal MTU value %d, rounding to %d\n",
  1807. mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8));
  1808. mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8);
  1809. }
  1810. return mtu;
  1811. }
  1812. /* Change the device mtu */
  1813. static int mvneta_change_mtu(struct net_device *dev, int mtu)
  1814. {
  1815. struct mvneta_port *pp = netdev_priv(dev);
  1816. int ret;
  1817. mtu = mvneta_check_mtu_valid(dev, mtu);
  1818. if (mtu < 0)
  1819. return -EINVAL;
  1820. dev->mtu = mtu;
  1821. if (!netif_running(dev))
  1822. return 0;
  1823. /* The interface is running, so we have to force a
  1824. * reallocation of the RXQs
  1825. */
  1826. mvneta_stop_dev(pp);
  1827. mvneta_cleanup_txqs(pp);
  1828. mvneta_cleanup_rxqs(pp);
  1829. pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
  1830. ret = mvneta_setup_rxqs(pp);
  1831. if (ret) {
  1832. netdev_err(pp->dev, "unable to setup rxqs after MTU change\n");
  1833. return ret;
  1834. }
  1835. mvneta_setup_txqs(pp);
  1836. mvneta_start_dev(pp);
  1837. mvneta_port_up(pp);
  1838. return 0;
  1839. }
  1840. /* Handle setting mac address */
  1841. static int mvneta_set_mac_addr(struct net_device *dev, void *addr)
  1842. {
  1843. struct mvneta_port *pp = netdev_priv(dev);
  1844. u8 *mac = addr + 2;
  1845. int i;
  1846. if (netif_running(dev))
  1847. return -EBUSY;
  1848. /* Remove previous address table entry */
  1849. mvneta_mac_addr_set(pp, dev->dev_addr, -1);
  1850. /* Set new addr in hw */
  1851. mvneta_mac_addr_set(pp, mac, rxq_def);
  1852. /* Set addr in the device */
  1853. for (i = 0; i < ETH_ALEN; i++)
  1854. dev->dev_addr[i] = mac[i];
  1855. return 0;
  1856. }
  1857. static void mvneta_adjust_link(struct net_device *ndev)
  1858. {
  1859. struct mvneta_port *pp = netdev_priv(ndev);
  1860. struct phy_device *phydev = pp->phy_dev;
  1861. int status_change = 0;
  1862. if (phydev->link) {
  1863. if ((pp->speed != phydev->speed) ||
  1864. (pp->duplex != phydev->duplex)) {
  1865. u32 val;
  1866. val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  1867. val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
  1868. MVNETA_GMAC_CONFIG_GMII_SPEED |
  1869. MVNETA_GMAC_CONFIG_FULL_DUPLEX);
  1870. if (phydev->duplex)
  1871. val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
  1872. if (phydev->speed == SPEED_1000)
  1873. val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
  1874. else
  1875. val |= MVNETA_GMAC_CONFIG_MII_SPEED;
  1876. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  1877. pp->duplex = phydev->duplex;
  1878. pp->speed = phydev->speed;
  1879. }
  1880. }
  1881. if (phydev->link != pp->link) {
  1882. if (!phydev->link) {
  1883. pp->duplex = -1;
  1884. pp->speed = 0;
  1885. }
  1886. pp->link = phydev->link;
  1887. status_change = 1;
  1888. }
  1889. if (status_change) {
  1890. if (phydev->link) {
  1891. u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  1892. val |= (MVNETA_GMAC_FORCE_LINK_PASS |
  1893. MVNETA_GMAC_FORCE_LINK_DOWN);
  1894. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  1895. mvneta_port_up(pp);
  1896. netdev_info(pp->dev, "link up\n");
  1897. } else {
  1898. mvneta_port_down(pp);
  1899. netdev_info(pp->dev, "link down\n");
  1900. }
  1901. }
  1902. }
  1903. static int mvneta_mdio_probe(struct mvneta_port *pp)
  1904. {
  1905. struct phy_device *phy_dev;
  1906. phy_dev = of_phy_connect(pp->dev, pp->phy_node, mvneta_adjust_link, 0,
  1907. pp->phy_interface);
  1908. if (!phy_dev) {
  1909. netdev_err(pp->dev, "could not find the PHY\n");
  1910. return -ENODEV;
  1911. }
  1912. phy_dev->supported &= PHY_GBIT_FEATURES;
  1913. phy_dev->advertising = phy_dev->supported;
  1914. pp->phy_dev = phy_dev;
  1915. pp->link = 0;
  1916. pp->duplex = 0;
  1917. pp->speed = 0;
  1918. return 0;
  1919. }
  1920. static void mvneta_mdio_remove(struct mvneta_port *pp)
  1921. {
  1922. phy_disconnect(pp->phy_dev);
  1923. pp->phy_dev = NULL;
  1924. }
  1925. static int mvneta_open(struct net_device *dev)
  1926. {
  1927. struct mvneta_port *pp = netdev_priv(dev);
  1928. int ret;
  1929. mvneta_mac_addr_set(pp, dev->dev_addr, rxq_def);
  1930. pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
  1931. ret = mvneta_setup_rxqs(pp);
  1932. if (ret)
  1933. return ret;
  1934. ret = mvneta_setup_txqs(pp);
  1935. if (ret)
  1936. goto err_cleanup_rxqs;
  1937. /* Connect to port interrupt line */
  1938. ret = request_irq(pp->dev->irq, mvneta_isr, 0,
  1939. MVNETA_DRIVER_NAME, pp);
  1940. if (ret) {
  1941. netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq);
  1942. goto err_cleanup_txqs;
  1943. }
  1944. /* In default link is down */
  1945. netif_carrier_off(pp->dev);
  1946. ret = mvneta_mdio_probe(pp);
  1947. if (ret < 0) {
  1948. netdev_err(dev, "cannot probe MDIO bus\n");
  1949. goto err_free_irq;
  1950. }
  1951. mvneta_start_dev(pp);
  1952. return 0;
  1953. err_free_irq:
  1954. free_irq(pp->dev->irq, pp);
  1955. err_cleanup_txqs:
  1956. mvneta_cleanup_txqs(pp);
  1957. err_cleanup_rxqs:
  1958. mvneta_cleanup_rxqs(pp);
  1959. return ret;
  1960. }
  1961. /* Stop the port, free port interrupt line */
  1962. static int mvneta_stop(struct net_device *dev)
  1963. {
  1964. struct mvneta_port *pp = netdev_priv(dev);
  1965. mvneta_stop_dev(pp);
  1966. mvneta_mdio_remove(pp);
  1967. free_irq(dev->irq, pp);
  1968. mvneta_cleanup_rxqs(pp);
  1969. mvneta_cleanup_txqs(pp);
  1970. del_timer(&pp->tx_done_timer);
  1971. clear_bit(MVNETA_F_TX_DONE_TIMER_BIT, &pp->flags);
  1972. return 0;
  1973. }
  1974. /* Ethtool methods */
  1975. /* Get settings (phy address, speed) for ethtools */
  1976. int mvneta_ethtool_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1977. {
  1978. struct mvneta_port *pp = netdev_priv(dev);
  1979. if (!pp->phy_dev)
  1980. return -ENODEV;
  1981. return phy_ethtool_gset(pp->phy_dev, cmd);
  1982. }
  1983. /* Set settings (phy address, speed) for ethtools */
  1984. int mvneta_ethtool_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1985. {
  1986. struct mvneta_port *pp = netdev_priv(dev);
  1987. if (!pp->phy_dev)
  1988. return -ENODEV;
  1989. return phy_ethtool_sset(pp->phy_dev, cmd);
  1990. }
  1991. /* Set interrupt coalescing for ethtools */
  1992. static int mvneta_ethtool_set_coalesce(struct net_device *dev,
  1993. struct ethtool_coalesce *c)
  1994. {
  1995. struct mvneta_port *pp = netdev_priv(dev);
  1996. int queue;
  1997. for (queue = 0; queue < rxq_number; queue++) {
  1998. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  1999. rxq->time_coal = c->rx_coalesce_usecs;
  2000. rxq->pkts_coal = c->rx_max_coalesced_frames;
  2001. mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
  2002. mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
  2003. }
  2004. for (queue = 0; queue < txq_number; queue++) {
  2005. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  2006. txq->done_pkts_coal = c->tx_max_coalesced_frames;
  2007. mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
  2008. }
  2009. return 0;
  2010. }
  2011. /* get coalescing for ethtools */
  2012. static int mvneta_ethtool_get_coalesce(struct net_device *dev,
  2013. struct ethtool_coalesce *c)
  2014. {
  2015. struct mvneta_port *pp = netdev_priv(dev);
  2016. c->rx_coalesce_usecs = pp->rxqs[0].time_coal;
  2017. c->rx_max_coalesced_frames = pp->rxqs[0].pkts_coal;
  2018. c->tx_max_coalesced_frames = pp->txqs[0].done_pkts_coal;
  2019. return 0;
  2020. }
  2021. static void mvneta_ethtool_get_drvinfo(struct net_device *dev,
  2022. struct ethtool_drvinfo *drvinfo)
  2023. {
  2024. strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME,
  2025. sizeof(drvinfo->driver));
  2026. strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION,
  2027. sizeof(drvinfo->version));
  2028. strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
  2029. sizeof(drvinfo->bus_info));
  2030. }
  2031. static void mvneta_ethtool_get_ringparam(struct net_device *netdev,
  2032. struct ethtool_ringparam *ring)
  2033. {
  2034. struct mvneta_port *pp = netdev_priv(netdev);
  2035. ring->rx_max_pending = MVNETA_MAX_RXD;
  2036. ring->tx_max_pending = MVNETA_MAX_TXD;
  2037. ring->rx_pending = pp->rx_ring_size;
  2038. ring->tx_pending = pp->tx_ring_size;
  2039. }
  2040. static int mvneta_ethtool_set_ringparam(struct net_device *dev,
  2041. struct ethtool_ringparam *ring)
  2042. {
  2043. struct mvneta_port *pp = netdev_priv(dev);
  2044. if ((ring->rx_pending == 0) || (ring->tx_pending == 0))
  2045. return -EINVAL;
  2046. pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ?
  2047. ring->rx_pending : MVNETA_MAX_RXD;
  2048. pp->tx_ring_size = ring->tx_pending < MVNETA_MAX_TXD ?
  2049. ring->tx_pending : MVNETA_MAX_TXD;
  2050. if (netif_running(dev)) {
  2051. mvneta_stop(dev);
  2052. if (mvneta_open(dev)) {
  2053. netdev_err(dev,
  2054. "error on opening device after ring param change\n");
  2055. return -ENOMEM;
  2056. }
  2057. }
  2058. return 0;
  2059. }
  2060. static const struct net_device_ops mvneta_netdev_ops = {
  2061. .ndo_open = mvneta_open,
  2062. .ndo_stop = mvneta_stop,
  2063. .ndo_start_xmit = mvneta_tx,
  2064. .ndo_set_rx_mode = mvneta_set_rx_mode,
  2065. .ndo_set_mac_address = mvneta_set_mac_addr,
  2066. .ndo_change_mtu = mvneta_change_mtu,
  2067. .ndo_tx_timeout = mvneta_tx_timeout,
  2068. .ndo_get_stats64 = mvneta_get_stats64,
  2069. };
  2070. const struct ethtool_ops mvneta_eth_tool_ops = {
  2071. .get_link = ethtool_op_get_link,
  2072. .get_settings = mvneta_ethtool_get_settings,
  2073. .set_settings = mvneta_ethtool_set_settings,
  2074. .set_coalesce = mvneta_ethtool_set_coalesce,
  2075. .get_coalesce = mvneta_ethtool_get_coalesce,
  2076. .get_drvinfo = mvneta_ethtool_get_drvinfo,
  2077. .get_ringparam = mvneta_ethtool_get_ringparam,
  2078. .set_ringparam = mvneta_ethtool_set_ringparam,
  2079. };
  2080. /* Initialize hw */
  2081. static int mvneta_init(struct mvneta_port *pp, int phy_addr)
  2082. {
  2083. int queue;
  2084. /* Disable port */
  2085. mvneta_port_disable(pp);
  2086. /* Set port default values */
  2087. mvneta_defaults_set(pp);
  2088. pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
  2089. GFP_KERNEL);
  2090. if (!pp->txqs)
  2091. return -ENOMEM;
  2092. /* Initialize TX descriptor rings */
  2093. for (queue = 0; queue < txq_number; queue++) {
  2094. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  2095. txq->id = queue;
  2096. txq->size = pp->tx_ring_size;
  2097. txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS;
  2098. }
  2099. pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
  2100. GFP_KERNEL);
  2101. if (!pp->rxqs) {
  2102. kfree(pp->txqs);
  2103. return -ENOMEM;
  2104. }
  2105. /* Create Rx descriptor rings */
  2106. for (queue = 0; queue < rxq_number; queue++) {
  2107. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  2108. rxq->id = queue;
  2109. rxq->size = pp->rx_ring_size;
  2110. rxq->pkts_coal = MVNETA_RX_COAL_PKTS;
  2111. rxq->time_coal = MVNETA_RX_COAL_USEC;
  2112. }
  2113. return 0;
  2114. }
  2115. static void mvneta_deinit(struct mvneta_port *pp)
  2116. {
  2117. kfree(pp->txqs);
  2118. kfree(pp->rxqs);
  2119. }
  2120. /* platform glue : initialize decoding windows */
  2121. static void mvneta_conf_mbus_windows(struct mvneta_port *pp,
  2122. const struct mbus_dram_target_info *dram)
  2123. {
  2124. u32 win_enable;
  2125. u32 win_protect;
  2126. int i;
  2127. for (i = 0; i < 6; i++) {
  2128. mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
  2129. mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
  2130. if (i < 4)
  2131. mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
  2132. }
  2133. win_enable = 0x3f;
  2134. win_protect = 0;
  2135. for (i = 0; i < dram->num_cs; i++) {
  2136. const struct mbus_dram_window *cs = dram->cs + i;
  2137. mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
  2138. (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
  2139. mvreg_write(pp, MVNETA_WIN_SIZE(i),
  2140. (cs->size - 1) & 0xffff0000);
  2141. win_enable &= ~(1 << i);
  2142. win_protect |= 3 << (2 * i);
  2143. }
  2144. mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
  2145. }
  2146. /* Power up the port */
  2147. static void mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
  2148. {
  2149. u32 val;
  2150. /* MAC Cause register should be cleared */
  2151. mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
  2152. if (phy_mode == PHY_INTERFACE_MODE_SGMII)
  2153. mvneta_port_sgmii_config(pp);
  2154. mvneta_gmac_rgmii_set(pp, 1);
  2155. /* Cancel Port Reset */
  2156. val = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  2157. val &= ~MVNETA_GMAC2_PORT_RESET;
  2158. mvreg_write(pp, MVNETA_GMAC_CTRL_2, val);
  2159. while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
  2160. MVNETA_GMAC2_PORT_RESET) != 0)
  2161. continue;
  2162. }
  2163. /* Device initialization routine */
  2164. static int mvneta_probe(struct platform_device *pdev)
  2165. {
  2166. const struct mbus_dram_target_info *dram_target_info;
  2167. struct device_node *dn = pdev->dev.of_node;
  2168. struct device_node *phy_node;
  2169. u32 phy_addr;
  2170. struct mvneta_port *pp;
  2171. struct net_device *dev;
  2172. const char *mac_addr;
  2173. int phy_mode;
  2174. int err;
  2175. /* Our multiqueue support is not complete, so for now, only
  2176. * allow the usage of the first RX queue
  2177. */
  2178. if (rxq_def != 0) {
  2179. dev_err(&pdev->dev, "Invalid rxq_def argument: %d\n", rxq_def);
  2180. return -EINVAL;
  2181. }
  2182. dev = alloc_etherdev_mqs(sizeof(struct mvneta_port), txq_number, rxq_number);
  2183. if (!dev)
  2184. return -ENOMEM;
  2185. dev->irq = irq_of_parse_and_map(dn, 0);
  2186. if (dev->irq == 0) {
  2187. err = -EINVAL;
  2188. goto err_free_netdev;
  2189. }
  2190. phy_node = of_parse_phandle(dn, "phy", 0);
  2191. if (!phy_node) {
  2192. dev_err(&pdev->dev, "no associated PHY\n");
  2193. err = -ENODEV;
  2194. goto err_free_irq;
  2195. }
  2196. phy_mode = of_get_phy_mode(dn);
  2197. if (phy_mode < 0) {
  2198. dev_err(&pdev->dev, "incorrect phy-mode\n");
  2199. err = -EINVAL;
  2200. goto err_free_irq;
  2201. }
  2202. mac_addr = of_get_mac_address(dn);
  2203. if (!mac_addr || !is_valid_ether_addr(mac_addr))
  2204. eth_hw_addr_random(dev);
  2205. else
  2206. memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
  2207. dev->tx_queue_len = MVNETA_MAX_TXD;
  2208. dev->watchdog_timeo = 5 * HZ;
  2209. dev->netdev_ops = &mvneta_netdev_ops;
  2210. SET_ETHTOOL_OPS(dev, &mvneta_eth_tool_ops);
  2211. pp = netdev_priv(dev);
  2212. pp->tx_done_timer.function = mvneta_tx_done_timer_callback;
  2213. init_timer(&pp->tx_done_timer);
  2214. clear_bit(MVNETA_F_TX_DONE_TIMER_BIT, &pp->flags);
  2215. pp->weight = MVNETA_RX_POLL_WEIGHT;
  2216. pp->phy_node = phy_node;
  2217. pp->phy_interface = phy_mode;
  2218. pp->base = of_iomap(dn, 0);
  2219. if (pp->base == NULL) {
  2220. err = -ENOMEM;
  2221. goto err_free_irq;
  2222. }
  2223. pp->clk = devm_clk_get(&pdev->dev, NULL);
  2224. if (IS_ERR(pp->clk)) {
  2225. err = PTR_ERR(pp->clk);
  2226. goto err_unmap;
  2227. }
  2228. clk_prepare_enable(pp->clk);
  2229. pp->tx_done_timer.data = (unsigned long)dev;
  2230. pp->tx_ring_size = MVNETA_MAX_TXD;
  2231. pp->rx_ring_size = MVNETA_MAX_RXD;
  2232. pp->dev = dev;
  2233. SET_NETDEV_DEV(dev, &pdev->dev);
  2234. err = mvneta_init(pp, phy_addr);
  2235. if (err < 0) {
  2236. dev_err(&pdev->dev, "can't init eth hal\n");
  2237. goto err_clk;
  2238. }
  2239. mvneta_port_power_up(pp, phy_mode);
  2240. dram_target_info = mv_mbus_dram_info();
  2241. if (dram_target_info)
  2242. mvneta_conf_mbus_windows(pp, dram_target_info);
  2243. netif_napi_add(dev, &pp->napi, mvneta_poll, pp->weight);
  2244. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2245. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  2246. dev->vlan_features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  2247. dev->priv_flags |= IFF_UNICAST_FLT;
  2248. err = register_netdev(dev);
  2249. if (err < 0) {
  2250. dev_err(&pdev->dev, "failed to register\n");
  2251. goto err_deinit;
  2252. }
  2253. netdev_info(dev, "mac: %pM\n", dev->dev_addr);
  2254. platform_set_drvdata(pdev, pp->dev);
  2255. return 0;
  2256. err_deinit:
  2257. mvneta_deinit(pp);
  2258. err_clk:
  2259. clk_disable_unprepare(pp->clk);
  2260. err_unmap:
  2261. iounmap(pp->base);
  2262. err_free_irq:
  2263. irq_dispose_mapping(dev->irq);
  2264. err_free_netdev:
  2265. free_netdev(dev);
  2266. return err;
  2267. }
  2268. /* Device removal routine */
  2269. static int mvneta_remove(struct platform_device *pdev)
  2270. {
  2271. struct net_device *dev = platform_get_drvdata(pdev);
  2272. struct mvneta_port *pp = netdev_priv(dev);
  2273. unregister_netdev(dev);
  2274. mvneta_deinit(pp);
  2275. clk_disable_unprepare(pp->clk);
  2276. iounmap(pp->base);
  2277. irq_dispose_mapping(dev->irq);
  2278. free_netdev(dev);
  2279. platform_set_drvdata(pdev, NULL);
  2280. return 0;
  2281. }
  2282. static const struct of_device_id mvneta_match[] = {
  2283. { .compatible = "marvell,armada-370-neta" },
  2284. { }
  2285. };
  2286. MODULE_DEVICE_TABLE(of, mvneta_match);
  2287. static struct platform_driver mvneta_driver = {
  2288. .probe = mvneta_probe,
  2289. .remove = mvneta_remove,
  2290. .driver = {
  2291. .name = MVNETA_DRIVER_NAME,
  2292. .of_match_table = mvneta_match,
  2293. },
  2294. };
  2295. module_platform_driver(mvneta_driver);
  2296. MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com");
  2297. MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
  2298. MODULE_LICENSE("GPL");
  2299. module_param(rxq_number, int, S_IRUGO);
  2300. module_param(txq_number, int, S_IRUGO);
  2301. module_param(rxq_def, int, S_IRUGO);