be_cmds.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  229. break;
  230. }
  231. }
  232. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  233. u32 trailer, struct be_mcc_compl *cmp)
  234. {
  235. u8 event_type = 0;
  236. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  237. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  238. ASYNC_TRAILER_EVENT_TYPE_MASK;
  239. switch (event_type) {
  240. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  241. if (evt->valid)
  242. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  243. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  244. break;
  245. default:
  246. dev_warn(&adapter->pdev->dev, "Unknown debug event\n");
  247. break;
  248. }
  249. }
  250. static inline bool is_link_state_evt(u32 trailer)
  251. {
  252. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  253. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  254. ASYNC_EVENT_CODE_LINK_STATE;
  255. }
  256. static inline bool is_grp5_evt(u32 trailer)
  257. {
  258. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  259. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  260. ASYNC_EVENT_CODE_GRP_5);
  261. }
  262. static inline bool is_dbg_evt(u32 trailer)
  263. {
  264. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  265. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  266. ASYNC_EVENT_CODE_QNQ);
  267. }
  268. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  269. {
  270. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  271. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  272. if (be_mcc_compl_is_new(compl)) {
  273. queue_tail_inc(mcc_cq);
  274. return compl;
  275. }
  276. return NULL;
  277. }
  278. void be_async_mcc_enable(struct be_adapter *adapter)
  279. {
  280. spin_lock_bh(&adapter->mcc_cq_lock);
  281. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  282. adapter->mcc_obj.rearm_cq = true;
  283. spin_unlock_bh(&adapter->mcc_cq_lock);
  284. }
  285. void be_async_mcc_disable(struct be_adapter *adapter)
  286. {
  287. spin_lock_bh(&adapter->mcc_cq_lock);
  288. adapter->mcc_obj.rearm_cq = false;
  289. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  290. spin_unlock_bh(&adapter->mcc_cq_lock);
  291. }
  292. int be_process_mcc(struct be_adapter *adapter)
  293. {
  294. struct be_mcc_compl *compl;
  295. int num = 0, status = 0;
  296. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  297. spin_lock(&adapter->mcc_cq_lock);
  298. while ((compl = be_mcc_compl_get(adapter))) {
  299. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  300. /* Interpret flags as an async trailer */
  301. if (is_link_state_evt(compl->flags))
  302. be_async_link_state_process(adapter,
  303. (struct be_async_event_link_state *) compl);
  304. else if (is_grp5_evt(compl->flags))
  305. be_async_grp5_evt_process(adapter,
  306. compl->flags, compl);
  307. else if (is_dbg_evt(compl->flags))
  308. be_async_dbg_evt_process(adapter,
  309. compl->flags, compl);
  310. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  311. status = be_mcc_compl_process(adapter, compl);
  312. atomic_dec(&mcc_obj->q.used);
  313. }
  314. be_mcc_compl_use(compl);
  315. num++;
  316. }
  317. if (num)
  318. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  319. spin_unlock(&adapter->mcc_cq_lock);
  320. return status;
  321. }
  322. /* Wait till no more pending mcc requests are present */
  323. static int be_mcc_wait_compl(struct be_adapter *adapter)
  324. {
  325. #define mcc_timeout 120000 /* 12s timeout */
  326. int i, status = 0;
  327. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  328. for (i = 0; i < mcc_timeout; i++) {
  329. if (be_error(adapter))
  330. return -EIO;
  331. local_bh_disable();
  332. status = be_process_mcc(adapter);
  333. local_bh_enable();
  334. if (atomic_read(&mcc_obj->q.used) == 0)
  335. break;
  336. udelay(100);
  337. }
  338. if (i == mcc_timeout) {
  339. dev_err(&adapter->pdev->dev, "FW not responding\n");
  340. adapter->fw_timeout = true;
  341. return -EIO;
  342. }
  343. return status;
  344. }
  345. /* Notify MCC requests and wait for completion */
  346. static int be_mcc_notify_wait(struct be_adapter *adapter)
  347. {
  348. int status;
  349. struct be_mcc_wrb *wrb;
  350. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  351. u16 index = mcc_obj->q.head;
  352. struct be_cmd_resp_hdr *resp;
  353. index_dec(&index, mcc_obj->q.len);
  354. wrb = queue_index_node(&mcc_obj->q, index);
  355. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  356. be_mcc_notify(adapter);
  357. status = be_mcc_wait_compl(adapter);
  358. if (status == -EIO)
  359. goto out;
  360. status = resp->status;
  361. out:
  362. return status;
  363. }
  364. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  365. {
  366. int msecs = 0;
  367. u32 ready;
  368. do {
  369. if (be_error(adapter))
  370. return -EIO;
  371. ready = ioread32(db);
  372. if (ready == 0xffffffff)
  373. return -1;
  374. ready &= MPU_MAILBOX_DB_RDY_MASK;
  375. if (ready)
  376. break;
  377. if (msecs > 4000) {
  378. dev_err(&adapter->pdev->dev, "FW not responding\n");
  379. adapter->fw_timeout = true;
  380. be_detect_error(adapter);
  381. return -1;
  382. }
  383. msleep(1);
  384. msecs++;
  385. } while (true);
  386. return 0;
  387. }
  388. /*
  389. * Insert the mailbox address into the doorbell in two steps
  390. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  391. */
  392. static int be_mbox_notify_wait(struct be_adapter *adapter)
  393. {
  394. int status;
  395. u32 val = 0;
  396. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  397. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  398. struct be_mcc_mailbox *mbox = mbox_mem->va;
  399. struct be_mcc_compl *compl = &mbox->compl;
  400. /* wait for ready to be set */
  401. status = be_mbox_db_ready_wait(adapter, db);
  402. if (status != 0)
  403. return status;
  404. val |= MPU_MAILBOX_DB_HI_MASK;
  405. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  406. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  407. iowrite32(val, db);
  408. /* wait for ready to be set */
  409. status = be_mbox_db_ready_wait(adapter, db);
  410. if (status != 0)
  411. return status;
  412. val = 0;
  413. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  414. val |= (u32)(mbox_mem->dma >> 4) << 2;
  415. iowrite32(val, db);
  416. status = be_mbox_db_ready_wait(adapter, db);
  417. if (status != 0)
  418. return status;
  419. /* A cq entry has been made now */
  420. if (be_mcc_compl_is_new(compl)) {
  421. status = be_mcc_compl_process(adapter, &mbox->compl);
  422. be_mcc_compl_use(compl);
  423. if (status)
  424. return status;
  425. } else {
  426. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  427. return -1;
  428. }
  429. return 0;
  430. }
  431. static u16 be_POST_stage_get(struct be_adapter *adapter)
  432. {
  433. u32 sem;
  434. if (BEx_chip(adapter))
  435. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  436. else
  437. pci_read_config_dword(adapter->pdev,
  438. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  439. return sem & POST_STAGE_MASK;
  440. }
  441. int lancer_wait_ready(struct be_adapter *adapter)
  442. {
  443. #define SLIPORT_READY_TIMEOUT 30
  444. u32 sliport_status;
  445. int status = 0, i;
  446. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  447. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  448. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  449. break;
  450. msleep(1000);
  451. }
  452. if (i == SLIPORT_READY_TIMEOUT)
  453. status = -1;
  454. return status;
  455. }
  456. static bool lancer_provisioning_error(struct be_adapter *adapter)
  457. {
  458. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  459. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  460. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  461. sliport_err1 = ioread32(adapter->db +
  462. SLIPORT_ERROR1_OFFSET);
  463. sliport_err2 = ioread32(adapter->db +
  464. SLIPORT_ERROR2_OFFSET);
  465. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  466. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  467. return true;
  468. }
  469. return false;
  470. }
  471. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  472. {
  473. int status;
  474. u32 sliport_status, err, reset_needed;
  475. bool resource_error;
  476. resource_error = lancer_provisioning_error(adapter);
  477. if (resource_error)
  478. return -1;
  479. status = lancer_wait_ready(adapter);
  480. if (!status) {
  481. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  482. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  483. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  484. if (err && reset_needed) {
  485. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  486. adapter->db + SLIPORT_CONTROL_OFFSET);
  487. /* check adapter has corrected the error */
  488. status = lancer_wait_ready(adapter);
  489. sliport_status = ioread32(adapter->db +
  490. SLIPORT_STATUS_OFFSET);
  491. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  492. SLIPORT_STATUS_RN_MASK);
  493. if (status || sliport_status)
  494. status = -1;
  495. } else if (err || reset_needed) {
  496. status = -1;
  497. }
  498. }
  499. /* Stop error recovery if error is not recoverable.
  500. * No resource error is temporary errors and will go away
  501. * when PF provisions resources.
  502. */
  503. resource_error = lancer_provisioning_error(adapter);
  504. if (status == -1 && !resource_error)
  505. adapter->eeh_error = true;
  506. return status;
  507. }
  508. int be_fw_wait_ready(struct be_adapter *adapter)
  509. {
  510. u16 stage;
  511. int status, timeout = 0;
  512. struct device *dev = &adapter->pdev->dev;
  513. if (lancer_chip(adapter)) {
  514. status = lancer_wait_ready(adapter);
  515. return status;
  516. }
  517. do {
  518. stage = be_POST_stage_get(adapter);
  519. if (stage == POST_STAGE_ARMFW_RDY)
  520. return 0;
  521. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  522. timeout);
  523. if (msleep_interruptible(2000)) {
  524. dev_err(dev, "Waiting for POST aborted\n");
  525. return -EINTR;
  526. }
  527. timeout += 2;
  528. } while (timeout < 60);
  529. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  530. return -1;
  531. }
  532. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  533. {
  534. return &wrb->payload.sgl[0];
  535. }
  536. /* Don't touch the hdr after it's prepared */
  537. /* mem will be NULL for embedded commands */
  538. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  539. u8 subsystem, u8 opcode, int cmd_len,
  540. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  541. {
  542. struct be_sge *sge;
  543. unsigned long addr = (unsigned long)req_hdr;
  544. u64 req_addr = addr;
  545. req_hdr->opcode = opcode;
  546. req_hdr->subsystem = subsystem;
  547. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  548. req_hdr->version = 0;
  549. wrb->tag0 = req_addr & 0xFFFFFFFF;
  550. wrb->tag1 = upper_32_bits(req_addr);
  551. wrb->payload_length = cmd_len;
  552. if (mem) {
  553. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  554. MCC_WRB_SGE_CNT_SHIFT;
  555. sge = nonembedded_sgl(wrb);
  556. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  557. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  558. sge->len = cpu_to_le32(mem->size);
  559. } else
  560. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  561. be_dws_cpu_to_le(wrb, 8);
  562. }
  563. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  564. struct be_dma_mem *mem)
  565. {
  566. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  567. u64 dma = (u64)mem->dma;
  568. for (i = 0; i < buf_pages; i++) {
  569. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  570. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  571. dma += PAGE_SIZE_4K;
  572. }
  573. }
  574. /* Converts interrupt delay in microseconds to multiplier value */
  575. static u32 eq_delay_to_mult(u32 usec_delay)
  576. {
  577. #define MAX_INTR_RATE 651042
  578. const u32 round = 10;
  579. u32 multiplier;
  580. if (usec_delay == 0)
  581. multiplier = 0;
  582. else {
  583. u32 interrupt_rate = 1000000 / usec_delay;
  584. /* Max delay, corresponding to the lowest interrupt rate */
  585. if (interrupt_rate == 0)
  586. multiplier = 1023;
  587. else {
  588. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  589. multiplier /= interrupt_rate;
  590. /* Round the multiplier to the closest value.*/
  591. multiplier = (multiplier + round/2) / round;
  592. multiplier = min(multiplier, (u32)1023);
  593. }
  594. }
  595. return multiplier;
  596. }
  597. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  598. {
  599. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  600. struct be_mcc_wrb *wrb
  601. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  602. memset(wrb, 0, sizeof(*wrb));
  603. return wrb;
  604. }
  605. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  606. {
  607. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  608. struct be_mcc_wrb *wrb;
  609. if (!mccq->created)
  610. return NULL;
  611. if (atomic_read(&mccq->used) >= mccq->len)
  612. return NULL;
  613. wrb = queue_head_node(mccq);
  614. queue_head_inc(mccq);
  615. atomic_inc(&mccq->used);
  616. memset(wrb, 0, sizeof(*wrb));
  617. return wrb;
  618. }
  619. /* Tell fw we're about to start firing cmds by writing a
  620. * special pattern across the wrb hdr; uses mbox
  621. */
  622. int be_cmd_fw_init(struct be_adapter *adapter)
  623. {
  624. u8 *wrb;
  625. int status;
  626. if (lancer_chip(adapter))
  627. return 0;
  628. if (mutex_lock_interruptible(&adapter->mbox_lock))
  629. return -1;
  630. wrb = (u8 *)wrb_from_mbox(adapter);
  631. *wrb++ = 0xFF;
  632. *wrb++ = 0x12;
  633. *wrb++ = 0x34;
  634. *wrb++ = 0xFF;
  635. *wrb++ = 0xFF;
  636. *wrb++ = 0x56;
  637. *wrb++ = 0x78;
  638. *wrb = 0xFF;
  639. status = be_mbox_notify_wait(adapter);
  640. mutex_unlock(&adapter->mbox_lock);
  641. return status;
  642. }
  643. /* Tell fw we're done with firing cmds by writing a
  644. * special pattern across the wrb hdr; uses mbox
  645. */
  646. int be_cmd_fw_clean(struct be_adapter *adapter)
  647. {
  648. u8 *wrb;
  649. int status;
  650. if (lancer_chip(adapter))
  651. return 0;
  652. if (mutex_lock_interruptible(&adapter->mbox_lock))
  653. return -1;
  654. wrb = (u8 *)wrb_from_mbox(adapter);
  655. *wrb++ = 0xFF;
  656. *wrb++ = 0xAA;
  657. *wrb++ = 0xBB;
  658. *wrb++ = 0xFF;
  659. *wrb++ = 0xFF;
  660. *wrb++ = 0xCC;
  661. *wrb++ = 0xDD;
  662. *wrb = 0xFF;
  663. status = be_mbox_notify_wait(adapter);
  664. mutex_unlock(&adapter->mbox_lock);
  665. return status;
  666. }
  667. int be_cmd_eq_create(struct be_adapter *adapter,
  668. struct be_queue_info *eq, int eq_delay)
  669. {
  670. struct be_mcc_wrb *wrb;
  671. struct be_cmd_req_eq_create *req;
  672. struct be_dma_mem *q_mem = &eq->dma_mem;
  673. int status;
  674. if (mutex_lock_interruptible(&adapter->mbox_lock))
  675. return -1;
  676. wrb = wrb_from_mbox(adapter);
  677. req = embedded_payload(wrb);
  678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  679. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  680. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  681. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  682. /* 4byte eqe*/
  683. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  684. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  685. __ilog2_u32(eq->len/256));
  686. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  687. eq_delay_to_mult(eq_delay));
  688. be_dws_cpu_to_le(req->context, sizeof(req->context));
  689. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  690. status = be_mbox_notify_wait(adapter);
  691. if (!status) {
  692. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  693. eq->id = le16_to_cpu(resp->eq_id);
  694. eq->created = true;
  695. }
  696. mutex_unlock(&adapter->mbox_lock);
  697. return status;
  698. }
  699. /* Use MCC */
  700. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  701. bool permanent, u32 if_handle, u32 pmac_id)
  702. {
  703. struct be_mcc_wrb *wrb;
  704. struct be_cmd_req_mac_query *req;
  705. int status;
  706. spin_lock_bh(&adapter->mcc_lock);
  707. wrb = wrb_from_mccq(adapter);
  708. if (!wrb) {
  709. status = -EBUSY;
  710. goto err;
  711. }
  712. req = embedded_payload(wrb);
  713. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  714. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  715. req->type = MAC_ADDRESS_TYPE_NETWORK;
  716. if (permanent) {
  717. req->permanent = 1;
  718. } else {
  719. req->if_id = cpu_to_le16((u16) if_handle);
  720. req->pmac_id = cpu_to_le32(pmac_id);
  721. req->permanent = 0;
  722. }
  723. status = be_mcc_notify_wait(adapter);
  724. if (!status) {
  725. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  726. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  727. }
  728. err:
  729. spin_unlock_bh(&adapter->mcc_lock);
  730. return status;
  731. }
  732. /* Uses synchronous MCCQ */
  733. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  734. u32 if_id, u32 *pmac_id, u32 domain)
  735. {
  736. struct be_mcc_wrb *wrb;
  737. struct be_cmd_req_pmac_add *req;
  738. int status;
  739. spin_lock_bh(&adapter->mcc_lock);
  740. wrb = wrb_from_mccq(adapter);
  741. if (!wrb) {
  742. status = -EBUSY;
  743. goto err;
  744. }
  745. req = embedded_payload(wrb);
  746. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  747. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  748. req->hdr.domain = domain;
  749. req->if_id = cpu_to_le32(if_id);
  750. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  751. status = be_mcc_notify_wait(adapter);
  752. if (!status) {
  753. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  754. *pmac_id = le32_to_cpu(resp->pmac_id);
  755. }
  756. err:
  757. spin_unlock_bh(&adapter->mcc_lock);
  758. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  759. status = -EPERM;
  760. return status;
  761. }
  762. /* Uses synchronous MCCQ */
  763. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  764. {
  765. struct be_mcc_wrb *wrb;
  766. struct be_cmd_req_pmac_del *req;
  767. int status;
  768. if (pmac_id == -1)
  769. return 0;
  770. spin_lock_bh(&adapter->mcc_lock);
  771. wrb = wrb_from_mccq(adapter);
  772. if (!wrb) {
  773. status = -EBUSY;
  774. goto err;
  775. }
  776. req = embedded_payload(wrb);
  777. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  778. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  779. req->hdr.domain = dom;
  780. req->if_id = cpu_to_le32(if_id);
  781. req->pmac_id = cpu_to_le32(pmac_id);
  782. status = be_mcc_notify_wait(adapter);
  783. err:
  784. spin_unlock_bh(&adapter->mcc_lock);
  785. return status;
  786. }
  787. /* Uses Mbox */
  788. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  789. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  790. {
  791. struct be_mcc_wrb *wrb;
  792. struct be_cmd_req_cq_create *req;
  793. struct be_dma_mem *q_mem = &cq->dma_mem;
  794. void *ctxt;
  795. int status;
  796. if (mutex_lock_interruptible(&adapter->mbox_lock))
  797. return -1;
  798. wrb = wrb_from_mbox(adapter);
  799. req = embedded_payload(wrb);
  800. ctxt = &req->context;
  801. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  802. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  803. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  804. if (BEx_chip(adapter)) {
  805. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  806. coalesce_wm);
  807. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  808. ctxt, no_delay);
  809. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  810. __ilog2_u32(cq->len/256));
  811. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  812. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  813. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  814. } else {
  815. req->hdr.version = 2;
  816. req->page_size = 1; /* 1 for 4K */
  817. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  818. no_delay);
  819. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  820. __ilog2_u32(cq->len/256));
  821. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  822. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  823. ctxt, 1);
  824. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  825. ctxt, eq->id);
  826. }
  827. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  828. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  829. status = be_mbox_notify_wait(adapter);
  830. if (!status) {
  831. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  832. cq->id = le16_to_cpu(resp->cq_id);
  833. cq->created = true;
  834. }
  835. mutex_unlock(&adapter->mbox_lock);
  836. return status;
  837. }
  838. static u32 be_encoded_q_len(int q_len)
  839. {
  840. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  841. if (len_encoded == 16)
  842. len_encoded = 0;
  843. return len_encoded;
  844. }
  845. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  846. struct be_queue_info *mccq,
  847. struct be_queue_info *cq)
  848. {
  849. struct be_mcc_wrb *wrb;
  850. struct be_cmd_req_mcc_ext_create *req;
  851. struct be_dma_mem *q_mem = &mccq->dma_mem;
  852. void *ctxt;
  853. int status;
  854. if (mutex_lock_interruptible(&adapter->mbox_lock))
  855. return -1;
  856. wrb = wrb_from_mbox(adapter);
  857. req = embedded_payload(wrb);
  858. ctxt = &req->context;
  859. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  860. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  861. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  862. if (lancer_chip(adapter)) {
  863. req->hdr.version = 1;
  864. req->cq_id = cpu_to_le16(cq->id);
  865. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  866. be_encoded_q_len(mccq->len));
  867. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  868. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  869. ctxt, cq->id);
  870. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  871. ctxt, 1);
  872. } else {
  873. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  874. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  875. be_encoded_q_len(mccq->len));
  876. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  877. }
  878. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  879. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  880. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  881. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  882. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  883. status = be_mbox_notify_wait(adapter);
  884. if (!status) {
  885. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  886. mccq->id = le16_to_cpu(resp->id);
  887. mccq->created = true;
  888. }
  889. mutex_unlock(&adapter->mbox_lock);
  890. return status;
  891. }
  892. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  893. struct be_queue_info *mccq,
  894. struct be_queue_info *cq)
  895. {
  896. struct be_mcc_wrb *wrb;
  897. struct be_cmd_req_mcc_create *req;
  898. struct be_dma_mem *q_mem = &mccq->dma_mem;
  899. void *ctxt;
  900. int status;
  901. if (mutex_lock_interruptible(&adapter->mbox_lock))
  902. return -1;
  903. wrb = wrb_from_mbox(adapter);
  904. req = embedded_payload(wrb);
  905. ctxt = &req->context;
  906. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  907. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  908. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  909. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  910. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  911. be_encoded_q_len(mccq->len));
  912. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  913. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  914. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  915. status = be_mbox_notify_wait(adapter);
  916. if (!status) {
  917. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  918. mccq->id = le16_to_cpu(resp->id);
  919. mccq->created = true;
  920. }
  921. mutex_unlock(&adapter->mbox_lock);
  922. return status;
  923. }
  924. int be_cmd_mccq_create(struct be_adapter *adapter,
  925. struct be_queue_info *mccq,
  926. struct be_queue_info *cq)
  927. {
  928. int status;
  929. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  930. if (status && !lancer_chip(adapter)) {
  931. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  932. "or newer to avoid conflicting priorities between NIC "
  933. "and FCoE traffic");
  934. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  935. }
  936. return status;
  937. }
  938. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_eth_tx_create *req;
  942. struct be_queue_info *txq = &txo->q;
  943. struct be_queue_info *cq = &txo->cq;
  944. struct be_dma_mem *q_mem = &txq->dma_mem;
  945. int status, ver = 0;
  946. spin_lock_bh(&adapter->mcc_lock);
  947. wrb = wrb_from_mccq(adapter);
  948. if (!wrb) {
  949. status = -EBUSY;
  950. goto err;
  951. }
  952. req = embedded_payload(wrb);
  953. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  954. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  955. if (lancer_chip(adapter)) {
  956. req->hdr.version = 1;
  957. req->if_id = cpu_to_le16(adapter->if_handle);
  958. } else if (BEx_chip(adapter)) {
  959. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  960. req->hdr.version = 2;
  961. } else { /* For SH */
  962. req->hdr.version = 2;
  963. }
  964. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  965. req->ulp_num = BE_ULP1_NUM;
  966. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  967. req->cq_id = cpu_to_le16(cq->id);
  968. req->queue_size = be_encoded_q_len(txq->len);
  969. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  970. ver = req->hdr.version;
  971. status = be_mcc_notify_wait(adapter);
  972. if (!status) {
  973. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  974. txq->id = le16_to_cpu(resp->cid);
  975. if (ver == 2)
  976. txo->db_offset = le32_to_cpu(resp->db_offset);
  977. else
  978. txo->db_offset = DB_TXULP1_OFFSET;
  979. txq->created = true;
  980. }
  981. err:
  982. spin_unlock_bh(&adapter->mcc_lock);
  983. return status;
  984. }
  985. /* Uses MCC */
  986. int be_cmd_rxq_create(struct be_adapter *adapter,
  987. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  988. u32 if_id, u32 rss, u8 *rss_id)
  989. {
  990. struct be_mcc_wrb *wrb;
  991. struct be_cmd_req_eth_rx_create *req;
  992. struct be_dma_mem *q_mem = &rxq->dma_mem;
  993. int status;
  994. spin_lock_bh(&adapter->mcc_lock);
  995. wrb = wrb_from_mccq(adapter);
  996. if (!wrb) {
  997. status = -EBUSY;
  998. goto err;
  999. }
  1000. req = embedded_payload(wrb);
  1001. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1002. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1003. req->cq_id = cpu_to_le16(cq_id);
  1004. req->frag_size = fls(frag_size) - 1;
  1005. req->num_pages = 2;
  1006. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1007. req->interface_id = cpu_to_le32(if_id);
  1008. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1009. req->rss_queue = cpu_to_le32(rss);
  1010. status = be_mcc_notify_wait(adapter);
  1011. if (!status) {
  1012. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1013. rxq->id = le16_to_cpu(resp->id);
  1014. rxq->created = true;
  1015. *rss_id = resp->rss_id;
  1016. }
  1017. err:
  1018. spin_unlock_bh(&adapter->mcc_lock);
  1019. return status;
  1020. }
  1021. /* Generic destroyer function for all types of queues
  1022. * Uses Mbox
  1023. */
  1024. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1025. int queue_type)
  1026. {
  1027. struct be_mcc_wrb *wrb;
  1028. struct be_cmd_req_q_destroy *req;
  1029. u8 subsys = 0, opcode = 0;
  1030. int status;
  1031. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1032. return -1;
  1033. wrb = wrb_from_mbox(adapter);
  1034. req = embedded_payload(wrb);
  1035. switch (queue_type) {
  1036. case QTYPE_EQ:
  1037. subsys = CMD_SUBSYSTEM_COMMON;
  1038. opcode = OPCODE_COMMON_EQ_DESTROY;
  1039. break;
  1040. case QTYPE_CQ:
  1041. subsys = CMD_SUBSYSTEM_COMMON;
  1042. opcode = OPCODE_COMMON_CQ_DESTROY;
  1043. break;
  1044. case QTYPE_TXQ:
  1045. subsys = CMD_SUBSYSTEM_ETH;
  1046. opcode = OPCODE_ETH_TX_DESTROY;
  1047. break;
  1048. case QTYPE_RXQ:
  1049. subsys = CMD_SUBSYSTEM_ETH;
  1050. opcode = OPCODE_ETH_RX_DESTROY;
  1051. break;
  1052. case QTYPE_MCCQ:
  1053. subsys = CMD_SUBSYSTEM_COMMON;
  1054. opcode = OPCODE_COMMON_MCC_DESTROY;
  1055. break;
  1056. default:
  1057. BUG();
  1058. }
  1059. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1060. NULL);
  1061. req->id = cpu_to_le16(q->id);
  1062. status = be_mbox_notify_wait(adapter);
  1063. q->created = false;
  1064. mutex_unlock(&adapter->mbox_lock);
  1065. return status;
  1066. }
  1067. /* Uses MCC */
  1068. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1069. {
  1070. struct be_mcc_wrb *wrb;
  1071. struct be_cmd_req_q_destroy *req;
  1072. int status;
  1073. spin_lock_bh(&adapter->mcc_lock);
  1074. wrb = wrb_from_mccq(adapter);
  1075. if (!wrb) {
  1076. status = -EBUSY;
  1077. goto err;
  1078. }
  1079. req = embedded_payload(wrb);
  1080. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1081. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1082. req->id = cpu_to_le16(q->id);
  1083. status = be_mcc_notify_wait(adapter);
  1084. q->created = false;
  1085. err:
  1086. spin_unlock_bh(&adapter->mcc_lock);
  1087. return status;
  1088. }
  1089. /* Create an rx filtering policy configuration on an i/f
  1090. * Uses MCCQ
  1091. */
  1092. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1093. u32 *if_handle, u32 domain)
  1094. {
  1095. struct be_mcc_wrb *wrb;
  1096. struct be_cmd_req_if_create *req;
  1097. int status;
  1098. spin_lock_bh(&adapter->mcc_lock);
  1099. wrb = wrb_from_mccq(adapter);
  1100. if (!wrb) {
  1101. status = -EBUSY;
  1102. goto err;
  1103. }
  1104. req = embedded_payload(wrb);
  1105. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1106. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1107. req->hdr.domain = domain;
  1108. req->capability_flags = cpu_to_le32(cap_flags);
  1109. req->enable_flags = cpu_to_le32(en_flags);
  1110. req->pmac_invalid = true;
  1111. status = be_mcc_notify_wait(adapter);
  1112. if (!status) {
  1113. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1114. *if_handle = le32_to_cpu(resp->interface_id);
  1115. }
  1116. err:
  1117. spin_unlock_bh(&adapter->mcc_lock);
  1118. return status;
  1119. }
  1120. /* Uses MCCQ */
  1121. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1122. {
  1123. struct be_mcc_wrb *wrb;
  1124. struct be_cmd_req_if_destroy *req;
  1125. int status;
  1126. if (interface_id == -1)
  1127. return 0;
  1128. spin_lock_bh(&adapter->mcc_lock);
  1129. wrb = wrb_from_mccq(adapter);
  1130. if (!wrb) {
  1131. status = -EBUSY;
  1132. goto err;
  1133. }
  1134. req = embedded_payload(wrb);
  1135. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1136. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1137. req->hdr.domain = domain;
  1138. req->interface_id = cpu_to_le32(interface_id);
  1139. status = be_mcc_notify_wait(adapter);
  1140. err:
  1141. spin_unlock_bh(&adapter->mcc_lock);
  1142. return status;
  1143. }
  1144. /* Get stats is a non embedded command: the request is not embedded inside
  1145. * WRB but is a separate dma memory block
  1146. * Uses asynchronous MCC
  1147. */
  1148. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1149. {
  1150. struct be_mcc_wrb *wrb;
  1151. struct be_cmd_req_hdr *hdr;
  1152. int status = 0;
  1153. spin_lock_bh(&adapter->mcc_lock);
  1154. wrb = wrb_from_mccq(adapter);
  1155. if (!wrb) {
  1156. status = -EBUSY;
  1157. goto err;
  1158. }
  1159. hdr = nonemb_cmd->va;
  1160. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1161. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1162. /* version 1 of the cmd is not supported only by BE2 */
  1163. if (!BE2_chip(adapter))
  1164. hdr->version = 1;
  1165. be_mcc_notify(adapter);
  1166. adapter->stats_cmd_sent = true;
  1167. err:
  1168. spin_unlock_bh(&adapter->mcc_lock);
  1169. return status;
  1170. }
  1171. /* Lancer Stats */
  1172. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1173. struct be_dma_mem *nonemb_cmd)
  1174. {
  1175. struct be_mcc_wrb *wrb;
  1176. struct lancer_cmd_req_pport_stats *req;
  1177. int status = 0;
  1178. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1179. CMD_SUBSYSTEM_ETH))
  1180. return -EPERM;
  1181. spin_lock_bh(&adapter->mcc_lock);
  1182. wrb = wrb_from_mccq(adapter);
  1183. if (!wrb) {
  1184. status = -EBUSY;
  1185. goto err;
  1186. }
  1187. req = nonemb_cmd->va;
  1188. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1189. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1190. nonemb_cmd);
  1191. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1192. req->cmd_params.params.reset_stats = 0;
  1193. be_mcc_notify(adapter);
  1194. adapter->stats_cmd_sent = true;
  1195. err:
  1196. spin_unlock_bh(&adapter->mcc_lock);
  1197. return status;
  1198. }
  1199. static int be_mac_to_link_speed(int mac_speed)
  1200. {
  1201. switch (mac_speed) {
  1202. case PHY_LINK_SPEED_ZERO:
  1203. return 0;
  1204. case PHY_LINK_SPEED_10MBPS:
  1205. return 10;
  1206. case PHY_LINK_SPEED_100MBPS:
  1207. return 100;
  1208. case PHY_LINK_SPEED_1GBPS:
  1209. return 1000;
  1210. case PHY_LINK_SPEED_10GBPS:
  1211. return 10000;
  1212. }
  1213. return 0;
  1214. }
  1215. /* Uses synchronous mcc
  1216. * Returns link_speed in Mbps
  1217. */
  1218. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1219. u8 *link_status, u32 dom)
  1220. {
  1221. struct be_mcc_wrb *wrb;
  1222. struct be_cmd_req_link_status *req;
  1223. int status;
  1224. spin_lock_bh(&adapter->mcc_lock);
  1225. if (link_status)
  1226. *link_status = LINK_DOWN;
  1227. wrb = wrb_from_mccq(adapter);
  1228. if (!wrb) {
  1229. status = -EBUSY;
  1230. goto err;
  1231. }
  1232. req = embedded_payload(wrb);
  1233. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1234. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1235. /* version 1 of the cmd is not supported only by BE2 */
  1236. if (!BE2_chip(adapter))
  1237. req->hdr.version = 1;
  1238. req->hdr.domain = dom;
  1239. status = be_mcc_notify_wait(adapter);
  1240. if (!status) {
  1241. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1242. if (link_speed) {
  1243. *link_speed = resp->link_speed ?
  1244. le16_to_cpu(resp->link_speed) * 10 :
  1245. be_mac_to_link_speed(resp->mac_speed);
  1246. if (!resp->logical_link_status)
  1247. *link_speed = 0;
  1248. }
  1249. if (link_status)
  1250. *link_status = resp->logical_link_status;
  1251. }
  1252. err:
  1253. spin_unlock_bh(&adapter->mcc_lock);
  1254. return status;
  1255. }
  1256. /* Uses synchronous mcc */
  1257. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1258. {
  1259. struct be_mcc_wrb *wrb;
  1260. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1261. int status;
  1262. spin_lock_bh(&adapter->mcc_lock);
  1263. wrb = wrb_from_mccq(adapter);
  1264. if (!wrb) {
  1265. status = -EBUSY;
  1266. goto err;
  1267. }
  1268. req = embedded_payload(wrb);
  1269. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1270. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1271. wrb, NULL);
  1272. be_mcc_notify(adapter);
  1273. err:
  1274. spin_unlock_bh(&adapter->mcc_lock);
  1275. return status;
  1276. }
  1277. /* Uses synchronous mcc */
  1278. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1279. {
  1280. struct be_mcc_wrb *wrb;
  1281. struct be_cmd_req_get_fat *req;
  1282. int status;
  1283. spin_lock_bh(&adapter->mcc_lock);
  1284. wrb = wrb_from_mccq(adapter);
  1285. if (!wrb) {
  1286. status = -EBUSY;
  1287. goto err;
  1288. }
  1289. req = embedded_payload(wrb);
  1290. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1291. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1292. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1293. status = be_mcc_notify_wait(adapter);
  1294. if (!status) {
  1295. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1296. if (log_size && resp->log_size)
  1297. *log_size = le32_to_cpu(resp->log_size) -
  1298. sizeof(u32);
  1299. }
  1300. err:
  1301. spin_unlock_bh(&adapter->mcc_lock);
  1302. return status;
  1303. }
  1304. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1305. {
  1306. struct be_dma_mem get_fat_cmd;
  1307. struct be_mcc_wrb *wrb;
  1308. struct be_cmd_req_get_fat *req;
  1309. u32 offset = 0, total_size, buf_size,
  1310. log_offset = sizeof(u32), payload_len;
  1311. int status;
  1312. if (buf_len == 0)
  1313. return;
  1314. total_size = buf_len;
  1315. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1316. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1317. get_fat_cmd.size,
  1318. &get_fat_cmd.dma);
  1319. if (!get_fat_cmd.va) {
  1320. status = -ENOMEM;
  1321. dev_err(&adapter->pdev->dev,
  1322. "Memory allocation failure while retrieving FAT data\n");
  1323. return;
  1324. }
  1325. spin_lock_bh(&adapter->mcc_lock);
  1326. while (total_size) {
  1327. buf_size = min(total_size, (u32)60*1024);
  1328. total_size -= buf_size;
  1329. wrb = wrb_from_mccq(adapter);
  1330. if (!wrb) {
  1331. status = -EBUSY;
  1332. goto err;
  1333. }
  1334. req = get_fat_cmd.va;
  1335. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1336. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1337. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1338. &get_fat_cmd);
  1339. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1340. req->read_log_offset = cpu_to_le32(log_offset);
  1341. req->read_log_length = cpu_to_le32(buf_size);
  1342. req->data_buffer_size = cpu_to_le32(buf_size);
  1343. status = be_mcc_notify_wait(adapter);
  1344. if (!status) {
  1345. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1346. memcpy(buf + offset,
  1347. resp->data_buffer,
  1348. le32_to_cpu(resp->read_log_length));
  1349. } else {
  1350. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1351. goto err;
  1352. }
  1353. offset += buf_size;
  1354. log_offset += buf_size;
  1355. }
  1356. err:
  1357. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1358. get_fat_cmd.va,
  1359. get_fat_cmd.dma);
  1360. spin_unlock_bh(&adapter->mcc_lock);
  1361. }
  1362. /* Uses synchronous mcc */
  1363. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1364. char *fw_on_flash)
  1365. {
  1366. struct be_mcc_wrb *wrb;
  1367. struct be_cmd_req_get_fw_version *req;
  1368. int status;
  1369. spin_lock_bh(&adapter->mcc_lock);
  1370. wrb = wrb_from_mccq(adapter);
  1371. if (!wrb) {
  1372. status = -EBUSY;
  1373. goto err;
  1374. }
  1375. req = embedded_payload(wrb);
  1376. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1377. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1378. status = be_mcc_notify_wait(adapter);
  1379. if (!status) {
  1380. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1381. strcpy(fw_ver, resp->firmware_version_string);
  1382. if (fw_on_flash)
  1383. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1384. }
  1385. err:
  1386. spin_unlock_bh(&adapter->mcc_lock);
  1387. return status;
  1388. }
  1389. /* set the EQ delay interval of an EQ to specified value
  1390. * Uses async mcc
  1391. */
  1392. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1393. {
  1394. struct be_mcc_wrb *wrb;
  1395. struct be_cmd_req_modify_eq_delay *req;
  1396. int status = 0;
  1397. spin_lock_bh(&adapter->mcc_lock);
  1398. wrb = wrb_from_mccq(adapter);
  1399. if (!wrb) {
  1400. status = -EBUSY;
  1401. goto err;
  1402. }
  1403. req = embedded_payload(wrb);
  1404. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1405. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1406. req->num_eq = cpu_to_le32(1);
  1407. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1408. req->delay[0].phase = 0;
  1409. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1410. be_mcc_notify(adapter);
  1411. err:
  1412. spin_unlock_bh(&adapter->mcc_lock);
  1413. return status;
  1414. }
  1415. /* Uses sycnhronous mcc */
  1416. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1417. u32 num, bool untagged, bool promiscuous)
  1418. {
  1419. struct be_mcc_wrb *wrb;
  1420. struct be_cmd_req_vlan_config *req;
  1421. int status;
  1422. spin_lock_bh(&adapter->mcc_lock);
  1423. wrb = wrb_from_mccq(adapter);
  1424. if (!wrb) {
  1425. status = -EBUSY;
  1426. goto err;
  1427. }
  1428. req = embedded_payload(wrb);
  1429. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1430. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1431. req->interface_id = if_id;
  1432. req->promiscuous = promiscuous;
  1433. req->untagged = untagged;
  1434. req->num_vlan = num;
  1435. if (!promiscuous) {
  1436. memcpy(req->normal_vlan, vtag_array,
  1437. req->num_vlan * sizeof(vtag_array[0]));
  1438. }
  1439. status = be_mcc_notify_wait(adapter);
  1440. err:
  1441. spin_unlock_bh(&adapter->mcc_lock);
  1442. return status;
  1443. }
  1444. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1445. {
  1446. struct be_mcc_wrb *wrb;
  1447. struct be_dma_mem *mem = &adapter->rx_filter;
  1448. struct be_cmd_req_rx_filter *req = mem->va;
  1449. int status;
  1450. spin_lock_bh(&adapter->mcc_lock);
  1451. wrb = wrb_from_mccq(adapter);
  1452. if (!wrb) {
  1453. status = -EBUSY;
  1454. goto err;
  1455. }
  1456. memset(req, 0, sizeof(*req));
  1457. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1458. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1459. wrb, mem);
  1460. req->if_id = cpu_to_le32(adapter->if_handle);
  1461. if (flags & IFF_PROMISC) {
  1462. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1463. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1464. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1465. if (value == ON)
  1466. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1467. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1468. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1469. } else if (flags & IFF_ALLMULTI) {
  1470. req->if_flags_mask = req->if_flags =
  1471. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1472. } else {
  1473. struct netdev_hw_addr *ha;
  1474. int i = 0;
  1475. req->if_flags_mask = req->if_flags =
  1476. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1477. /* Reset mcast promisc mode if already set by setting mask
  1478. * and not setting flags field
  1479. */
  1480. req->if_flags_mask |=
  1481. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1482. adapter->if_cap_flags);
  1483. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1484. netdev_for_each_mc_addr(ha, adapter->netdev)
  1485. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1486. }
  1487. status = be_mcc_notify_wait(adapter);
  1488. err:
  1489. spin_unlock_bh(&adapter->mcc_lock);
  1490. return status;
  1491. }
  1492. /* Uses synchrounous mcc */
  1493. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1494. {
  1495. struct be_mcc_wrb *wrb;
  1496. struct be_cmd_req_set_flow_control *req;
  1497. int status;
  1498. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1499. CMD_SUBSYSTEM_COMMON))
  1500. return -EPERM;
  1501. spin_lock_bh(&adapter->mcc_lock);
  1502. wrb = wrb_from_mccq(adapter);
  1503. if (!wrb) {
  1504. status = -EBUSY;
  1505. goto err;
  1506. }
  1507. req = embedded_payload(wrb);
  1508. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1509. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1510. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1511. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1512. status = be_mcc_notify_wait(adapter);
  1513. err:
  1514. spin_unlock_bh(&adapter->mcc_lock);
  1515. return status;
  1516. }
  1517. /* Uses sycn mcc */
  1518. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1519. {
  1520. struct be_mcc_wrb *wrb;
  1521. struct be_cmd_req_get_flow_control *req;
  1522. int status;
  1523. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1524. CMD_SUBSYSTEM_COMMON))
  1525. return -EPERM;
  1526. spin_lock_bh(&adapter->mcc_lock);
  1527. wrb = wrb_from_mccq(adapter);
  1528. if (!wrb) {
  1529. status = -EBUSY;
  1530. goto err;
  1531. }
  1532. req = embedded_payload(wrb);
  1533. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1534. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1535. status = be_mcc_notify_wait(adapter);
  1536. if (!status) {
  1537. struct be_cmd_resp_get_flow_control *resp =
  1538. embedded_payload(wrb);
  1539. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1540. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1541. }
  1542. err:
  1543. spin_unlock_bh(&adapter->mcc_lock);
  1544. return status;
  1545. }
  1546. /* Uses mbox */
  1547. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1548. u32 *mode, u32 *caps, u16 *asic_rev)
  1549. {
  1550. struct be_mcc_wrb *wrb;
  1551. struct be_cmd_req_query_fw_cfg *req;
  1552. int status;
  1553. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1554. return -1;
  1555. wrb = wrb_from_mbox(adapter);
  1556. req = embedded_payload(wrb);
  1557. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1558. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1559. status = be_mbox_notify_wait(adapter);
  1560. if (!status) {
  1561. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1562. *port_num = le32_to_cpu(resp->phys_port);
  1563. *mode = le32_to_cpu(resp->function_mode);
  1564. *caps = le32_to_cpu(resp->function_caps);
  1565. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1566. }
  1567. mutex_unlock(&adapter->mbox_lock);
  1568. return status;
  1569. }
  1570. /* Uses mbox */
  1571. int be_cmd_reset_function(struct be_adapter *adapter)
  1572. {
  1573. struct be_mcc_wrb *wrb;
  1574. struct be_cmd_req_hdr *req;
  1575. int status;
  1576. if (lancer_chip(adapter)) {
  1577. status = lancer_wait_ready(adapter);
  1578. if (!status) {
  1579. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1580. adapter->db + SLIPORT_CONTROL_OFFSET);
  1581. status = lancer_test_and_set_rdy_state(adapter);
  1582. }
  1583. if (status) {
  1584. dev_err(&adapter->pdev->dev,
  1585. "Adapter in non recoverable error\n");
  1586. }
  1587. return status;
  1588. }
  1589. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1590. return -1;
  1591. wrb = wrb_from_mbox(adapter);
  1592. req = embedded_payload(wrb);
  1593. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1594. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1595. status = be_mbox_notify_wait(adapter);
  1596. mutex_unlock(&adapter->mbox_lock);
  1597. return status;
  1598. }
  1599. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1600. u32 rss_hash_opts, u16 table_size)
  1601. {
  1602. struct be_mcc_wrb *wrb;
  1603. struct be_cmd_req_rss_config *req;
  1604. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1605. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1606. 0x3ea83c02, 0x4a110304};
  1607. int status;
  1608. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1609. return -1;
  1610. wrb = wrb_from_mbox(adapter);
  1611. req = embedded_payload(wrb);
  1612. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1613. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1614. req->if_id = cpu_to_le32(adapter->if_handle);
  1615. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1616. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1617. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1618. req->hdr.version = 1;
  1619. memcpy(req->cpu_table, rsstable, table_size);
  1620. memcpy(req->hash, myhash, sizeof(myhash));
  1621. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1622. status = be_mbox_notify_wait(adapter);
  1623. mutex_unlock(&adapter->mbox_lock);
  1624. return status;
  1625. }
  1626. /* Uses sync mcc */
  1627. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1628. u8 bcn, u8 sts, u8 state)
  1629. {
  1630. struct be_mcc_wrb *wrb;
  1631. struct be_cmd_req_enable_disable_beacon *req;
  1632. int status;
  1633. spin_lock_bh(&adapter->mcc_lock);
  1634. wrb = wrb_from_mccq(adapter);
  1635. if (!wrb) {
  1636. status = -EBUSY;
  1637. goto err;
  1638. }
  1639. req = embedded_payload(wrb);
  1640. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1641. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1642. req->port_num = port_num;
  1643. req->beacon_state = state;
  1644. req->beacon_duration = bcn;
  1645. req->status_duration = sts;
  1646. status = be_mcc_notify_wait(adapter);
  1647. err:
  1648. spin_unlock_bh(&adapter->mcc_lock);
  1649. return status;
  1650. }
  1651. /* Uses sync mcc */
  1652. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1653. {
  1654. struct be_mcc_wrb *wrb;
  1655. struct be_cmd_req_get_beacon_state *req;
  1656. int status;
  1657. spin_lock_bh(&adapter->mcc_lock);
  1658. wrb = wrb_from_mccq(adapter);
  1659. if (!wrb) {
  1660. status = -EBUSY;
  1661. goto err;
  1662. }
  1663. req = embedded_payload(wrb);
  1664. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1665. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1666. req->port_num = port_num;
  1667. status = be_mcc_notify_wait(adapter);
  1668. if (!status) {
  1669. struct be_cmd_resp_get_beacon_state *resp =
  1670. embedded_payload(wrb);
  1671. *state = resp->beacon_state;
  1672. }
  1673. err:
  1674. spin_unlock_bh(&adapter->mcc_lock);
  1675. return status;
  1676. }
  1677. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1678. u32 data_size, u32 data_offset,
  1679. const char *obj_name, u32 *data_written,
  1680. u8 *change_status, u8 *addn_status)
  1681. {
  1682. struct be_mcc_wrb *wrb;
  1683. struct lancer_cmd_req_write_object *req;
  1684. struct lancer_cmd_resp_write_object *resp;
  1685. void *ctxt = NULL;
  1686. int status;
  1687. spin_lock_bh(&adapter->mcc_lock);
  1688. adapter->flash_status = 0;
  1689. wrb = wrb_from_mccq(adapter);
  1690. if (!wrb) {
  1691. status = -EBUSY;
  1692. goto err_unlock;
  1693. }
  1694. req = embedded_payload(wrb);
  1695. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1696. OPCODE_COMMON_WRITE_OBJECT,
  1697. sizeof(struct lancer_cmd_req_write_object), wrb,
  1698. NULL);
  1699. ctxt = &req->context;
  1700. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1701. write_length, ctxt, data_size);
  1702. if (data_size == 0)
  1703. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1704. eof, ctxt, 1);
  1705. else
  1706. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1707. eof, ctxt, 0);
  1708. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1709. req->write_offset = cpu_to_le32(data_offset);
  1710. strcpy(req->object_name, obj_name);
  1711. req->descriptor_count = cpu_to_le32(1);
  1712. req->buf_len = cpu_to_le32(data_size);
  1713. req->addr_low = cpu_to_le32((cmd->dma +
  1714. sizeof(struct lancer_cmd_req_write_object))
  1715. & 0xFFFFFFFF);
  1716. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1717. sizeof(struct lancer_cmd_req_write_object)));
  1718. be_mcc_notify(adapter);
  1719. spin_unlock_bh(&adapter->mcc_lock);
  1720. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1721. msecs_to_jiffies(60000)))
  1722. status = -1;
  1723. else
  1724. status = adapter->flash_status;
  1725. resp = embedded_payload(wrb);
  1726. if (!status) {
  1727. *data_written = le32_to_cpu(resp->actual_write_len);
  1728. *change_status = resp->change_status;
  1729. } else {
  1730. *addn_status = resp->additional_status;
  1731. }
  1732. return status;
  1733. err_unlock:
  1734. spin_unlock_bh(&adapter->mcc_lock);
  1735. return status;
  1736. }
  1737. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1738. u32 data_size, u32 data_offset, const char *obj_name,
  1739. u32 *data_read, u32 *eof, u8 *addn_status)
  1740. {
  1741. struct be_mcc_wrb *wrb;
  1742. struct lancer_cmd_req_read_object *req;
  1743. struct lancer_cmd_resp_read_object *resp;
  1744. int status;
  1745. spin_lock_bh(&adapter->mcc_lock);
  1746. wrb = wrb_from_mccq(adapter);
  1747. if (!wrb) {
  1748. status = -EBUSY;
  1749. goto err_unlock;
  1750. }
  1751. req = embedded_payload(wrb);
  1752. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1753. OPCODE_COMMON_READ_OBJECT,
  1754. sizeof(struct lancer_cmd_req_read_object), wrb,
  1755. NULL);
  1756. req->desired_read_len = cpu_to_le32(data_size);
  1757. req->read_offset = cpu_to_le32(data_offset);
  1758. strcpy(req->object_name, obj_name);
  1759. req->descriptor_count = cpu_to_le32(1);
  1760. req->buf_len = cpu_to_le32(data_size);
  1761. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1762. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1763. status = be_mcc_notify_wait(adapter);
  1764. resp = embedded_payload(wrb);
  1765. if (!status) {
  1766. *data_read = le32_to_cpu(resp->actual_read_len);
  1767. *eof = le32_to_cpu(resp->eof);
  1768. } else {
  1769. *addn_status = resp->additional_status;
  1770. }
  1771. err_unlock:
  1772. spin_unlock_bh(&adapter->mcc_lock);
  1773. return status;
  1774. }
  1775. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1776. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1777. {
  1778. struct be_mcc_wrb *wrb;
  1779. struct be_cmd_write_flashrom *req;
  1780. int status;
  1781. spin_lock_bh(&adapter->mcc_lock);
  1782. adapter->flash_status = 0;
  1783. wrb = wrb_from_mccq(adapter);
  1784. if (!wrb) {
  1785. status = -EBUSY;
  1786. goto err_unlock;
  1787. }
  1788. req = cmd->va;
  1789. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1790. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1791. req->params.op_type = cpu_to_le32(flash_type);
  1792. req->params.op_code = cpu_to_le32(flash_opcode);
  1793. req->params.data_buf_size = cpu_to_le32(buf_size);
  1794. be_mcc_notify(adapter);
  1795. spin_unlock_bh(&adapter->mcc_lock);
  1796. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1797. msecs_to_jiffies(40000)))
  1798. status = -1;
  1799. else
  1800. status = adapter->flash_status;
  1801. return status;
  1802. err_unlock:
  1803. spin_unlock_bh(&adapter->mcc_lock);
  1804. return status;
  1805. }
  1806. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1807. int offset)
  1808. {
  1809. struct be_mcc_wrb *wrb;
  1810. struct be_cmd_read_flash_crc *req;
  1811. int status;
  1812. spin_lock_bh(&adapter->mcc_lock);
  1813. wrb = wrb_from_mccq(adapter);
  1814. if (!wrb) {
  1815. status = -EBUSY;
  1816. goto err;
  1817. }
  1818. req = embedded_payload(wrb);
  1819. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1820. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1821. wrb, NULL);
  1822. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1823. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1824. req->params.offset = cpu_to_le32(offset);
  1825. req->params.data_buf_size = cpu_to_le32(0x4);
  1826. status = be_mcc_notify_wait(adapter);
  1827. if (!status)
  1828. memcpy(flashed_crc, req->crc, 4);
  1829. err:
  1830. spin_unlock_bh(&adapter->mcc_lock);
  1831. return status;
  1832. }
  1833. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1834. struct be_dma_mem *nonemb_cmd)
  1835. {
  1836. struct be_mcc_wrb *wrb;
  1837. struct be_cmd_req_acpi_wol_magic_config *req;
  1838. int status;
  1839. spin_lock_bh(&adapter->mcc_lock);
  1840. wrb = wrb_from_mccq(adapter);
  1841. if (!wrb) {
  1842. status = -EBUSY;
  1843. goto err;
  1844. }
  1845. req = nonemb_cmd->va;
  1846. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1847. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1848. nonemb_cmd);
  1849. memcpy(req->magic_mac, mac, ETH_ALEN);
  1850. status = be_mcc_notify_wait(adapter);
  1851. err:
  1852. spin_unlock_bh(&adapter->mcc_lock);
  1853. return status;
  1854. }
  1855. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1856. u8 loopback_type, u8 enable)
  1857. {
  1858. struct be_mcc_wrb *wrb;
  1859. struct be_cmd_req_set_lmode *req;
  1860. int status;
  1861. spin_lock_bh(&adapter->mcc_lock);
  1862. wrb = wrb_from_mccq(adapter);
  1863. if (!wrb) {
  1864. status = -EBUSY;
  1865. goto err;
  1866. }
  1867. req = embedded_payload(wrb);
  1868. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1869. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1870. NULL);
  1871. req->src_port = port_num;
  1872. req->dest_port = port_num;
  1873. req->loopback_type = loopback_type;
  1874. req->loopback_state = enable;
  1875. status = be_mcc_notify_wait(adapter);
  1876. err:
  1877. spin_unlock_bh(&adapter->mcc_lock);
  1878. return status;
  1879. }
  1880. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1881. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1882. {
  1883. struct be_mcc_wrb *wrb;
  1884. struct be_cmd_req_loopback_test *req;
  1885. int status;
  1886. spin_lock_bh(&adapter->mcc_lock);
  1887. wrb = wrb_from_mccq(adapter);
  1888. if (!wrb) {
  1889. status = -EBUSY;
  1890. goto err;
  1891. }
  1892. req = embedded_payload(wrb);
  1893. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1894. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1895. req->hdr.timeout = cpu_to_le32(4);
  1896. req->pattern = cpu_to_le64(pattern);
  1897. req->src_port = cpu_to_le32(port_num);
  1898. req->dest_port = cpu_to_le32(port_num);
  1899. req->pkt_size = cpu_to_le32(pkt_size);
  1900. req->num_pkts = cpu_to_le32(num_pkts);
  1901. req->loopback_type = cpu_to_le32(loopback_type);
  1902. status = be_mcc_notify_wait(adapter);
  1903. if (!status) {
  1904. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1905. status = le32_to_cpu(resp->status);
  1906. }
  1907. err:
  1908. spin_unlock_bh(&adapter->mcc_lock);
  1909. return status;
  1910. }
  1911. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1912. u32 byte_cnt, struct be_dma_mem *cmd)
  1913. {
  1914. struct be_mcc_wrb *wrb;
  1915. struct be_cmd_req_ddrdma_test *req;
  1916. int status;
  1917. int i, j = 0;
  1918. spin_lock_bh(&adapter->mcc_lock);
  1919. wrb = wrb_from_mccq(adapter);
  1920. if (!wrb) {
  1921. status = -EBUSY;
  1922. goto err;
  1923. }
  1924. req = cmd->va;
  1925. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1926. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1927. req->pattern = cpu_to_le64(pattern);
  1928. req->byte_count = cpu_to_le32(byte_cnt);
  1929. for (i = 0; i < byte_cnt; i++) {
  1930. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1931. j++;
  1932. if (j > 7)
  1933. j = 0;
  1934. }
  1935. status = be_mcc_notify_wait(adapter);
  1936. if (!status) {
  1937. struct be_cmd_resp_ddrdma_test *resp;
  1938. resp = cmd->va;
  1939. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1940. resp->snd_err) {
  1941. status = -1;
  1942. }
  1943. }
  1944. err:
  1945. spin_unlock_bh(&adapter->mcc_lock);
  1946. return status;
  1947. }
  1948. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1949. struct be_dma_mem *nonemb_cmd)
  1950. {
  1951. struct be_mcc_wrb *wrb;
  1952. struct be_cmd_req_seeprom_read *req;
  1953. int status;
  1954. spin_lock_bh(&adapter->mcc_lock);
  1955. wrb = wrb_from_mccq(adapter);
  1956. if (!wrb) {
  1957. status = -EBUSY;
  1958. goto err;
  1959. }
  1960. req = nonemb_cmd->va;
  1961. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1962. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1963. nonemb_cmd);
  1964. status = be_mcc_notify_wait(adapter);
  1965. err:
  1966. spin_unlock_bh(&adapter->mcc_lock);
  1967. return status;
  1968. }
  1969. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1970. {
  1971. struct be_mcc_wrb *wrb;
  1972. struct be_cmd_req_get_phy_info *req;
  1973. struct be_dma_mem cmd;
  1974. int status;
  1975. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  1976. CMD_SUBSYSTEM_COMMON))
  1977. return -EPERM;
  1978. spin_lock_bh(&adapter->mcc_lock);
  1979. wrb = wrb_from_mccq(adapter);
  1980. if (!wrb) {
  1981. status = -EBUSY;
  1982. goto err;
  1983. }
  1984. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1985. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1986. &cmd.dma);
  1987. if (!cmd.va) {
  1988. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1989. status = -ENOMEM;
  1990. goto err;
  1991. }
  1992. req = cmd.va;
  1993. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1994. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1995. wrb, &cmd);
  1996. status = be_mcc_notify_wait(adapter);
  1997. if (!status) {
  1998. struct be_phy_info *resp_phy_info =
  1999. cmd.va + sizeof(struct be_cmd_req_hdr);
  2000. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2001. adapter->phy.interface_type =
  2002. le16_to_cpu(resp_phy_info->interface_type);
  2003. adapter->phy.auto_speeds_supported =
  2004. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2005. adapter->phy.fixed_speeds_supported =
  2006. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2007. adapter->phy.misc_params =
  2008. le32_to_cpu(resp_phy_info->misc_params);
  2009. }
  2010. pci_free_consistent(adapter->pdev, cmd.size,
  2011. cmd.va, cmd.dma);
  2012. err:
  2013. spin_unlock_bh(&adapter->mcc_lock);
  2014. return status;
  2015. }
  2016. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2017. {
  2018. struct be_mcc_wrb *wrb;
  2019. struct be_cmd_req_set_qos *req;
  2020. int status;
  2021. spin_lock_bh(&adapter->mcc_lock);
  2022. wrb = wrb_from_mccq(adapter);
  2023. if (!wrb) {
  2024. status = -EBUSY;
  2025. goto err;
  2026. }
  2027. req = embedded_payload(wrb);
  2028. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2029. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2030. req->hdr.domain = domain;
  2031. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2032. req->max_bps_nic = cpu_to_le32(bps);
  2033. status = be_mcc_notify_wait(adapter);
  2034. err:
  2035. spin_unlock_bh(&adapter->mcc_lock);
  2036. return status;
  2037. }
  2038. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2039. {
  2040. struct be_mcc_wrb *wrb;
  2041. struct be_cmd_req_cntl_attribs *req;
  2042. struct be_cmd_resp_cntl_attribs *resp;
  2043. int status;
  2044. int payload_len = max(sizeof(*req), sizeof(*resp));
  2045. struct mgmt_controller_attrib *attribs;
  2046. struct be_dma_mem attribs_cmd;
  2047. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2048. return -1;
  2049. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2050. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2051. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2052. &attribs_cmd.dma);
  2053. if (!attribs_cmd.va) {
  2054. dev_err(&adapter->pdev->dev,
  2055. "Memory allocation failure\n");
  2056. status = -ENOMEM;
  2057. goto err;
  2058. }
  2059. wrb = wrb_from_mbox(adapter);
  2060. if (!wrb) {
  2061. status = -EBUSY;
  2062. goto err;
  2063. }
  2064. req = attribs_cmd.va;
  2065. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2066. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2067. &attribs_cmd);
  2068. status = be_mbox_notify_wait(adapter);
  2069. if (!status) {
  2070. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2071. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2072. }
  2073. err:
  2074. mutex_unlock(&adapter->mbox_lock);
  2075. if (attribs_cmd.va)
  2076. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2077. attribs_cmd.va, attribs_cmd.dma);
  2078. return status;
  2079. }
  2080. /* Uses mbox */
  2081. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2082. {
  2083. struct be_mcc_wrb *wrb;
  2084. struct be_cmd_req_set_func_cap *req;
  2085. int status;
  2086. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2087. return -1;
  2088. wrb = wrb_from_mbox(adapter);
  2089. if (!wrb) {
  2090. status = -EBUSY;
  2091. goto err;
  2092. }
  2093. req = embedded_payload(wrb);
  2094. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2095. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2096. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2097. CAPABILITY_BE3_NATIVE_ERX_API);
  2098. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2099. status = be_mbox_notify_wait(adapter);
  2100. if (!status) {
  2101. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2102. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2103. CAPABILITY_BE3_NATIVE_ERX_API;
  2104. if (!adapter->be3_native)
  2105. dev_warn(&adapter->pdev->dev,
  2106. "adapter not in advanced mode\n");
  2107. }
  2108. err:
  2109. mutex_unlock(&adapter->mbox_lock);
  2110. return status;
  2111. }
  2112. /* Get privilege(s) for a function */
  2113. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2114. u32 domain)
  2115. {
  2116. struct be_mcc_wrb *wrb;
  2117. struct be_cmd_req_get_fn_privileges *req;
  2118. int status;
  2119. spin_lock_bh(&adapter->mcc_lock);
  2120. wrb = wrb_from_mccq(adapter);
  2121. if (!wrb) {
  2122. status = -EBUSY;
  2123. goto err;
  2124. }
  2125. req = embedded_payload(wrb);
  2126. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2127. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2128. wrb, NULL);
  2129. req->hdr.domain = domain;
  2130. status = be_mcc_notify_wait(adapter);
  2131. if (!status) {
  2132. struct be_cmd_resp_get_fn_privileges *resp =
  2133. embedded_payload(wrb);
  2134. *privilege = le32_to_cpu(resp->privilege_mask);
  2135. }
  2136. err:
  2137. spin_unlock_bh(&adapter->mcc_lock);
  2138. return status;
  2139. }
  2140. /* Uses synchronous MCCQ */
  2141. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2142. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2143. {
  2144. struct be_mcc_wrb *wrb;
  2145. struct be_cmd_req_get_mac_list *req;
  2146. int status;
  2147. int mac_count;
  2148. struct be_dma_mem get_mac_list_cmd;
  2149. int i;
  2150. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2151. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2152. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2153. get_mac_list_cmd.size,
  2154. &get_mac_list_cmd.dma);
  2155. if (!get_mac_list_cmd.va) {
  2156. dev_err(&adapter->pdev->dev,
  2157. "Memory allocation failure during GET_MAC_LIST\n");
  2158. return -ENOMEM;
  2159. }
  2160. spin_lock_bh(&adapter->mcc_lock);
  2161. wrb = wrb_from_mccq(adapter);
  2162. if (!wrb) {
  2163. status = -EBUSY;
  2164. goto out;
  2165. }
  2166. req = get_mac_list_cmd.va;
  2167. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2168. OPCODE_COMMON_GET_MAC_LIST,
  2169. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2170. req->hdr.domain = domain;
  2171. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2172. req->perm_override = 1;
  2173. status = be_mcc_notify_wait(adapter);
  2174. if (!status) {
  2175. struct be_cmd_resp_get_mac_list *resp =
  2176. get_mac_list_cmd.va;
  2177. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2178. /* Mac list returned could contain one or more active mac_ids
  2179. * or one or more true or pseudo permanant mac addresses.
  2180. * If an active mac_id is present, return first active mac_id
  2181. * found.
  2182. */
  2183. for (i = 0; i < mac_count; i++) {
  2184. struct get_list_macaddr *mac_entry;
  2185. u16 mac_addr_size;
  2186. u32 mac_id;
  2187. mac_entry = &resp->macaddr_list[i];
  2188. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2189. /* mac_id is a 32 bit value and mac_addr size
  2190. * is 6 bytes
  2191. */
  2192. if (mac_addr_size == sizeof(u32)) {
  2193. *pmac_id_active = true;
  2194. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2195. *pmac_id = le32_to_cpu(mac_id);
  2196. goto out;
  2197. }
  2198. }
  2199. /* If no active mac_id found, return first mac addr */
  2200. *pmac_id_active = false;
  2201. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2202. ETH_ALEN);
  2203. }
  2204. out:
  2205. spin_unlock_bh(&adapter->mcc_lock);
  2206. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2207. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2208. return status;
  2209. }
  2210. /* Uses synchronous MCCQ */
  2211. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2212. u8 mac_count, u32 domain)
  2213. {
  2214. struct be_mcc_wrb *wrb;
  2215. struct be_cmd_req_set_mac_list *req;
  2216. int status;
  2217. struct be_dma_mem cmd;
  2218. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2219. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2220. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2221. &cmd.dma, GFP_KERNEL);
  2222. if (!cmd.va)
  2223. return -ENOMEM;
  2224. spin_lock_bh(&adapter->mcc_lock);
  2225. wrb = wrb_from_mccq(adapter);
  2226. if (!wrb) {
  2227. status = -EBUSY;
  2228. goto err;
  2229. }
  2230. req = cmd.va;
  2231. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2232. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2233. wrb, &cmd);
  2234. req->hdr.domain = domain;
  2235. req->mac_count = mac_count;
  2236. if (mac_count)
  2237. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2238. status = be_mcc_notify_wait(adapter);
  2239. err:
  2240. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2241. cmd.va, cmd.dma);
  2242. spin_unlock_bh(&adapter->mcc_lock);
  2243. return status;
  2244. }
  2245. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2246. u32 domain, u16 intf_id)
  2247. {
  2248. struct be_mcc_wrb *wrb;
  2249. struct be_cmd_req_set_hsw_config *req;
  2250. void *ctxt;
  2251. int status;
  2252. spin_lock_bh(&adapter->mcc_lock);
  2253. wrb = wrb_from_mccq(adapter);
  2254. if (!wrb) {
  2255. status = -EBUSY;
  2256. goto err;
  2257. }
  2258. req = embedded_payload(wrb);
  2259. ctxt = &req->context;
  2260. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2261. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2262. req->hdr.domain = domain;
  2263. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2264. if (pvid) {
  2265. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2266. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2267. }
  2268. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2269. status = be_mcc_notify_wait(adapter);
  2270. err:
  2271. spin_unlock_bh(&adapter->mcc_lock);
  2272. return status;
  2273. }
  2274. /* Get Hyper switch config */
  2275. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2276. u32 domain, u16 intf_id)
  2277. {
  2278. struct be_mcc_wrb *wrb;
  2279. struct be_cmd_req_get_hsw_config *req;
  2280. void *ctxt;
  2281. int status;
  2282. u16 vid;
  2283. spin_lock_bh(&adapter->mcc_lock);
  2284. wrb = wrb_from_mccq(adapter);
  2285. if (!wrb) {
  2286. status = -EBUSY;
  2287. goto err;
  2288. }
  2289. req = embedded_payload(wrb);
  2290. ctxt = &req->context;
  2291. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2292. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2293. req->hdr.domain = domain;
  2294. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2295. intf_id);
  2296. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2297. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2298. status = be_mcc_notify_wait(adapter);
  2299. if (!status) {
  2300. struct be_cmd_resp_get_hsw_config *resp =
  2301. embedded_payload(wrb);
  2302. be_dws_le_to_cpu(&resp->context,
  2303. sizeof(resp->context));
  2304. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2305. pvid, &resp->context);
  2306. *pvid = le16_to_cpu(vid);
  2307. }
  2308. err:
  2309. spin_unlock_bh(&adapter->mcc_lock);
  2310. return status;
  2311. }
  2312. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2313. {
  2314. struct be_mcc_wrb *wrb;
  2315. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2316. int status;
  2317. int payload_len = sizeof(*req);
  2318. struct be_dma_mem cmd;
  2319. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2320. CMD_SUBSYSTEM_ETH))
  2321. return -EPERM;
  2322. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2323. return -1;
  2324. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2325. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2326. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2327. &cmd.dma);
  2328. if (!cmd.va) {
  2329. dev_err(&adapter->pdev->dev,
  2330. "Memory allocation failure\n");
  2331. status = -ENOMEM;
  2332. goto err;
  2333. }
  2334. wrb = wrb_from_mbox(adapter);
  2335. if (!wrb) {
  2336. status = -EBUSY;
  2337. goto err;
  2338. }
  2339. req = cmd.va;
  2340. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2341. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2342. payload_len, wrb, &cmd);
  2343. req->hdr.version = 1;
  2344. req->query_options = BE_GET_WOL_CAP;
  2345. status = be_mbox_notify_wait(adapter);
  2346. if (!status) {
  2347. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2348. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2349. /* the command could succeed misleadingly on old f/w
  2350. * which is not aware of the V1 version. fake an error. */
  2351. if (resp->hdr.response_length < payload_len) {
  2352. status = -1;
  2353. goto err;
  2354. }
  2355. adapter->wol_cap = resp->wol_settings;
  2356. }
  2357. err:
  2358. mutex_unlock(&adapter->mbox_lock);
  2359. if (cmd.va)
  2360. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2361. return status;
  2362. }
  2363. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2364. struct be_dma_mem *cmd)
  2365. {
  2366. struct be_mcc_wrb *wrb;
  2367. struct be_cmd_req_get_ext_fat_caps *req;
  2368. int status;
  2369. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2370. return -1;
  2371. wrb = wrb_from_mbox(adapter);
  2372. if (!wrb) {
  2373. status = -EBUSY;
  2374. goto err;
  2375. }
  2376. req = cmd->va;
  2377. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2378. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2379. cmd->size, wrb, cmd);
  2380. req->parameter_type = cpu_to_le32(1);
  2381. status = be_mbox_notify_wait(adapter);
  2382. err:
  2383. mutex_unlock(&adapter->mbox_lock);
  2384. return status;
  2385. }
  2386. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2387. struct be_dma_mem *cmd,
  2388. struct be_fat_conf_params *configs)
  2389. {
  2390. struct be_mcc_wrb *wrb;
  2391. struct be_cmd_req_set_ext_fat_caps *req;
  2392. int status;
  2393. spin_lock_bh(&adapter->mcc_lock);
  2394. wrb = wrb_from_mccq(adapter);
  2395. if (!wrb) {
  2396. status = -EBUSY;
  2397. goto err;
  2398. }
  2399. req = cmd->va;
  2400. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2401. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2402. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2403. cmd->size, wrb, cmd);
  2404. status = be_mcc_notify_wait(adapter);
  2405. err:
  2406. spin_unlock_bh(&adapter->mcc_lock);
  2407. return status;
  2408. }
  2409. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2410. {
  2411. struct be_mcc_wrb *wrb;
  2412. struct be_cmd_req_get_port_name *req;
  2413. int status;
  2414. if (!lancer_chip(adapter)) {
  2415. *port_name = adapter->hba_port_num + '0';
  2416. return 0;
  2417. }
  2418. spin_lock_bh(&adapter->mcc_lock);
  2419. wrb = wrb_from_mccq(adapter);
  2420. if (!wrb) {
  2421. status = -EBUSY;
  2422. goto err;
  2423. }
  2424. req = embedded_payload(wrb);
  2425. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2426. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2427. NULL);
  2428. req->hdr.version = 1;
  2429. status = be_mcc_notify_wait(adapter);
  2430. if (!status) {
  2431. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2432. *port_name = resp->port_name[adapter->hba_port_num];
  2433. } else {
  2434. *port_name = adapter->hba_port_num + '0';
  2435. }
  2436. err:
  2437. spin_unlock_bh(&adapter->mcc_lock);
  2438. return status;
  2439. }
  2440. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2441. u32 max_buf_size)
  2442. {
  2443. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2444. int i;
  2445. for (i = 0; i < desc_count; i++) {
  2446. desc->desc_len = desc->desc_len ? : RESOURCE_DESC_SIZE;
  2447. if (((void *)desc + desc->desc_len) >
  2448. (void *)(buf + max_buf_size)) {
  2449. desc = NULL;
  2450. break;
  2451. }
  2452. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2453. desc->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2454. break;
  2455. desc = (void *)desc + desc->desc_len;
  2456. }
  2457. if (!desc || i == MAX_RESOURCE_DESC)
  2458. return NULL;
  2459. return desc;
  2460. }
  2461. /* Uses Mbox */
  2462. int be_cmd_get_func_config(struct be_adapter *adapter)
  2463. {
  2464. struct be_mcc_wrb *wrb;
  2465. struct be_cmd_req_get_func_config *req;
  2466. int status;
  2467. struct be_dma_mem cmd;
  2468. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2469. return -1;
  2470. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2471. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2472. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2473. &cmd.dma);
  2474. if (!cmd.va) {
  2475. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2476. status = -ENOMEM;
  2477. goto err;
  2478. }
  2479. wrb = wrb_from_mbox(adapter);
  2480. if (!wrb) {
  2481. status = -EBUSY;
  2482. goto err;
  2483. }
  2484. req = cmd.va;
  2485. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2486. OPCODE_COMMON_GET_FUNC_CONFIG,
  2487. cmd.size, wrb, &cmd);
  2488. if (skyhawk_chip(adapter))
  2489. req->hdr.version = 1;
  2490. status = be_mbox_notify_wait(adapter);
  2491. if (!status) {
  2492. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2493. u32 desc_count = le32_to_cpu(resp->desc_count);
  2494. struct be_nic_resource_desc *desc;
  2495. desc = be_get_nic_desc(resp->func_param, desc_count,
  2496. sizeof(resp->func_param));
  2497. if (!desc) {
  2498. status = -EINVAL;
  2499. goto err;
  2500. }
  2501. adapter->pf_number = desc->pf_num;
  2502. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2503. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2504. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2505. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2506. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2507. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2508. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2509. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2510. }
  2511. err:
  2512. mutex_unlock(&adapter->mbox_lock);
  2513. if (cmd.va)
  2514. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2515. return status;
  2516. }
  2517. /* Uses mbox */
  2518. int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2519. u8 domain, struct be_dma_mem *cmd)
  2520. {
  2521. struct be_mcc_wrb *wrb;
  2522. struct be_cmd_req_get_profile_config *req;
  2523. int status;
  2524. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2525. return -1;
  2526. wrb = wrb_from_mbox(adapter);
  2527. req = cmd->va;
  2528. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2529. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2530. cmd->size, wrb, cmd);
  2531. req->type = ACTIVE_PROFILE_TYPE;
  2532. req->hdr.domain = domain;
  2533. if (!lancer_chip(adapter))
  2534. req->hdr.version = 1;
  2535. status = be_mbox_notify_wait(adapter);
  2536. mutex_unlock(&adapter->mbox_lock);
  2537. return status;
  2538. }
  2539. /* Uses sync mcc */
  2540. int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2541. u8 domain, struct be_dma_mem *cmd)
  2542. {
  2543. struct be_mcc_wrb *wrb;
  2544. struct be_cmd_req_get_profile_config *req;
  2545. int status;
  2546. spin_lock_bh(&adapter->mcc_lock);
  2547. wrb = wrb_from_mccq(adapter);
  2548. if (!wrb) {
  2549. status = -EBUSY;
  2550. goto err;
  2551. }
  2552. req = cmd->va;
  2553. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2554. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2555. cmd->size, wrb, cmd);
  2556. req->type = ACTIVE_PROFILE_TYPE;
  2557. req->hdr.domain = domain;
  2558. if (!lancer_chip(adapter))
  2559. req->hdr.version = 1;
  2560. status = be_mcc_notify_wait(adapter);
  2561. err:
  2562. spin_unlock_bh(&adapter->mcc_lock);
  2563. return status;
  2564. }
  2565. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2566. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2567. u16 *txq_count, u8 domain)
  2568. {
  2569. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2570. struct be_dma_mem cmd;
  2571. int status;
  2572. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2573. if (!lancer_chip(adapter))
  2574. cmd.size = sizeof(struct be_cmd_resp_get_profile_config_v1);
  2575. else
  2576. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2577. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2578. &cmd.dma);
  2579. if (!cmd.va) {
  2580. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2581. return -ENOMEM;
  2582. }
  2583. if (!mccq->created)
  2584. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2585. else
  2586. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2587. if (!status) {
  2588. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2589. u32 desc_count = le32_to_cpu(resp->desc_count);
  2590. struct be_nic_resource_desc *desc;
  2591. desc = be_get_nic_desc(resp->func_param, desc_count,
  2592. sizeof(resp->func_param));
  2593. if (!desc) {
  2594. status = -EINVAL;
  2595. goto err;
  2596. }
  2597. if (cap_flags)
  2598. *cap_flags = le32_to_cpu(desc->cap_flags);
  2599. if (txq_count)
  2600. *txq_count = le32_to_cpu(desc->txq_count);
  2601. }
  2602. err:
  2603. if (cmd.va)
  2604. pci_free_consistent(adapter->pdev, cmd.size,
  2605. cmd.va, cmd.dma);
  2606. return status;
  2607. }
  2608. /* Uses sync mcc */
  2609. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2610. u8 domain)
  2611. {
  2612. struct be_mcc_wrb *wrb;
  2613. struct be_cmd_req_set_profile_config *req;
  2614. int status;
  2615. spin_lock_bh(&adapter->mcc_lock);
  2616. wrb = wrb_from_mccq(adapter);
  2617. if (!wrb) {
  2618. status = -EBUSY;
  2619. goto err;
  2620. }
  2621. req = embedded_payload(wrb);
  2622. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2623. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2624. wrb, NULL);
  2625. req->hdr.domain = domain;
  2626. req->desc_count = cpu_to_le32(1);
  2627. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2628. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2629. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2630. req->nic_desc.pf_num = adapter->pf_number;
  2631. req->nic_desc.vf_num = domain;
  2632. /* Mark fields invalid */
  2633. req->nic_desc.unicast_mac_count = 0xFFFF;
  2634. req->nic_desc.mcc_count = 0xFFFF;
  2635. req->nic_desc.vlan_count = 0xFFFF;
  2636. req->nic_desc.mcast_mac_count = 0xFFFF;
  2637. req->nic_desc.txq_count = 0xFFFF;
  2638. req->nic_desc.rq_count = 0xFFFF;
  2639. req->nic_desc.rssq_count = 0xFFFF;
  2640. req->nic_desc.lro_count = 0xFFFF;
  2641. req->nic_desc.cq_count = 0xFFFF;
  2642. req->nic_desc.toe_conn_count = 0xFFFF;
  2643. req->nic_desc.eq_count = 0xFFFF;
  2644. req->nic_desc.link_param = 0xFF;
  2645. req->nic_desc.bw_min = 0xFFFFFFFF;
  2646. req->nic_desc.acpi_params = 0xFF;
  2647. req->nic_desc.wol_param = 0x0F;
  2648. /* Change BW */
  2649. req->nic_desc.bw_min = cpu_to_le32(bps);
  2650. req->nic_desc.bw_max = cpu_to_le32(bps);
  2651. status = be_mcc_notify_wait(adapter);
  2652. err:
  2653. spin_unlock_bh(&adapter->mcc_lock);
  2654. return status;
  2655. }
  2656. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2657. int vf_num)
  2658. {
  2659. struct be_mcc_wrb *wrb;
  2660. struct be_cmd_req_get_iface_list *req;
  2661. struct be_cmd_resp_get_iface_list *resp;
  2662. int status;
  2663. spin_lock_bh(&adapter->mcc_lock);
  2664. wrb = wrb_from_mccq(adapter);
  2665. if (!wrb) {
  2666. status = -EBUSY;
  2667. goto err;
  2668. }
  2669. req = embedded_payload(wrb);
  2670. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2671. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2672. wrb, NULL);
  2673. req->hdr.domain = vf_num + 1;
  2674. status = be_mcc_notify_wait(adapter);
  2675. if (!status) {
  2676. resp = (struct be_cmd_resp_get_iface_list *)req;
  2677. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2678. }
  2679. err:
  2680. spin_unlock_bh(&adapter->mcc_lock);
  2681. return status;
  2682. }
  2683. /* Uses sync mcc */
  2684. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2685. {
  2686. struct be_mcc_wrb *wrb;
  2687. struct be_cmd_enable_disable_vf *req;
  2688. int status;
  2689. if (!lancer_chip(adapter))
  2690. return 0;
  2691. spin_lock_bh(&adapter->mcc_lock);
  2692. wrb = wrb_from_mccq(adapter);
  2693. if (!wrb) {
  2694. status = -EBUSY;
  2695. goto err;
  2696. }
  2697. req = embedded_payload(wrb);
  2698. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2699. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2700. wrb, NULL);
  2701. req->hdr.domain = domain;
  2702. req->enable = 1;
  2703. status = be_mcc_notify_wait(adapter);
  2704. err:
  2705. spin_unlock_bh(&adapter->mcc_lock);
  2706. return status;
  2707. }
  2708. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2709. {
  2710. struct be_mcc_wrb *wrb;
  2711. struct be_cmd_req_intr_set *req;
  2712. int status;
  2713. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2714. return -1;
  2715. wrb = wrb_from_mbox(adapter);
  2716. req = embedded_payload(wrb);
  2717. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2718. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2719. wrb, NULL);
  2720. req->intr_enabled = intr_enable;
  2721. status = be_mbox_notify_wait(adapter);
  2722. mutex_unlock(&adapter->mbox_lock);
  2723. return status;
  2724. }
  2725. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2726. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2727. {
  2728. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2729. struct be_mcc_wrb *wrb;
  2730. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2731. struct be_cmd_req_hdr *req;
  2732. struct be_cmd_resp_hdr *resp;
  2733. int status;
  2734. spin_lock_bh(&adapter->mcc_lock);
  2735. wrb = wrb_from_mccq(adapter);
  2736. if (!wrb) {
  2737. status = -EBUSY;
  2738. goto err;
  2739. }
  2740. req = embedded_payload(wrb);
  2741. resp = embedded_payload(wrb);
  2742. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2743. hdr->opcode, wrb_payload_size, wrb, NULL);
  2744. memcpy(req, wrb_payload, wrb_payload_size);
  2745. be_dws_cpu_to_le(req, wrb_payload_size);
  2746. status = be_mcc_notify_wait(adapter);
  2747. if (cmd_status)
  2748. *cmd_status = (status & 0xffff);
  2749. if (ext_status)
  2750. *ext_status = 0;
  2751. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2752. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2753. err:
  2754. spin_unlock_bh(&adapter->mcc_lock);
  2755. return status;
  2756. }
  2757. EXPORT_SYMBOL(be_roce_mcc_cmd);