bnx2x_cmn.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /* bnx2x_cmn.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #ifndef BNX2X_CMN_H
  18. #define BNX2X_CMN_H
  19. #include <linux/types.h>
  20. #include <linux/pci.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_sriov.h"
  25. /* This is used as a replacement for an MCP if it's not present */
  26. extern int load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
  27. extern int num_queues;
  28. extern int int_mode;
  29. /************************ Macros ********************************/
  30. #define BNX2X_PCI_FREE(x, y, size) \
  31. do { \
  32. if (x) { \
  33. dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
  34. x = NULL; \
  35. y = 0; \
  36. } \
  37. } while (0)
  38. #define BNX2X_FREE(x) \
  39. do { \
  40. if (x) { \
  41. kfree((void *)x); \
  42. x = NULL; \
  43. } \
  44. } while (0)
  45. #define BNX2X_PCI_ALLOC(x, y, size) \
  46. do { \
  47. x = dma_alloc_coherent(&bp->pdev->dev, size, y, \
  48. GFP_KERNEL | __GFP_ZERO); \
  49. if (x == NULL) \
  50. goto alloc_mem_err; \
  51. } while (0)
  52. #define BNX2X_ALLOC(x, size) \
  53. do { \
  54. x = kzalloc(size, GFP_KERNEL); \
  55. if (x == NULL) \
  56. goto alloc_mem_err; \
  57. } while (0)
  58. /*********************** Interfaces ****************************
  59. * Functions that need to be implemented by each driver version
  60. */
  61. /* Init */
  62. /**
  63. * bnx2x_send_unload_req - request unload mode from the MCP.
  64. *
  65. * @bp: driver handle
  66. * @unload_mode: requested function's unload mode
  67. *
  68. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  69. */
  70. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
  71. /**
  72. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  73. *
  74. * @bp: driver handle
  75. * @keep_link: true iff link should be kept up
  76. */
  77. void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
  78. /**
  79. * bnx2x_config_rss_pf - configure RSS parameters in a PF.
  80. *
  81. * @bp: driver handle
  82. * @rss_obj: RSS object to use
  83. * @ind_table: indirection table to configure
  84. * @config_hash: re-configure RSS hash keys configuration
  85. */
  86. int bnx2x_config_rss_pf(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
  87. bool config_hash);
  88. /**
  89. * bnx2x__init_func_obj - init function object
  90. *
  91. * @bp: driver handle
  92. *
  93. * Initializes the Function Object with the appropriate
  94. * parameters which include a function slow path driver
  95. * interface.
  96. */
  97. void bnx2x__init_func_obj(struct bnx2x *bp);
  98. /**
  99. * bnx2x_setup_queue - setup eth queue.
  100. *
  101. * @bp: driver handle
  102. * @fp: pointer to the fastpath structure
  103. * @leading: boolean
  104. *
  105. */
  106. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  107. bool leading);
  108. /**
  109. * bnx2x_setup_leading - bring up a leading eth queue.
  110. *
  111. * @bp: driver handle
  112. */
  113. int bnx2x_setup_leading(struct bnx2x *bp);
  114. /**
  115. * bnx2x_fw_command - send the MCP a request
  116. *
  117. * @bp: driver handle
  118. * @command: request
  119. * @param: request's parameter
  120. *
  121. * block until there is a reply
  122. */
  123. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  124. /**
  125. * bnx2x_initial_phy_init - initialize link parameters structure variables.
  126. *
  127. * @bp: driver handle
  128. * @load_mode: current mode
  129. */
  130. int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
  131. /**
  132. * bnx2x_link_set - configure hw according to link parameters structure.
  133. *
  134. * @bp: driver handle
  135. */
  136. void bnx2x_link_set(struct bnx2x *bp);
  137. /**
  138. * bnx2x_force_link_reset - Forces link reset, and put the PHY
  139. * in reset as well.
  140. *
  141. * @bp: driver handle
  142. */
  143. void bnx2x_force_link_reset(struct bnx2x *bp);
  144. /**
  145. * bnx2x_link_test - query link status.
  146. *
  147. * @bp: driver handle
  148. * @is_serdes: bool
  149. *
  150. * Returns 0 if link is UP.
  151. */
  152. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
  153. /**
  154. * bnx2x_drv_pulse - write driver pulse to shmem
  155. *
  156. * @bp: driver handle
  157. *
  158. * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
  159. * in the shmem.
  160. */
  161. void bnx2x_drv_pulse(struct bnx2x *bp);
  162. /**
  163. * bnx2x_igu_ack_sb - update IGU with current SB value
  164. *
  165. * @bp: driver handle
  166. * @igu_sb_id: SB id
  167. * @segment: SB segment
  168. * @index: SB index
  169. * @op: SB operation
  170. * @update: is HW update required
  171. */
  172. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  173. u16 index, u8 op, u8 update);
  174. /* Disable transactions from chip to host */
  175. void bnx2x_pf_disable(struct bnx2x *bp);
  176. int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
  177. /**
  178. * bnx2x__link_status_update - handles link status change.
  179. *
  180. * @bp: driver handle
  181. */
  182. void bnx2x__link_status_update(struct bnx2x *bp);
  183. /**
  184. * bnx2x_link_report - report link status to upper layer.
  185. *
  186. * @bp: driver handle
  187. */
  188. void bnx2x_link_report(struct bnx2x *bp);
  189. /* None-atomic version of bnx2x_link_report() */
  190. void __bnx2x_link_report(struct bnx2x *bp);
  191. /**
  192. * bnx2x_get_mf_speed - calculate MF speed.
  193. *
  194. * @bp: driver handle
  195. *
  196. * Takes into account current linespeed and MF configuration.
  197. */
  198. u16 bnx2x_get_mf_speed(struct bnx2x *bp);
  199. /**
  200. * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
  201. *
  202. * @irq: irq number
  203. * @dev_instance: private instance
  204. */
  205. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
  206. /**
  207. * bnx2x_interrupt - non MSI-X interrupt handler
  208. *
  209. * @irq: irq number
  210. * @dev_instance: private instance
  211. */
  212. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
  213. /**
  214. * bnx2x_cnic_notify - send command to cnic driver
  215. *
  216. * @bp: driver handle
  217. * @cmd: command
  218. */
  219. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
  220. /**
  221. * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
  222. *
  223. * @bp: driver handle
  224. */
  225. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
  226. /**
  227. * bnx2x_setup_cnic_info - provides cnic with updated info
  228. *
  229. * @bp: driver handle
  230. */
  231. void bnx2x_setup_cnic_info(struct bnx2x *bp);
  232. /**
  233. * bnx2x_int_enable - enable HW interrupts.
  234. *
  235. * @bp: driver handle
  236. */
  237. void bnx2x_int_enable(struct bnx2x *bp);
  238. /**
  239. * bnx2x_int_disable_sync - disable interrupts.
  240. *
  241. * @bp: driver handle
  242. * @disable_hw: true, disable HW interrupts.
  243. *
  244. * This function ensures that there are no
  245. * ISRs or SP DPCs (sp_task) are running after it returns.
  246. */
  247. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
  248. /**
  249. * bnx2x_nic_init_cnic - init driver internals for cnic.
  250. *
  251. * @bp: driver handle
  252. * @load_code: COMMON, PORT or FUNCTION
  253. *
  254. * Initializes:
  255. * - rings
  256. * - status blocks
  257. * - etc.
  258. */
  259. void bnx2x_nic_init_cnic(struct bnx2x *bp);
  260. /**
  261. * bnx2x_preirq_nic_init - init driver internals.
  262. *
  263. * @bp: driver handle
  264. *
  265. * Initializes:
  266. * - fastpath object
  267. * - fastpath rings
  268. * etc.
  269. */
  270. void bnx2x_pre_irq_nic_init(struct bnx2x *bp);
  271. /**
  272. * bnx2x_postirq_nic_init - init driver internals.
  273. *
  274. * @bp: driver handle
  275. * @load_code: COMMON, PORT or FUNCTION
  276. *
  277. * Initializes:
  278. * - status blocks
  279. * - slowpath rings
  280. * - etc.
  281. */
  282. void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code);
  283. /**
  284. * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
  285. *
  286. * @bp: driver handle
  287. */
  288. int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
  289. /**
  290. * bnx2x_alloc_mem - allocate driver's memory.
  291. *
  292. * @bp: driver handle
  293. */
  294. int bnx2x_alloc_mem(struct bnx2x *bp);
  295. /**
  296. * bnx2x_free_mem_cnic - release driver's memory for cnic.
  297. *
  298. * @bp: driver handle
  299. */
  300. void bnx2x_free_mem_cnic(struct bnx2x *bp);
  301. /**
  302. * bnx2x_free_mem - release driver's memory.
  303. *
  304. * @bp: driver handle
  305. */
  306. void bnx2x_free_mem(struct bnx2x *bp);
  307. /**
  308. * bnx2x_set_num_queues - set number of queues according to mode.
  309. *
  310. * @bp: driver handle
  311. */
  312. void bnx2x_set_num_queues(struct bnx2x *bp);
  313. /**
  314. * bnx2x_chip_cleanup - cleanup chip internals.
  315. *
  316. * @bp: driver handle
  317. * @unload_mode: COMMON, PORT, FUNCTION
  318. * @keep_link: true iff link should be kept up.
  319. *
  320. * - Cleanup MAC configuration.
  321. * - Closes clients.
  322. * - etc.
  323. */
  324. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
  325. /**
  326. * bnx2x_acquire_hw_lock - acquire HW lock.
  327. *
  328. * @bp: driver handle
  329. * @resource: resource bit which was locked
  330. */
  331. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
  332. /**
  333. * bnx2x_release_hw_lock - release HW lock.
  334. *
  335. * @bp: driver handle
  336. * @resource: resource bit which was locked
  337. */
  338. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
  339. /**
  340. * bnx2x_release_leader_lock - release recovery leader lock
  341. *
  342. * @bp: driver handle
  343. */
  344. int bnx2x_release_leader_lock(struct bnx2x *bp);
  345. /**
  346. * bnx2x_set_eth_mac - configure eth MAC address in the HW
  347. *
  348. * @bp: driver handle
  349. * @set: set or clear
  350. *
  351. * Configures according to the value in netdev->dev_addr.
  352. */
  353. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
  354. /**
  355. * bnx2x_set_rx_mode - set MAC filtering configurations.
  356. *
  357. * @dev: netdevice
  358. *
  359. * called with netif_tx_lock from dev_mcast.c
  360. * If bp->state is OPEN, should be called with
  361. * netif_addr_lock_bh()
  362. */
  363. void bnx2x_set_rx_mode(struct net_device *dev);
  364. /**
  365. * bnx2x_set_storm_rx_mode - configure MAC filtering rules in a FW.
  366. *
  367. * @bp: driver handle
  368. *
  369. * If bp->state is OPEN, should be called with
  370. * netif_addr_lock_bh().
  371. */
  372. int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
  373. /**
  374. * bnx2x_set_q_rx_mode - configures rx_mode for a single queue.
  375. *
  376. * @bp: driver handle
  377. * @cl_id: client id
  378. * @rx_mode_flags: rx mode configuration
  379. * @rx_accept_flags: rx accept configuration
  380. * @tx_accept_flags: tx accept configuration (tx switch)
  381. * @ramrod_flags: ramrod configuration
  382. */
  383. int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  384. unsigned long rx_mode_flags,
  385. unsigned long rx_accept_flags,
  386. unsigned long tx_accept_flags,
  387. unsigned long ramrod_flags);
  388. /* Parity errors related */
  389. void bnx2x_set_pf_load(struct bnx2x *bp);
  390. bool bnx2x_clear_pf_load(struct bnx2x *bp);
  391. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
  392. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
  393. void bnx2x_set_reset_in_progress(struct bnx2x *bp);
  394. void bnx2x_set_reset_global(struct bnx2x *bp);
  395. void bnx2x_disable_close_the_gate(struct bnx2x *bp);
  396. int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
  397. /**
  398. * bnx2x_sp_event - handle ramrods completion.
  399. *
  400. * @fp: fastpath handle for the event
  401. * @rr_cqe: eth_rx_cqe
  402. */
  403. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
  404. /**
  405. * bnx2x_ilt_set_info - prepare ILT configurations.
  406. *
  407. * @bp: driver handle
  408. */
  409. void bnx2x_ilt_set_info(struct bnx2x *bp);
  410. /**
  411. * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
  412. * and TM.
  413. *
  414. * @bp: driver handle
  415. */
  416. void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
  417. /**
  418. * bnx2x_dcbx_init - initialize dcbx protocol.
  419. *
  420. * @bp: driver handle
  421. */
  422. void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
  423. /**
  424. * bnx2x_set_power_state - set power state to the requested value.
  425. *
  426. * @bp: driver handle
  427. * @state: required state D0 or D3hot
  428. *
  429. * Currently only D0 and D3hot are supported.
  430. */
  431. int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
  432. /**
  433. * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
  434. *
  435. * @bp: driver handle
  436. * @value: new value
  437. */
  438. void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
  439. /* Error handling */
  440. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
  441. /* validate currect fw is loaded */
  442. bool bnx2x_test_firmware_version(struct bnx2x *bp, bool is_err);
  443. /* dev_close main block */
  444. int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
  445. /* dev_open main block */
  446. int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
  447. /* hard_xmit callback */
  448. netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
  449. /* setup_tc callback */
  450. int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
  451. int bnx2x_get_vf_config(struct net_device *dev, int vf,
  452. struct ifla_vf_info *ivi);
  453. int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
  454. int bnx2x_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan, u8 qos);
  455. /* select_queue callback */
  456. u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
  457. static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
  458. struct bnx2x_fastpath *fp,
  459. u16 bd_prod, u16 rx_comp_prod,
  460. u16 rx_sge_prod)
  461. {
  462. struct ustorm_eth_rx_producers rx_prods = {0};
  463. u32 i;
  464. /* Update producers */
  465. rx_prods.bd_prod = bd_prod;
  466. rx_prods.cqe_prod = rx_comp_prod;
  467. rx_prods.sge_prod = rx_sge_prod;
  468. /* Make sure that the BD and SGE data is updated before updating the
  469. * producers since FW might read the BD/SGE right after the producer
  470. * is updated.
  471. * This is only applicable for weak-ordered memory model archs such
  472. * as IA-64. The following barrier is also mandatory since FW will
  473. * assumes BDs must have buffers.
  474. */
  475. wmb();
  476. for (i = 0; i < sizeof(rx_prods)/4; i++)
  477. REG_WR(bp, fp->ustorm_rx_prods_offset + i*4,
  478. ((u32 *)&rx_prods)[i]);
  479. mmiowb(); /* keep prod updates ordered */
  480. DP(NETIF_MSG_RX_STATUS,
  481. "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
  482. fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
  483. }
  484. /* reload helper */
  485. int bnx2x_reload_if_running(struct net_device *dev);
  486. int bnx2x_change_mac_addr(struct net_device *dev, void *p);
  487. /* NAPI poll Rx part */
  488. int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget);
  489. /* NAPI poll Tx part */
  490. int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
  491. /* suspend/resume callbacks */
  492. int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
  493. int bnx2x_resume(struct pci_dev *pdev);
  494. /* Release IRQ vectors */
  495. void bnx2x_free_irq(struct bnx2x *bp);
  496. void bnx2x_free_fp_mem_cnic(struct bnx2x *bp);
  497. void bnx2x_free_fp_mem(struct bnx2x *bp);
  498. int bnx2x_alloc_fp_mem_cnic(struct bnx2x *bp);
  499. int bnx2x_alloc_fp_mem(struct bnx2x *bp);
  500. void bnx2x_init_rx_rings(struct bnx2x *bp);
  501. void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
  502. void bnx2x_free_skbs_cnic(struct bnx2x *bp);
  503. void bnx2x_free_skbs(struct bnx2x *bp);
  504. void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
  505. void bnx2x_netif_start(struct bnx2x *bp);
  506. int bnx2x_load_cnic(struct bnx2x *bp);
  507. /**
  508. * bnx2x_enable_msix - set msix configuration.
  509. *
  510. * @bp: driver handle
  511. *
  512. * fills msix_table, requests vectors, updates num_queues
  513. * according to number of available vectors.
  514. */
  515. int bnx2x_enable_msix(struct bnx2x *bp);
  516. /**
  517. * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
  518. *
  519. * @bp: driver handle
  520. */
  521. int bnx2x_enable_msi(struct bnx2x *bp);
  522. /**
  523. * bnx2x_poll - NAPI callback
  524. *
  525. * @napi: napi structure
  526. * @budget:
  527. *
  528. */
  529. int bnx2x_poll(struct napi_struct *napi, int budget);
  530. /**
  531. * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
  532. *
  533. * @bp: driver handle
  534. */
  535. int bnx2x_alloc_mem_bp(struct bnx2x *bp);
  536. /**
  537. * bnx2x_free_mem_bp - release memories outsize main driver structure
  538. *
  539. * @bp: driver handle
  540. */
  541. void bnx2x_free_mem_bp(struct bnx2x *bp);
  542. /**
  543. * bnx2x_change_mtu - change mtu netdev callback
  544. *
  545. * @dev: net device
  546. * @new_mtu: requested mtu
  547. *
  548. */
  549. int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
  550. #ifdef NETDEV_FCOE_WWNN
  551. /**
  552. * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
  553. *
  554. * @dev: net_device
  555. * @wwn: output buffer
  556. * @type: WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
  557. *
  558. */
  559. int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
  560. #endif
  561. netdev_features_t bnx2x_fix_features(struct net_device *dev,
  562. netdev_features_t features);
  563. int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
  564. /**
  565. * bnx2x_tx_timeout - tx timeout netdev callback
  566. *
  567. * @dev: net device
  568. */
  569. void bnx2x_tx_timeout(struct net_device *dev);
  570. /*********************** Inlines **********************************/
  571. /*********************** Fast path ********************************/
  572. static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
  573. {
  574. barrier(); /* status block is written to by the chip */
  575. fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
  576. }
  577. static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
  578. u8 segment, u16 index, u8 op,
  579. u8 update, u32 igu_addr)
  580. {
  581. struct igu_regular cmd_data = {0};
  582. cmd_data.sb_id_and_flags =
  583. ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
  584. (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
  585. (update << IGU_REGULAR_BUPDATE_SHIFT) |
  586. (op << IGU_REGULAR_ENABLE_INT_SHIFT));
  587. DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
  588. cmd_data.sb_id_and_flags, igu_addr);
  589. REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
  590. /* Make sure that ACK is written */
  591. mmiowb();
  592. barrier();
  593. }
  594. static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
  595. u8 storm, u16 index, u8 op, u8 update)
  596. {
  597. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  598. COMMAND_REG_INT_ACK);
  599. struct igu_ack_register igu_ack;
  600. igu_ack.status_block_index = index;
  601. igu_ack.sb_id_and_flags =
  602. ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
  603. (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
  604. (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
  605. (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
  606. REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
  607. /* Make sure that ACK is written */
  608. mmiowb();
  609. barrier();
  610. }
  611. static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
  612. u16 index, u8 op, u8 update)
  613. {
  614. if (bp->common.int_block == INT_BLOCK_HC)
  615. bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
  616. else {
  617. u8 segment;
  618. if (CHIP_INT_MODE_IS_BC(bp))
  619. segment = storm;
  620. else if (igu_sb_id != bp->igu_dsb_id)
  621. segment = IGU_SEG_ACCESS_DEF;
  622. else if (storm == ATTENTION_ID)
  623. segment = IGU_SEG_ACCESS_ATTN;
  624. else
  625. segment = IGU_SEG_ACCESS_DEF;
  626. bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
  627. }
  628. }
  629. static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
  630. {
  631. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  632. COMMAND_REG_SIMD_MASK);
  633. u32 result = REG_RD(bp, hc_addr);
  634. barrier();
  635. return result;
  636. }
  637. static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
  638. {
  639. u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
  640. u32 result = REG_RD(bp, igu_addr);
  641. DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
  642. result, igu_addr);
  643. barrier();
  644. return result;
  645. }
  646. static inline u16 bnx2x_ack_int(struct bnx2x *bp)
  647. {
  648. barrier();
  649. if (bp->common.int_block == INT_BLOCK_HC)
  650. return bnx2x_hc_ack_int(bp);
  651. else
  652. return bnx2x_igu_ack_int(bp);
  653. }
  654. static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
  655. {
  656. /* Tell compiler that consumer and producer can change */
  657. barrier();
  658. return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
  659. }
  660. static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
  661. struct bnx2x_fp_txdata *txdata)
  662. {
  663. s16 used;
  664. u16 prod;
  665. u16 cons;
  666. prod = txdata->tx_bd_prod;
  667. cons = txdata->tx_bd_cons;
  668. used = SUB_S16(prod, cons);
  669. #ifdef BNX2X_STOP_ON_ERROR
  670. WARN_ON(used < 0);
  671. WARN_ON(used > txdata->tx_ring_size);
  672. WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
  673. #endif
  674. return (s16)(txdata->tx_ring_size) - used;
  675. }
  676. static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
  677. {
  678. u16 hw_cons;
  679. /* Tell compiler that status block fields can change */
  680. barrier();
  681. hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
  682. return hw_cons != txdata->tx_pkt_cons;
  683. }
  684. static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
  685. {
  686. u8 cos;
  687. for_each_cos_in_tx_queue(fp, cos)
  688. if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
  689. return true;
  690. return false;
  691. }
  692. static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
  693. {
  694. u16 rx_cons_sb;
  695. /* Tell compiler that status block fields can change */
  696. barrier();
  697. rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
  698. if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
  699. rx_cons_sb++;
  700. return (fp->rx_comp_cons != rx_cons_sb);
  701. }
  702. /**
  703. * bnx2x_tx_disable - disables tx from stack point of view
  704. *
  705. * @bp: driver handle
  706. */
  707. static inline void bnx2x_tx_disable(struct bnx2x *bp)
  708. {
  709. netif_tx_disable(bp->dev);
  710. netif_carrier_off(bp->dev);
  711. }
  712. static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
  713. struct bnx2x_fastpath *fp, u16 index)
  714. {
  715. struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
  716. struct page *page = sw_buf->page;
  717. struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
  718. /* Skip "next page" elements */
  719. if (!page)
  720. return;
  721. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
  722. SGE_PAGES, DMA_FROM_DEVICE);
  723. __free_pages(page, PAGES_PER_SGE_SHIFT);
  724. sw_buf->page = NULL;
  725. sge->addr_hi = 0;
  726. sge->addr_lo = 0;
  727. }
  728. static inline void bnx2x_add_all_napi_cnic(struct bnx2x *bp)
  729. {
  730. int i;
  731. /* Add NAPI objects */
  732. for_each_rx_queue_cnic(bp, i)
  733. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  734. bnx2x_poll, NAPI_POLL_WEIGHT);
  735. }
  736. static inline void bnx2x_add_all_napi(struct bnx2x *bp)
  737. {
  738. int i;
  739. /* Add NAPI objects */
  740. for_each_eth_queue(bp, i)
  741. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  742. bnx2x_poll, NAPI_POLL_WEIGHT);
  743. }
  744. static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
  745. {
  746. int i;
  747. for_each_rx_queue_cnic(bp, i)
  748. netif_napi_del(&bnx2x_fp(bp, i, napi));
  749. }
  750. static inline void bnx2x_del_all_napi(struct bnx2x *bp)
  751. {
  752. int i;
  753. for_each_eth_queue(bp, i)
  754. netif_napi_del(&bnx2x_fp(bp, i, napi));
  755. }
  756. int bnx2x_set_int_mode(struct bnx2x *bp);
  757. static inline void bnx2x_disable_msi(struct bnx2x *bp)
  758. {
  759. if (bp->flags & USING_MSIX_FLAG) {
  760. pci_disable_msix(bp->pdev);
  761. bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
  762. } else if (bp->flags & USING_MSI_FLAG) {
  763. pci_disable_msi(bp->pdev);
  764. bp->flags &= ~USING_MSI_FLAG;
  765. }
  766. }
  767. static inline int bnx2x_calc_num_queues(struct bnx2x *bp)
  768. {
  769. return num_queues ?
  770. min_t(int, num_queues, BNX2X_MAX_QUEUES(bp)) :
  771. min_t(int, netif_get_num_default_rss_queues(),
  772. BNX2X_MAX_QUEUES(bp));
  773. }
  774. static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
  775. {
  776. int i, j;
  777. for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
  778. int idx = RX_SGE_CNT * i - 1;
  779. for (j = 0; j < 2; j++) {
  780. BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
  781. idx--;
  782. }
  783. }
  784. }
  785. static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
  786. {
  787. /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
  788. memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
  789. /* Clear the two last indices in the page to 1:
  790. these are the indices that correspond to the "next" element,
  791. hence will never be indicated and should be removed from
  792. the calculations. */
  793. bnx2x_clear_sge_mask_next_elems(fp);
  794. }
  795. /* note that we are not allocating a new buffer,
  796. * we are just moving one from cons to prod
  797. * we are not creating a new mapping,
  798. * so there is no need to check for dma_mapping_error().
  799. */
  800. static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
  801. u16 cons, u16 prod)
  802. {
  803. struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
  804. struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
  805. struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
  806. struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
  807. dma_unmap_addr_set(prod_rx_buf, mapping,
  808. dma_unmap_addr(cons_rx_buf, mapping));
  809. prod_rx_buf->data = cons_rx_buf->data;
  810. *prod_bd = *cons_bd;
  811. }
  812. /************************* Init ******************************************/
  813. /* returns func by VN for current port */
  814. static inline int func_by_vn(struct bnx2x *bp, int vn)
  815. {
  816. return 2 * vn + BP_PORT(bp);
  817. }
  818. static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
  819. {
  820. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, config_hash);
  821. }
  822. /**
  823. * bnx2x_func_start - init function
  824. *
  825. * @bp: driver handle
  826. *
  827. * Must be called before sending CLIENT_SETUP for the first client.
  828. */
  829. static inline int bnx2x_func_start(struct bnx2x *bp)
  830. {
  831. struct bnx2x_func_state_params func_params = {NULL};
  832. struct bnx2x_func_start_params *start_params =
  833. &func_params.params.start;
  834. /* Prepare parameters for function state transitions */
  835. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  836. func_params.f_obj = &bp->func_obj;
  837. func_params.cmd = BNX2X_F_CMD_START;
  838. /* Function parameters */
  839. start_params->mf_mode = bp->mf_mode;
  840. start_params->sd_vlan_tag = bp->mf_ov;
  841. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
  842. start_params->network_cos_mode = STATIC_COS;
  843. else /* CHIP_IS_E1X */
  844. start_params->network_cos_mode = FW_WRR;
  845. start_params->gre_tunnel_mode = IPGRE_TUNNEL;
  846. start_params->gre_tunnel_rss = GRE_INNER_HEADERS_RSS;
  847. return bnx2x_func_state_change(bp, &func_params);
  848. }
  849. /**
  850. * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
  851. *
  852. * @fw_hi: pointer to upper part
  853. * @fw_mid: pointer to middle part
  854. * @fw_lo: pointer to lower part
  855. * @mac: pointer to MAC address
  856. */
  857. static inline void bnx2x_set_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
  858. __le16 *fw_lo, u8 *mac)
  859. {
  860. ((u8 *)fw_hi)[0] = mac[1];
  861. ((u8 *)fw_hi)[1] = mac[0];
  862. ((u8 *)fw_mid)[0] = mac[3];
  863. ((u8 *)fw_mid)[1] = mac[2];
  864. ((u8 *)fw_lo)[0] = mac[5];
  865. ((u8 *)fw_lo)[1] = mac[4];
  866. }
  867. static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
  868. struct bnx2x_fastpath *fp, int last)
  869. {
  870. int i;
  871. if (fp->disable_tpa)
  872. return;
  873. for (i = 0; i < last; i++)
  874. bnx2x_free_rx_sge(bp, fp, i);
  875. }
  876. static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
  877. {
  878. int i;
  879. for (i = 1; i <= NUM_RX_RINGS; i++) {
  880. struct eth_rx_bd *rx_bd;
  881. rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
  882. rx_bd->addr_hi =
  883. cpu_to_le32(U64_HI(fp->rx_desc_mapping +
  884. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  885. rx_bd->addr_lo =
  886. cpu_to_le32(U64_LO(fp->rx_desc_mapping +
  887. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  888. }
  889. }
  890. /* Statistics ID are global per chip/path, while Client IDs for E1x are per
  891. * port.
  892. */
  893. static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
  894. {
  895. struct bnx2x *bp = fp->bp;
  896. if (!CHIP_IS_E1x(bp)) {
  897. /* there are special statistics counters for FCoE 136..140 */
  898. if (IS_FCOE_FP(fp))
  899. return bp->cnic_base_cl_id + (bp->pf_num >> 1);
  900. return fp->cl_id;
  901. }
  902. return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
  903. }
  904. static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
  905. bnx2x_obj_type obj_type)
  906. {
  907. struct bnx2x *bp = fp->bp;
  908. /* Configure classification DBs */
  909. bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
  910. fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
  911. bnx2x_sp_mapping(bp, mac_rdata),
  912. BNX2X_FILTER_MAC_PENDING,
  913. &bp->sp_state, obj_type,
  914. &bp->macs_pool);
  915. }
  916. /**
  917. * bnx2x_get_path_func_num - get number of active functions
  918. *
  919. * @bp: driver handle
  920. *
  921. * Calculates the number of active (not hidden) functions on the
  922. * current path.
  923. */
  924. static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
  925. {
  926. u8 func_num = 0, i;
  927. /* 57710 has only one function per-port */
  928. if (CHIP_IS_E1(bp))
  929. return 1;
  930. /* Calculate a number of functions enabled on the current
  931. * PATH/PORT.
  932. */
  933. if (CHIP_REV_IS_SLOW(bp)) {
  934. if (IS_MF(bp))
  935. func_num = 4;
  936. else
  937. func_num = 2;
  938. } else {
  939. for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
  940. u32 func_config =
  941. MF_CFG_RD(bp,
  942. func_mf_config[BP_PORT(bp) + 2 * i].
  943. config);
  944. func_num +=
  945. ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
  946. }
  947. }
  948. WARN_ON(!func_num);
  949. return func_num;
  950. }
  951. static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
  952. {
  953. /* RX_MODE controlling object */
  954. bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
  955. /* multicast configuration controlling object */
  956. bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
  957. BP_FUNC(bp), BP_FUNC(bp),
  958. bnx2x_sp(bp, mcast_rdata),
  959. bnx2x_sp_mapping(bp, mcast_rdata),
  960. BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
  961. BNX2X_OBJ_TYPE_RX);
  962. /* Setup CAM credit pools */
  963. bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
  964. bnx2x_get_path_func_num(bp));
  965. bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_ABS_FUNC(bp)>>1,
  966. bnx2x_get_path_func_num(bp));
  967. /* RSS configuration object */
  968. bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
  969. bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
  970. bnx2x_sp(bp, rss_rdata),
  971. bnx2x_sp_mapping(bp, rss_rdata),
  972. BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
  973. BNX2X_OBJ_TYPE_RX);
  974. }
  975. static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
  976. {
  977. if (CHIP_IS_E1x(fp->bp))
  978. return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
  979. else
  980. return fp->cl_id;
  981. }
  982. u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
  983. static inline void bnx2x_init_txdata(struct bnx2x *bp,
  984. struct bnx2x_fp_txdata *txdata, u32 cid,
  985. int txq_index, __le16 *tx_cons_sb,
  986. struct bnx2x_fastpath *fp)
  987. {
  988. txdata->cid = cid;
  989. txdata->txq_index = txq_index;
  990. txdata->tx_cons_sb = tx_cons_sb;
  991. txdata->parent_fp = fp;
  992. txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
  993. DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
  994. txdata->cid, txdata->txq_index);
  995. }
  996. static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
  997. {
  998. return bp->cnic_base_cl_id + cl_idx +
  999. (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
  1000. }
  1001. static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
  1002. {
  1003. /* the 'first' id is allocated for the cnic */
  1004. return bp->base_fw_ndsb;
  1005. }
  1006. static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
  1007. {
  1008. return bp->igu_base_sb;
  1009. }
  1010. static inline void bnx2x_init_fcoe_fp(struct bnx2x *bp)
  1011. {
  1012. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  1013. unsigned long q_type = 0;
  1014. bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
  1015. bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
  1016. BNX2X_FCOE_ETH_CL_ID_IDX);
  1017. bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
  1018. bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
  1019. bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
  1020. bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
  1021. bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
  1022. fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
  1023. fp);
  1024. DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
  1025. /* qZone id equals to FW (per path) client id */
  1026. bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
  1027. /* init shortcut */
  1028. bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
  1029. bnx2x_rx_ustorm_prods_offset(fp);
  1030. /* Configure Queue State object */
  1031. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  1032. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  1033. /* No multi-CoS for FCoE L2 client */
  1034. BUG_ON(fp->max_cos != 1);
  1035. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
  1036. &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  1037. bnx2x_sp_mapping(bp, q_rdata), q_type);
  1038. DP(NETIF_MSG_IFUP,
  1039. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  1040. fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  1041. fp->igu_sb_id);
  1042. }
  1043. static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
  1044. struct bnx2x_fp_txdata *txdata)
  1045. {
  1046. int cnt = 1000;
  1047. while (bnx2x_has_tx_work_unload(txdata)) {
  1048. if (!cnt) {
  1049. BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
  1050. txdata->txq_index, txdata->tx_pkt_prod,
  1051. txdata->tx_pkt_cons);
  1052. #ifdef BNX2X_STOP_ON_ERROR
  1053. bnx2x_panic();
  1054. return -EBUSY;
  1055. #else
  1056. break;
  1057. #endif
  1058. }
  1059. cnt--;
  1060. usleep_range(1000, 2000);
  1061. }
  1062. return 0;
  1063. }
  1064. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1065. static inline void __storm_memset_struct(struct bnx2x *bp,
  1066. u32 addr, size_t size, u32 *data)
  1067. {
  1068. int i;
  1069. for (i = 0; i < size/4; i++)
  1070. REG_WR(bp, addr + (i * 4), data[i]);
  1071. }
  1072. /**
  1073. * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
  1074. *
  1075. * @bp: driver handle
  1076. * @mask: bits that need to be cleared
  1077. */
  1078. static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
  1079. {
  1080. int tout = 5000; /* Wait for 5 secs tops */
  1081. while (tout--) {
  1082. smp_mb();
  1083. netif_addr_lock_bh(bp->dev);
  1084. if (!(bp->sp_state & mask)) {
  1085. netif_addr_unlock_bh(bp->dev);
  1086. return true;
  1087. }
  1088. netif_addr_unlock_bh(bp->dev);
  1089. usleep_range(1000, 2000);
  1090. }
  1091. smp_mb();
  1092. netif_addr_lock_bh(bp->dev);
  1093. if (bp->sp_state & mask) {
  1094. BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
  1095. bp->sp_state, mask);
  1096. netif_addr_unlock_bh(bp->dev);
  1097. return false;
  1098. }
  1099. netif_addr_unlock_bh(bp->dev);
  1100. return true;
  1101. }
  1102. /**
  1103. * bnx2x_set_ctx_validation - set CDU context validation values
  1104. *
  1105. * @bp: driver handle
  1106. * @cxt: context of the connection on the host memory
  1107. * @cid: SW CID of the connection to be configured
  1108. */
  1109. void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
  1110. u32 cid);
  1111. void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
  1112. u8 sb_index, u8 disable, u16 usec);
  1113. void bnx2x_acquire_phy_lock(struct bnx2x *bp);
  1114. void bnx2x_release_phy_lock(struct bnx2x *bp);
  1115. /**
  1116. * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
  1117. *
  1118. * @bp: driver handle
  1119. * @mf_cfg: MF configuration
  1120. *
  1121. */
  1122. static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
  1123. {
  1124. u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
  1125. FUNC_MF_CFG_MAX_BW_SHIFT;
  1126. if (!max_cfg) {
  1127. DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
  1128. "Max BW configured to 0 - using 100 instead\n");
  1129. max_cfg = 100;
  1130. }
  1131. return max_cfg;
  1132. }
  1133. /* checks if HW supports GRO for given MTU */
  1134. static inline bool bnx2x_mtu_allows_gro(int mtu)
  1135. {
  1136. /* gro frags per page */
  1137. int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
  1138. /*
  1139. * 1. number of frags should not grow above MAX_SKB_FRAGS
  1140. * 2. frag must fit the page
  1141. */
  1142. return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
  1143. }
  1144. /**
  1145. * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
  1146. *
  1147. * @bp: driver handle
  1148. *
  1149. */
  1150. void bnx2x_get_iscsi_info(struct bnx2x *bp);
  1151. /**
  1152. * bnx2x_link_sync_notify - send notification to other functions.
  1153. *
  1154. * @bp: driver handle
  1155. *
  1156. */
  1157. static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
  1158. {
  1159. int func;
  1160. int vn;
  1161. /* Set the attention towards other drivers on the same port */
  1162. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1163. if (vn == BP_VN(bp))
  1164. continue;
  1165. func = func_by_vn(bp, vn);
  1166. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
  1167. (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
  1168. }
  1169. }
  1170. /**
  1171. * bnx2x_update_drv_flags - update flags in shmem
  1172. *
  1173. * @bp: driver handle
  1174. * @flags: flags to update
  1175. * @set: set or clear
  1176. *
  1177. */
  1178. static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
  1179. {
  1180. if (SHMEM2_HAS(bp, drv_flags)) {
  1181. u32 drv_flags;
  1182. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1183. drv_flags = SHMEM2_RD(bp, drv_flags);
  1184. if (set)
  1185. SET_FLAGS(drv_flags, flags);
  1186. else
  1187. RESET_FLAGS(drv_flags, flags);
  1188. SHMEM2_WR(bp, drv_flags, drv_flags);
  1189. DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
  1190. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1191. }
  1192. }
  1193. static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
  1194. {
  1195. if (is_valid_ether_addr(addr) ||
  1196. (is_zero_ether_addr(addr) &&
  1197. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))))
  1198. return true;
  1199. return false;
  1200. }
  1201. /**
  1202. * bnx2x_fill_fw_str - Fill buffer with FW version string
  1203. *
  1204. * @bp: driver handle
  1205. * @buf: character buffer to fill with the fw name
  1206. * @buf_len: length of the above buffer
  1207. *
  1208. */
  1209. void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
  1210. int bnx2x_drain_tx_queues(struct bnx2x *bp);
  1211. void bnx2x_squeeze_objects(struct bnx2x *bp);
  1212. #endif /* BNX2X_CMN_H */