cx231xx-avcore.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/tuner.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include <media/v4l2-chip-ident.h>
  32. #include "cx231xx.h"
  33. #include "cx231xx-dif.h"
  34. #define TUNER_MODE_FM_RADIO 0
  35. /******************************************************************************
  36. -: BLOCK ARRANGEMENT :-
  37. I2S block ----------------------|
  38. [I2S audio] |
  39. |
  40. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  41. [video & audio] | [Audio]
  42. |
  43. |-> Cx25840 --> Video
  44. [Video]
  45. *******************************************************************************/
  46. /******************************************************************************
  47. * VERVE REGISTER *
  48. * *
  49. ******************************************************************************/
  50. static int verve_write_byte(struct cx231xx *dev, u8 saddr, u8 data)
  51. {
  52. return cx231xx_write_i2c_data(dev, VERVE_I2C_ADDRESS,
  53. saddr, 1, data, 1);
  54. }
  55. static int verve_read_byte(struct cx231xx *dev, u8 saddr, u8 *data)
  56. {
  57. int status;
  58. u32 temp = 0;
  59. status = cx231xx_read_i2c_data(dev, VERVE_I2C_ADDRESS,
  60. saddr, 1, &temp, 1);
  61. *data = (u8) temp;
  62. return status;
  63. }
  64. void initGPIO(struct cx231xx *dev)
  65. {
  66. u32 _gpio_direction = 0;
  67. u32 value = 0;
  68. u8 val = 0;
  69. _gpio_direction = _gpio_direction & 0xFC0003FF;
  70. _gpio_direction = _gpio_direction | 0x03FDFC00;
  71. cx231xx_send_gpio_cmd(dev, _gpio_direction, (u8 *)&value, 4, 0, 0);
  72. verve_read_byte(dev, 0x07, &val);
  73. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  74. verve_write_byte(dev, 0x07, 0xF4);
  75. verve_read_byte(dev, 0x07, &val);
  76. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  77. cx231xx_capture_start(dev, 1, Vbi);
  78. cx231xx_mode_register(dev, EP_MODE_SET, 0x0500FE00);
  79. cx231xx_mode_register(dev, GBULK_BIT_EN, 0xFFFDFFFF);
  80. }
  81. void uninitGPIO(struct cx231xx *dev)
  82. {
  83. u8 value[4] = { 0, 0, 0, 0 };
  84. cx231xx_capture_start(dev, 0, Vbi);
  85. verve_write_byte(dev, 0x07, 0x14);
  86. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  87. 0x68, value, 4);
  88. }
  89. /******************************************************************************
  90. * A F E - B L O C K C O N T R O L functions *
  91. * [ANALOG FRONT END] *
  92. ******************************************************************************/
  93. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  94. {
  95. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  96. saddr, 2, data, 1);
  97. }
  98. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  99. {
  100. int status;
  101. u32 temp = 0;
  102. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  103. saddr, 2, &temp, 1);
  104. *data = (u8) temp;
  105. return status;
  106. }
  107. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  108. {
  109. int status = 0;
  110. u8 temp = 0;
  111. u8 afe_power_status = 0;
  112. int i = 0;
  113. /* super block initialize */
  114. temp = (u8) (ref_count & 0xff);
  115. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  116. if (status < 0)
  117. return status;
  118. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  119. if (status < 0)
  120. return status;
  121. temp = (u8) ((ref_count & 0x300) >> 8);
  122. temp |= 0x40;
  123. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  124. if (status < 0)
  125. return status;
  126. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  127. if (status < 0)
  128. return status;
  129. /* enable pll */
  130. while (afe_power_status != 0x18) {
  131. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  132. if (status < 0) {
  133. cx231xx_info(
  134. ": Init Super Block failed in send cmd\n");
  135. break;
  136. }
  137. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  138. afe_power_status &= 0xff;
  139. if (status < 0) {
  140. cx231xx_info(
  141. ": Init Super Block failed in receive cmd\n");
  142. break;
  143. }
  144. i++;
  145. if (i == 10) {
  146. cx231xx_info(
  147. ": Init Super Block force break in loop !!!!\n");
  148. status = -1;
  149. break;
  150. }
  151. }
  152. if (status < 0)
  153. return status;
  154. /* start tuning filter */
  155. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  156. if (status < 0)
  157. return status;
  158. msleep(5);
  159. /* exit tuning */
  160. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  161. return status;
  162. }
  163. int cx231xx_afe_init_channels(struct cx231xx *dev)
  164. {
  165. int status = 0;
  166. /* power up all 3 channels, clear pd_buffer */
  167. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  168. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  169. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  170. /* Enable quantizer calibration */
  171. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  172. /* channel initialize, force modulator (fb) reset */
  173. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  174. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  175. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  176. /* start quantilizer calibration */
  177. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  178. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  179. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  180. msleep(5);
  181. /* exit modulator (fb) reset */
  182. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  183. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  184. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  185. /* enable the pre_clamp in each channel for single-ended input */
  186. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  187. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  188. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  189. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  190. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  191. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  192. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  193. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  194. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  195. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  196. /* dynamic element matching off */
  197. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  198. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  199. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  200. return status;
  201. }
  202. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  203. {
  204. u8 c_value = 0;
  205. int status = 0;
  206. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  207. c_value &= (~(0x50));
  208. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  209. return status;
  210. }
  211. /*
  212. The Analog Front End in Cx231xx has 3 channels. These
  213. channels are used to share between different inputs
  214. like tuner, s-video and composite inputs.
  215. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  216. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  217. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  218. */
  219. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  220. {
  221. u8 ch1_setting = (u8) input_mux;
  222. u8 ch2_setting = (u8) (input_mux >> 8);
  223. u8 ch3_setting = (u8) (input_mux >> 16);
  224. int status = 0;
  225. u8 value = 0;
  226. if (ch1_setting != 0) {
  227. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  228. value &= ~INPUT_SEL_MASK;
  229. value |= (ch1_setting - 1) << 4;
  230. value &= 0xff;
  231. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  232. }
  233. if (ch2_setting != 0) {
  234. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  235. value &= ~INPUT_SEL_MASK;
  236. value |= (ch2_setting - 1) << 4;
  237. value &= 0xff;
  238. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  239. }
  240. /* For ch3_setting, the value to put in the register is
  241. 7 less than the input number */
  242. if (ch3_setting != 0) {
  243. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  244. value &= ~INPUT_SEL_MASK;
  245. value |= (ch3_setting - 1) << 4;
  246. value &= 0xff;
  247. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  248. }
  249. return status;
  250. }
  251. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  252. {
  253. int status = 0;
  254. /*
  255. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  256. * Currently, only baseband works.
  257. */
  258. switch (mode) {
  259. case AFE_MODE_LOW_IF:
  260. cx231xx_Setup_AFE_for_LowIF(dev);
  261. break;
  262. case AFE_MODE_BASEBAND:
  263. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  264. break;
  265. case AFE_MODE_EU_HI_IF:
  266. /* SetupAFEforEuHiIF(); */
  267. break;
  268. case AFE_MODE_US_HI_IF:
  269. /* SetupAFEforUsHiIF(); */
  270. break;
  271. case AFE_MODE_JAPAN_HI_IF:
  272. /* SetupAFEforJapanHiIF(); */
  273. break;
  274. }
  275. if ((mode != dev->afe_mode) &&
  276. (dev->video_input == CX231XX_VMUX_TELEVISION))
  277. status = cx231xx_afe_adjust_ref_count(dev,
  278. CX231XX_VMUX_TELEVISION);
  279. dev->afe_mode = mode;
  280. return status;
  281. }
  282. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  283. enum AV_MODE avmode)
  284. {
  285. u8 afe_power_status = 0;
  286. int status = 0;
  287. switch (dev->model) {
  288. case CX231XX_BOARD_CNXT_CARRAERA:
  289. case CX231XX_BOARD_CNXT_RDE_250:
  290. case CX231XX_BOARD_CNXT_SHELBY:
  291. case CX231XX_BOARD_CNXT_RDU_250:
  292. case CX231XX_BOARD_CNXT_RDE_253S:
  293. case CX231XX_BOARD_CNXT_RDU_253S:
  294. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  295. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  296. case CX231XX_BOARD_HAUPPAUGE_USBLIVE2:
  297. case CX231XX_BOARD_PV_PLAYTV_USB_HYBRID:
  298. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_PAL:
  299. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_NTSC:
  300. case CX231XX_BOARD_OTG102:
  301. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  302. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  303. FLD_PWRDN_ENABLE_PLL)) {
  304. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  305. FLD_PWRDN_TUNING_BIAS |
  306. FLD_PWRDN_ENABLE_PLL);
  307. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  308. &afe_power_status);
  309. if (status < 0)
  310. break;
  311. }
  312. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  313. 0x00);
  314. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  315. 0x00);
  316. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  317. 0x00);
  318. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  319. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  320. 0x70);
  321. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  322. 0x70);
  323. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  324. 0x70);
  325. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  326. &afe_power_status);
  327. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  328. FLD_PWRDN_PD_BIAS |
  329. FLD_PWRDN_PD_TUNECK;
  330. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  331. afe_power_status);
  332. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  333. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  334. FLD_PWRDN_ENABLE_PLL)) {
  335. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  336. FLD_PWRDN_TUNING_BIAS |
  337. FLD_PWRDN_ENABLE_PLL);
  338. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  339. &afe_power_status);
  340. if (status < 0)
  341. break;
  342. }
  343. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  344. 0x00);
  345. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  346. 0x00);
  347. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  348. 0x00);
  349. } else {
  350. cx231xx_info("Invalid AV mode input\n");
  351. status = -1;
  352. }
  353. break;
  354. default:
  355. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  356. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  357. FLD_PWRDN_ENABLE_PLL)) {
  358. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  359. FLD_PWRDN_TUNING_BIAS |
  360. FLD_PWRDN_ENABLE_PLL);
  361. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  362. &afe_power_status);
  363. if (status < 0)
  364. break;
  365. }
  366. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  367. 0x40);
  368. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  369. 0x40);
  370. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  371. 0x00);
  372. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  373. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  374. 0x70);
  375. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  376. 0x70);
  377. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  378. 0x70);
  379. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  380. &afe_power_status);
  381. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  382. FLD_PWRDN_PD_BIAS |
  383. FLD_PWRDN_PD_TUNECK;
  384. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  385. afe_power_status);
  386. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  387. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  388. FLD_PWRDN_ENABLE_PLL)) {
  389. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  390. FLD_PWRDN_TUNING_BIAS |
  391. FLD_PWRDN_ENABLE_PLL);
  392. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  393. &afe_power_status);
  394. if (status < 0)
  395. break;
  396. }
  397. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  398. 0x00);
  399. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  400. 0x00);
  401. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  402. 0x40);
  403. } else {
  404. cx231xx_info("Invalid AV mode input\n");
  405. status = -1;
  406. }
  407. } /* switch */
  408. return status;
  409. }
  410. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  411. {
  412. u8 input_mode = 0;
  413. u8 ntf_mode = 0;
  414. int status = 0;
  415. dev->video_input = video_input;
  416. if (video_input == CX231XX_VMUX_TELEVISION) {
  417. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  418. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  419. &ntf_mode);
  420. } else {
  421. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  422. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  423. &ntf_mode);
  424. }
  425. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  426. switch (input_mode) {
  427. case SINGLE_ENDED:
  428. dev->afe_ref_count = 0x23C;
  429. break;
  430. case LOW_IF:
  431. dev->afe_ref_count = 0x24C;
  432. break;
  433. case EU_IF:
  434. dev->afe_ref_count = 0x258;
  435. break;
  436. case US_IF:
  437. dev->afe_ref_count = 0x260;
  438. break;
  439. default:
  440. break;
  441. }
  442. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  443. return status;
  444. }
  445. /******************************************************************************
  446. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  447. ******************************************************************************/
  448. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  449. {
  450. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  451. saddr, 2, data, 1);
  452. }
  453. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  454. {
  455. int status;
  456. u32 temp = 0;
  457. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  458. saddr, 2, &temp, 1);
  459. *data = (u8) temp;
  460. return status;
  461. }
  462. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  463. {
  464. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  465. saddr, 2, data, 4);
  466. }
  467. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  468. {
  469. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  470. saddr, 2, data, 4);
  471. }
  472. int cx231xx_check_fw(struct cx231xx *dev)
  473. {
  474. u8 temp = 0;
  475. int status = 0;
  476. status = vid_blk_read_byte(dev, DL_CTL_ADDRESS_LOW, &temp);
  477. if (status < 0)
  478. return status;
  479. else
  480. return temp;
  481. }
  482. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  483. {
  484. int status = 0;
  485. switch (INPUT(input)->type) {
  486. case CX231XX_VMUX_COMPOSITE1:
  487. case CX231XX_VMUX_SVIDEO:
  488. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  489. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  490. /* External AV */
  491. status = cx231xx_set_power_mode(dev,
  492. POLARIS_AVMODE_ENXTERNAL_AV);
  493. if (status < 0) {
  494. cx231xx_errdev("%s: set_power_mode : Failed to"
  495. " set Power - errCode [%d]!\n",
  496. __func__, status);
  497. return status;
  498. }
  499. }
  500. status = cx231xx_set_decoder_video_input(dev,
  501. INPUT(input)->type,
  502. INPUT(input)->vmux);
  503. break;
  504. case CX231XX_VMUX_TELEVISION:
  505. case CX231XX_VMUX_CABLE:
  506. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  507. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  508. /* Tuner */
  509. status = cx231xx_set_power_mode(dev,
  510. POLARIS_AVMODE_ANALOGT_TV);
  511. if (status < 0) {
  512. cx231xx_errdev("%s: set_power_mode:Failed"
  513. " to set Power - errCode [%d]!\n",
  514. __func__, status);
  515. return status;
  516. }
  517. }
  518. if (dev->tuner_type == TUNER_NXP_TDA18271)
  519. status = cx231xx_set_decoder_video_input(dev,
  520. CX231XX_VMUX_TELEVISION,
  521. INPUT(input)->vmux);
  522. else
  523. status = cx231xx_set_decoder_video_input(dev,
  524. CX231XX_VMUX_COMPOSITE1,
  525. INPUT(input)->vmux);
  526. break;
  527. default:
  528. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  529. __func__, INPUT(input)->type);
  530. break;
  531. }
  532. /* save the selection */
  533. dev->video_input = input;
  534. return status;
  535. }
  536. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  537. u8 pin_type, u8 input)
  538. {
  539. int status = 0;
  540. u32 value = 0;
  541. if (pin_type != dev->video_input) {
  542. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  543. if (status < 0) {
  544. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  545. "AFE input mux - errCode [%d]!\n",
  546. __func__, status);
  547. return status;
  548. }
  549. }
  550. /* call afe block to set video inputs */
  551. status = cx231xx_afe_set_input_mux(dev, input);
  552. if (status < 0) {
  553. cx231xx_errdev("%s: set_input_mux :Failed to set"
  554. " AFE input mux - errCode [%d]!\n",
  555. __func__, status);
  556. return status;
  557. }
  558. switch (pin_type) {
  559. case CX231XX_VMUX_COMPOSITE1:
  560. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  561. value |= (0 << 13) | (1 << 4);
  562. value &= ~(1 << 5);
  563. /* set [24:23] [22:15] to 0 */
  564. value &= (~(0x1ff8000));
  565. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  566. value |= 0x1000000;
  567. status = vid_blk_write_word(dev, AFE_CTRL, value);
  568. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  569. value |= (1 << 7);
  570. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  571. /* Set output mode */
  572. status = cx231xx_read_modify_write_i2c_dword(dev,
  573. VID_BLK_I2C_ADDRESS,
  574. OUT_CTRL1,
  575. FLD_OUT_MODE,
  576. dev->board.output_mode);
  577. /* Tell DIF object to go to baseband mode */
  578. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  579. if (status < 0) {
  580. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  581. " mode- errCode [%d]!\n",
  582. __func__, status);
  583. return status;
  584. }
  585. /* Read the DFE_CTRL1 register */
  586. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  587. /* enable the VBI_GATE_EN */
  588. value |= FLD_VBI_GATE_EN;
  589. /* Enable the auto-VGA enable */
  590. value |= FLD_VGA_AUTO_EN;
  591. /* Write it back */
  592. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  593. /* Disable auto config of registers */
  594. status = cx231xx_read_modify_write_i2c_dword(dev,
  595. VID_BLK_I2C_ADDRESS,
  596. MODE_CTRL, FLD_ACFG_DIS,
  597. cx231xx_set_field(FLD_ACFG_DIS, 1));
  598. /* Set CVBS input mode */
  599. status = cx231xx_read_modify_write_i2c_dword(dev,
  600. VID_BLK_I2C_ADDRESS,
  601. MODE_CTRL, FLD_INPUT_MODE,
  602. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  603. break;
  604. case CX231XX_VMUX_SVIDEO:
  605. /* Disable the use of DIF */
  606. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  607. /* set [24:23] [22:15] to 0 */
  608. value &= (~(0x1ff8000));
  609. /* set FUNC_MODE[24:23] = 2
  610. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  611. value |= 0x1000010;
  612. status = vid_blk_write_word(dev, AFE_CTRL, value);
  613. /* Tell DIF object to go to baseband mode */
  614. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  615. if (status < 0) {
  616. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  617. " mode- errCode [%d]!\n",
  618. __func__, status);
  619. return status;
  620. }
  621. /* Read the DFE_CTRL1 register */
  622. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  623. /* enable the VBI_GATE_EN */
  624. value |= FLD_VBI_GATE_EN;
  625. /* Enable the auto-VGA enable */
  626. value |= FLD_VGA_AUTO_EN;
  627. /* Write it back */
  628. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  629. /* Disable auto config of registers */
  630. status = cx231xx_read_modify_write_i2c_dword(dev,
  631. VID_BLK_I2C_ADDRESS,
  632. MODE_CTRL, FLD_ACFG_DIS,
  633. cx231xx_set_field(FLD_ACFG_DIS, 1));
  634. /* Set YC input mode */
  635. status = cx231xx_read_modify_write_i2c_dword(dev,
  636. VID_BLK_I2C_ADDRESS,
  637. MODE_CTRL,
  638. FLD_INPUT_MODE,
  639. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  640. /* Chroma to ADC2 */
  641. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  642. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  643. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  644. This sets them to use video
  645. rather than audio. Only one of the two will be in use. */
  646. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  647. status = vid_blk_write_word(dev, AFE_CTRL, value);
  648. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  649. break;
  650. case CX231XX_VMUX_TELEVISION:
  651. case CX231XX_VMUX_CABLE:
  652. default:
  653. /* TODO: Test if this is also needed for xc2028/xc3028 */
  654. if (dev->board.tuner_type == TUNER_XC5000) {
  655. /* Disable the use of DIF */
  656. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  657. value |= (0 << 13) | (1 << 4);
  658. value &= ~(1 << 5);
  659. /* set [24:23] [22:15] to 0 */
  660. value &= (~(0x1FF8000));
  661. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  662. value |= 0x1000000;
  663. status = vid_blk_write_word(dev, AFE_CTRL, value);
  664. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  665. value |= (1 << 7);
  666. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  667. /* Set output mode */
  668. status = cx231xx_read_modify_write_i2c_dword(dev,
  669. VID_BLK_I2C_ADDRESS,
  670. OUT_CTRL1, FLD_OUT_MODE,
  671. dev->board.output_mode);
  672. /* Tell DIF object to go to baseband mode */
  673. status = cx231xx_dif_set_standard(dev,
  674. DIF_USE_BASEBAND);
  675. if (status < 0) {
  676. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  677. " mode- errCode [%d]!\n",
  678. __func__, status);
  679. return status;
  680. }
  681. /* Read the DFE_CTRL1 register */
  682. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  683. /* enable the VBI_GATE_EN */
  684. value |= FLD_VBI_GATE_EN;
  685. /* Enable the auto-VGA enable */
  686. value |= FLD_VGA_AUTO_EN;
  687. /* Write it back */
  688. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  689. /* Disable auto config of registers */
  690. status = cx231xx_read_modify_write_i2c_dword(dev,
  691. VID_BLK_I2C_ADDRESS,
  692. MODE_CTRL, FLD_ACFG_DIS,
  693. cx231xx_set_field(FLD_ACFG_DIS, 1));
  694. /* Set CVBS input mode */
  695. status = cx231xx_read_modify_write_i2c_dword(dev,
  696. VID_BLK_I2C_ADDRESS,
  697. MODE_CTRL, FLD_INPUT_MODE,
  698. cx231xx_set_field(FLD_INPUT_MODE,
  699. INPUT_MODE_CVBS_0));
  700. } else {
  701. /* Enable the DIF for the tuner */
  702. /* Reinitialize the DIF */
  703. status = cx231xx_dif_set_standard(dev, dev->norm);
  704. if (status < 0) {
  705. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  706. " mode- errCode [%d]!\n",
  707. __func__, status);
  708. return status;
  709. }
  710. /* Make sure bypass is cleared */
  711. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  712. /* Clear the bypass bit */
  713. value &= ~FLD_DIF_DIF_BYPASS;
  714. /* Enable the use of the DIF block */
  715. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  716. /* Read the DFE_CTRL1 register */
  717. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  718. /* Disable the VBI_GATE_EN */
  719. value &= ~FLD_VBI_GATE_EN;
  720. /* Enable the auto-VGA enable, AGC, and
  721. set the skip count to 2 */
  722. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  723. /* Write it back */
  724. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  725. /* Wait until AGC locks up */
  726. msleep(1);
  727. /* Disable the auto-VGA enable AGC */
  728. value &= ~(FLD_VGA_AUTO_EN);
  729. /* Write it back */
  730. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  731. /* Enable Polaris B0 AGC output */
  732. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  733. value |= (FLD_OEF_AGC_RF) |
  734. (FLD_OEF_AGC_IFVGA) |
  735. (FLD_OEF_AGC_IF);
  736. status = vid_blk_write_word(dev, PIN_CTRL, value);
  737. /* Set output mode */
  738. status = cx231xx_read_modify_write_i2c_dword(dev,
  739. VID_BLK_I2C_ADDRESS,
  740. OUT_CTRL1, FLD_OUT_MODE,
  741. dev->board.output_mode);
  742. /* Disable auto config of registers */
  743. status = cx231xx_read_modify_write_i2c_dword(dev,
  744. VID_BLK_I2C_ADDRESS,
  745. MODE_CTRL, FLD_ACFG_DIS,
  746. cx231xx_set_field(FLD_ACFG_DIS, 1));
  747. /* Set CVBS input mode */
  748. status = cx231xx_read_modify_write_i2c_dword(dev,
  749. VID_BLK_I2C_ADDRESS,
  750. MODE_CTRL, FLD_INPUT_MODE,
  751. cx231xx_set_field(FLD_INPUT_MODE,
  752. INPUT_MODE_CVBS_0));
  753. /* Set some bits in AFE_CTRL so that channel 2 or 3
  754. * is ready to receive audio */
  755. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  756. /* Clear droop comp (bit 19-20) */
  757. /* Set VGA_SEL (for audio control) (bit 7-8) */
  758. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  759. /*Set Func mode:01-DIF 10-baseband 11-YUV*/
  760. value &= (~(FLD_FUNC_MODE));
  761. value |= 0x800000;
  762. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  763. status = vid_blk_write_word(dev, AFE_CTRL, value);
  764. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  765. status = vid_blk_read_word(dev, PIN_CTRL,
  766. &value);
  767. status = vid_blk_write_word(dev, PIN_CTRL,
  768. (value & 0xFFFFFFEF));
  769. }
  770. break;
  771. }
  772. break;
  773. }
  774. /* Set raw VBI mode */
  775. status = cx231xx_read_modify_write_i2c_dword(dev,
  776. VID_BLK_I2C_ADDRESS,
  777. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  778. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  779. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  780. if (value & 0x02) {
  781. value |= (1 << 19);
  782. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  783. }
  784. return status;
  785. }
  786. void cx231xx_enable656(struct cx231xx *dev)
  787. {
  788. u8 temp = 0;
  789. /*enable TS1 data[0:7] as output to export 656*/
  790. vid_blk_write_byte(dev, TS1_PIN_CTL0, 0xFF);
  791. /*enable TS1 clock as output to export 656*/
  792. vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  793. temp = temp|0x04;
  794. vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  795. }
  796. EXPORT_SYMBOL_GPL(cx231xx_enable656);
  797. void cx231xx_disable656(struct cx231xx *dev)
  798. {
  799. u8 temp = 0;
  800. vid_blk_write_byte(dev, TS1_PIN_CTL0, 0x00);
  801. vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  802. temp = temp&0xFB;
  803. vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  804. }
  805. EXPORT_SYMBOL_GPL(cx231xx_disable656);
  806. /*
  807. * Handle any video-mode specific overrides that are different
  808. * on a per video standards basis after touching the MODE_CTRL
  809. * register which resets many values for autodetect
  810. */
  811. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  812. {
  813. int status = 0;
  814. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  815. (unsigned int)dev->norm);
  816. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  817. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  818. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  819. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  820. /* Move the close caption lines out of active video,
  821. adjust the active video start point */
  822. status = cx231xx_read_modify_write_i2c_dword(dev,
  823. VID_BLK_I2C_ADDRESS,
  824. VERT_TIM_CTRL,
  825. FLD_VBLANK_CNT, 0x18);
  826. status = cx231xx_read_modify_write_i2c_dword(dev,
  827. VID_BLK_I2C_ADDRESS,
  828. VERT_TIM_CTRL,
  829. FLD_VACTIVE_CNT,
  830. 0x1E7000);
  831. status = cx231xx_read_modify_write_i2c_dword(dev,
  832. VID_BLK_I2C_ADDRESS,
  833. VERT_TIM_CTRL,
  834. FLD_V656BLANK_CNT,
  835. 0x1C000000);
  836. status = cx231xx_read_modify_write_i2c_dword(dev,
  837. VID_BLK_I2C_ADDRESS,
  838. HORIZ_TIM_CTRL,
  839. FLD_HBLANK_CNT,
  840. cx231xx_set_field
  841. (FLD_HBLANK_CNT, 0x79));
  842. } else if (dev->norm & V4L2_STD_SECAM) {
  843. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  844. status = cx231xx_read_modify_write_i2c_dword(dev,
  845. VID_BLK_I2C_ADDRESS,
  846. VERT_TIM_CTRL,
  847. FLD_VBLANK_CNT, 0x20);
  848. status = cx231xx_read_modify_write_i2c_dword(dev,
  849. VID_BLK_I2C_ADDRESS,
  850. VERT_TIM_CTRL,
  851. FLD_VACTIVE_CNT,
  852. cx231xx_set_field
  853. (FLD_VACTIVE_CNT,
  854. 0x244));
  855. status = cx231xx_read_modify_write_i2c_dword(dev,
  856. VID_BLK_I2C_ADDRESS,
  857. VERT_TIM_CTRL,
  858. FLD_V656BLANK_CNT,
  859. cx231xx_set_field
  860. (FLD_V656BLANK_CNT,
  861. 0x24));
  862. /* Adjust the active video horizontal start point */
  863. status = cx231xx_read_modify_write_i2c_dword(dev,
  864. VID_BLK_I2C_ADDRESS,
  865. HORIZ_TIM_CTRL,
  866. FLD_HBLANK_CNT,
  867. cx231xx_set_field
  868. (FLD_HBLANK_CNT, 0x85));
  869. } else {
  870. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  871. status = cx231xx_read_modify_write_i2c_dword(dev,
  872. VID_BLK_I2C_ADDRESS,
  873. VERT_TIM_CTRL,
  874. FLD_VBLANK_CNT, 0x20);
  875. status = cx231xx_read_modify_write_i2c_dword(dev,
  876. VID_BLK_I2C_ADDRESS,
  877. VERT_TIM_CTRL,
  878. FLD_VACTIVE_CNT,
  879. cx231xx_set_field
  880. (FLD_VACTIVE_CNT,
  881. 0x244));
  882. status = cx231xx_read_modify_write_i2c_dword(dev,
  883. VID_BLK_I2C_ADDRESS,
  884. VERT_TIM_CTRL,
  885. FLD_V656BLANK_CNT,
  886. cx231xx_set_field
  887. (FLD_V656BLANK_CNT,
  888. 0x24));
  889. /* Adjust the active video horizontal start point */
  890. status = cx231xx_read_modify_write_i2c_dword(dev,
  891. VID_BLK_I2C_ADDRESS,
  892. HORIZ_TIM_CTRL,
  893. FLD_HBLANK_CNT,
  894. cx231xx_set_field
  895. (FLD_HBLANK_CNT, 0x85));
  896. }
  897. return status;
  898. }
  899. int cx231xx_unmute_audio(struct cx231xx *dev)
  900. {
  901. return vid_blk_write_byte(dev, PATH1_VOL_CTL, 0x24);
  902. }
  903. EXPORT_SYMBOL_GPL(cx231xx_unmute_audio);
  904. static int stopAudioFirmware(struct cx231xx *dev)
  905. {
  906. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x03);
  907. }
  908. static int restartAudioFirmware(struct cx231xx *dev)
  909. {
  910. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x13);
  911. }
  912. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  913. {
  914. int status = 0;
  915. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  916. switch (INPUT(input)->amux) {
  917. case CX231XX_AMUX_VIDEO:
  918. ainput = AUDIO_INPUT_TUNER_TV;
  919. break;
  920. case CX231XX_AMUX_LINE_IN:
  921. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  922. ainput = AUDIO_INPUT_LINE;
  923. break;
  924. default:
  925. break;
  926. }
  927. status = cx231xx_set_audio_decoder_input(dev, ainput);
  928. return status;
  929. }
  930. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  931. enum AUDIO_INPUT audio_input)
  932. {
  933. u32 dwval;
  934. int status;
  935. u8 gen_ctrl;
  936. u32 value = 0;
  937. /* Put it in soft reset */
  938. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  939. gen_ctrl |= 1;
  940. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  941. switch (audio_input) {
  942. case AUDIO_INPUT_LINE:
  943. /* setup AUD_IO control from Merlin paralle output */
  944. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  945. AUD_CHAN_SRC_PARALLEL);
  946. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  947. /* setup input to Merlin, SRC2 connect to AC97
  948. bypass upsample-by-2, slave mode, sony mode, left justify
  949. adr 091c, dat 01000000 */
  950. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  951. status = vid_blk_write_word(dev, AC97_CTL,
  952. (dwval | FLD_AC97_UP2X_BYPASS));
  953. /* select the parallel1 and SRC3 */
  954. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  955. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  956. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  957. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  958. /* unmute all, AC97 in, independence mode
  959. adr 08d0, data 0x00063073 */
  960. status = vid_blk_write_word(dev, DL_CTL, 0x3000001);
  961. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  962. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  963. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  964. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  965. (dwval | FLD_PATH1_AVC_THRESHOLD));
  966. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  967. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  968. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  969. (dwval | FLD_PATH1_SC_THRESHOLD));
  970. break;
  971. case AUDIO_INPUT_TUNER_TV:
  972. default:
  973. status = stopAudioFirmware(dev);
  974. /* Setup SRC sources and clocks */
  975. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  976. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  977. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  978. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  979. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  980. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  981. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  982. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  983. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  984. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  985. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  986. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  987. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  988. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  989. /* Setup the AUD_IO control */
  990. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  991. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  992. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  993. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  994. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  995. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  996. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  997. /* setAudioStandard(_audio_standard); */
  998. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  999. status = restartAudioFirmware(dev);
  1000. switch (dev->board.tuner_type) {
  1001. case TUNER_XC5000:
  1002. /* SIF passthrough at 28.6363 MHz sample rate */
  1003. status = cx231xx_read_modify_write_i2c_dword(dev,
  1004. VID_BLK_I2C_ADDRESS,
  1005. CHIP_CTRL,
  1006. FLD_SIF_EN,
  1007. cx231xx_set_field(FLD_SIF_EN, 1));
  1008. break;
  1009. case TUNER_NXP_TDA18271:
  1010. /* Normal mode: SIF passthrough at 14.32 MHz */
  1011. status = cx231xx_read_modify_write_i2c_dword(dev,
  1012. VID_BLK_I2C_ADDRESS,
  1013. CHIP_CTRL,
  1014. FLD_SIF_EN,
  1015. cx231xx_set_field(FLD_SIF_EN, 0));
  1016. break;
  1017. default:
  1018. /* This is just a casual suggestion to people adding
  1019. new boards in case they use a tuner type we don't
  1020. currently know about */
  1021. printk(KERN_INFO "Unknown tuner type configuring SIF");
  1022. break;
  1023. }
  1024. break;
  1025. case AUDIO_INPUT_TUNER_FM:
  1026. /* use SIF for FM radio
  1027. setupFM();
  1028. setAudioStandard(_audio_standard);
  1029. */
  1030. break;
  1031. case AUDIO_INPUT_MUTE:
  1032. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  1033. break;
  1034. }
  1035. /* Take it out of soft reset */
  1036. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  1037. gen_ctrl &= ~1;
  1038. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  1039. return status;
  1040. }
  1041. /******************************************************************************
  1042. * C H I P Specific C O N T R O L functions *
  1043. ******************************************************************************/
  1044. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  1045. {
  1046. u32 value;
  1047. int status = 0;
  1048. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  1049. value |= (~dev->board.ctl_pin_status_mask);
  1050. status = vid_blk_write_word(dev, PIN_CTRL, value);
  1051. return status;
  1052. }
  1053. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  1054. u8 analog_or_digital)
  1055. {
  1056. int status = 0;
  1057. /* first set the direction to output */
  1058. status = cx231xx_set_gpio_direction(dev,
  1059. dev->board.
  1060. agc_analog_digital_select_gpio, 1);
  1061. /* 0 - demod ; 1 - Analog mode */
  1062. status = cx231xx_set_gpio_value(dev,
  1063. dev->board.agc_analog_digital_select_gpio,
  1064. analog_or_digital);
  1065. return status;
  1066. }
  1067. int cx231xx_enable_i2c_port_3(struct cx231xx *dev, bool is_port_3)
  1068. {
  1069. u8 value[4] = { 0, 0, 0, 0 };
  1070. int status = 0;
  1071. bool current_is_port_3;
  1072. if (dev->board.dont_use_port_3)
  1073. is_port_3 = false;
  1074. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  1075. PWR_CTL_EN, value, 4);
  1076. if (status < 0)
  1077. return status;
  1078. current_is_port_3 = value[0] & I2C_DEMOD_EN ? true : false;
  1079. /* Just return, if already using the right port */
  1080. if (current_is_port_3 == is_port_3)
  1081. return 0;
  1082. if (is_port_3)
  1083. value[0] |= I2C_DEMOD_EN;
  1084. else
  1085. value[0] &= ~I2C_DEMOD_EN;
  1086. cx231xx_info("Changing the i2c master port to %d\n",
  1087. is_port_3 ? 3 : 1);
  1088. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1089. PWR_CTL_EN, value, 4);
  1090. return status;
  1091. }
  1092. EXPORT_SYMBOL_GPL(cx231xx_enable_i2c_port_3);
  1093. void update_HH_register_after_set_DIF(struct cx231xx *dev)
  1094. {
  1095. /*
  1096. u8 status = 0;
  1097. u32 value = 0;
  1098. vid_blk_write_word(dev, PIN_CTRL, 0xA0FFF82F);
  1099. vid_blk_write_word(dev, DIF_MISC_CTRL, 0x0A203F11);
  1100. vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0x1BEFBF06);
  1101. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1102. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1103. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1104. */
  1105. }
  1106. void cx231xx_dump_HH_reg(struct cx231xx *dev)
  1107. {
  1108. u32 value = 0;
  1109. u16 i = 0;
  1110. value = 0x45005390;
  1111. vid_blk_write_word(dev, 0x104, value);
  1112. for (i = 0x100; i < 0x140; i++) {
  1113. vid_blk_read_word(dev, i, &value);
  1114. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1115. i = i+3;
  1116. }
  1117. for (i = 0x300; i < 0x400; i++) {
  1118. vid_blk_read_word(dev, i, &value);
  1119. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1120. i = i+3;
  1121. }
  1122. for (i = 0x400; i < 0x440; i++) {
  1123. vid_blk_read_word(dev, i, &value);
  1124. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1125. i = i+3;
  1126. }
  1127. vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1128. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1129. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1130. vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1131. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1132. }
  1133. void cx231xx_dump_SC_reg(struct cx231xx *dev)
  1134. {
  1135. u8 value[4] = { 0, 0, 0, 0 };
  1136. cx231xx_info("cx231xx_dump_SC_reg!\n");
  1137. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, BOARD_CFG_STAT,
  1138. value, 4);
  1139. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", BOARD_CFG_STAT, value[0],
  1140. value[1], value[2], value[3]);
  1141. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS_MODE_REG,
  1142. value, 4);
  1143. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS_MODE_REG, value[0],
  1144. value[1], value[2], value[3]);
  1145. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_CFG_REG,
  1146. value, 4);
  1147. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_CFG_REG, value[0],
  1148. value[1], value[2], value[3]);
  1149. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_LENGTH_REG,
  1150. value, 4);
  1151. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_LENGTH_REG, value[0],
  1152. value[1], value[2], value[3]);
  1153. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_CFG_REG,
  1154. value, 4);
  1155. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_CFG_REG, value[0],
  1156. value[1], value[2], value[3]);
  1157. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_LENGTH_REG,
  1158. value, 4);
  1159. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_LENGTH_REG, value[0],
  1160. value[1], value[2], value[3]);
  1161. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1162. value, 4);
  1163. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", EP_MODE_SET, value[0],
  1164. value[1], value[2], value[3]);
  1165. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN1,
  1166. value, 4);
  1167. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN1, value[0],
  1168. value[1], value[2], value[3]);
  1169. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN2,
  1170. value, 4);
  1171. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN2, value[0],
  1172. value[1], value[2], value[3]);
  1173. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN3,
  1174. value, 4);
  1175. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN3, value[0],
  1176. value[1], value[2], value[3]);
  1177. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK0,
  1178. value, 4);
  1179. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK0, value[0],
  1180. value[1], value[2], value[3]);
  1181. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK1,
  1182. value, 4);
  1183. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK1, value[0],
  1184. value[1], value[2], value[3]);
  1185. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK2,
  1186. value, 4);
  1187. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK2, value[0],
  1188. value[1], value[2], value[3]);
  1189. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_GAIN,
  1190. value, 4);
  1191. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_GAIN, value[0],
  1192. value[1], value[2], value[3]);
  1193. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_CAR_REG,
  1194. value, 4);
  1195. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_CAR_REG, value[0],
  1196. value[1], value[2], value[3]);
  1197. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG1,
  1198. value, 4);
  1199. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG1, value[0],
  1200. value[1], value[2], value[3]);
  1201. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG2,
  1202. value, 4);
  1203. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG2, value[0],
  1204. value[1], value[2], value[3]);
  1205. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1206. value, 4);
  1207. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", PWR_CTL_EN, value[0],
  1208. value[1], value[2], value[3]);
  1209. }
  1210. void cx231xx_Setup_AFE_for_LowIF(struct cx231xx *dev)
  1211. {
  1212. u8 value = 0;
  1213. afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1214. value = (value & 0xFE)|0x01;
  1215. afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1216. afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1217. value = (value & 0xFE)|0x00;
  1218. afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1219. /*
  1220. config colibri to lo-if mode
  1221. FIXME: ntf_mode = 2'b00 by default. But set 0x1 would reduce
  1222. the diff IF input by half,
  1223. for low-if agc defect
  1224. */
  1225. afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3, &value);
  1226. value = (value & 0xFC)|0x00;
  1227. afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, value);
  1228. afe_read_byte(dev, ADC_INPUT_CH3, &value);
  1229. value = (value & 0xF9)|0x02;
  1230. afe_write_byte(dev, ADC_INPUT_CH3, value);
  1231. afe_read_byte(dev, ADC_FB_FRCRST_CH3, &value);
  1232. value = (value & 0xFB)|0x04;
  1233. afe_write_byte(dev, ADC_FB_FRCRST_CH3, value);
  1234. afe_read_byte(dev, ADC_DCSERVO_DEM_CH3, &value);
  1235. value = (value & 0xFC)|0x03;
  1236. afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, value);
  1237. afe_read_byte(dev, ADC_CTRL_DAC1_CH3, &value);
  1238. value = (value & 0xFB)|0x04;
  1239. afe_write_byte(dev, ADC_CTRL_DAC1_CH3, value);
  1240. afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1241. value = (value & 0xF8)|0x06;
  1242. afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1243. afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1244. value = (value & 0x8F)|0x40;
  1245. afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1246. afe_read_byte(dev, ADC_PWRDN_CLAMP_CH3, &value);
  1247. value = (value & 0xDF)|0x20;
  1248. afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, value);
  1249. }
  1250. void cx231xx_set_Colibri_For_LowIF(struct cx231xx *dev, u32 if_freq,
  1251. u8 spectral_invert, u32 mode)
  1252. {
  1253. u32 colibri_carrier_offset = 0;
  1254. u32 func_mode = 0x01; /* Device has a DIF if this function is called */
  1255. u32 standard = 0;
  1256. u8 value[4] = { 0, 0, 0, 0 };
  1257. cx231xx_info("Enter cx231xx_set_Colibri_For_LowIF()\n");
  1258. value[0] = (u8) 0x6F;
  1259. value[1] = (u8) 0x6F;
  1260. value[2] = (u8) 0x6F;
  1261. value[3] = (u8) 0x6F;
  1262. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1263. PWR_CTL_EN, value, 4);
  1264. /*Set colibri for low IF*/
  1265. cx231xx_afe_set_mode(dev, AFE_MODE_LOW_IF);
  1266. /* Set C2HH for low IF operation.*/
  1267. standard = dev->norm;
  1268. cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1269. func_mode, standard);
  1270. /* Get colibri offsets.*/
  1271. colibri_carrier_offset = cx231xx_Get_Colibri_CarrierOffset(mode,
  1272. standard);
  1273. cx231xx_info("colibri_carrier_offset=%d, standard=0x%x\n",
  1274. colibri_carrier_offset, standard);
  1275. /* Set the band Pass filter for DIF*/
  1276. cx231xx_set_DIF_bandpass(dev, (if_freq+colibri_carrier_offset),
  1277. spectral_invert, mode);
  1278. }
  1279. u32 cx231xx_Get_Colibri_CarrierOffset(u32 mode, u32 standerd)
  1280. {
  1281. u32 colibri_carrier_offset = 0;
  1282. if (mode == TUNER_MODE_FM_RADIO) {
  1283. colibri_carrier_offset = 1100000;
  1284. } else if (standerd & (V4L2_STD_MN | V4L2_STD_NTSC_M_JP)) {
  1285. colibri_carrier_offset = 4832000; /*4.83MHz */
  1286. } else if (standerd & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {
  1287. colibri_carrier_offset = 2700000; /*2.70MHz */
  1288. } else if (standerd & (V4L2_STD_PAL_D | V4L2_STD_PAL_I
  1289. | V4L2_STD_SECAM)) {
  1290. colibri_carrier_offset = 2100000; /*2.10MHz */
  1291. }
  1292. return colibri_carrier_offset;
  1293. }
  1294. void cx231xx_set_DIF_bandpass(struct cx231xx *dev, u32 if_freq,
  1295. u8 spectral_invert, u32 mode)
  1296. {
  1297. unsigned long pll_freq_word;
  1298. u32 dif_misc_ctrl_value = 0;
  1299. u64 pll_freq_u64 = 0;
  1300. u32 i = 0;
  1301. cx231xx_info("if_freq=%d;spectral_invert=0x%x;mode=0x%x\n",
  1302. if_freq, spectral_invert, mode);
  1303. if (mode == TUNER_MODE_FM_RADIO) {
  1304. pll_freq_word = 0x905A1CAC;
  1305. vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1306. } else /*KSPROPERTY_TUNER_MODE_TV*/{
  1307. /* Calculate the PLL frequency word based on the adjusted if_freq*/
  1308. pll_freq_word = if_freq;
  1309. pll_freq_u64 = (u64)pll_freq_word << 28L;
  1310. do_div(pll_freq_u64, 50000000);
  1311. pll_freq_word = (u32)pll_freq_u64;
  1312. /*pll_freq_word = 0x3463497;*/
  1313. vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1314. if (spectral_invert) {
  1315. if_freq -= 400000;
  1316. /* Enable Spectral Invert*/
  1317. vid_blk_read_word(dev, DIF_MISC_CTRL,
  1318. &dif_misc_ctrl_value);
  1319. dif_misc_ctrl_value = dif_misc_ctrl_value | 0x00200000;
  1320. vid_blk_write_word(dev, DIF_MISC_CTRL,
  1321. dif_misc_ctrl_value);
  1322. } else {
  1323. if_freq += 400000;
  1324. /* Disable Spectral Invert*/
  1325. vid_blk_read_word(dev, DIF_MISC_CTRL,
  1326. &dif_misc_ctrl_value);
  1327. dif_misc_ctrl_value = dif_misc_ctrl_value & 0xFFDFFFFF;
  1328. vid_blk_write_word(dev, DIF_MISC_CTRL,
  1329. dif_misc_ctrl_value);
  1330. }
  1331. if_freq = (if_freq/100000)*100000;
  1332. if (if_freq < 3000000)
  1333. if_freq = 3000000;
  1334. if (if_freq > 16000000)
  1335. if_freq = 16000000;
  1336. }
  1337. cx231xx_info("Enter IF=%zd\n",
  1338. ARRAY_SIZE(Dif_set_array));
  1339. for (i = 0; i < ARRAY_SIZE(Dif_set_array); i++) {
  1340. if (Dif_set_array[i].if_freq == if_freq) {
  1341. vid_blk_write_word(dev,
  1342. Dif_set_array[i].register_address, Dif_set_array[i].value);
  1343. }
  1344. }
  1345. }
  1346. /******************************************************************************
  1347. * D I F - B L O C K C O N T R O L functions *
  1348. ******************************************************************************/
  1349. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  1350. u32 function_mode, u32 standard)
  1351. {
  1352. int status = 0;
  1353. if (mode == V4L2_TUNER_RADIO) {
  1354. /* C2HH */
  1355. /* lo if big signal */
  1356. status = cx231xx_reg_mask_write(dev,
  1357. VID_BLK_I2C_ADDRESS, 32,
  1358. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1359. /* FUNC_MODE = DIF */
  1360. status = cx231xx_reg_mask_write(dev,
  1361. VID_BLK_I2C_ADDRESS, 32,
  1362. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  1363. /* IF_MODE */
  1364. status = cx231xx_reg_mask_write(dev,
  1365. VID_BLK_I2C_ADDRESS, 32,
  1366. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  1367. /* no inv */
  1368. status = cx231xx_reg_mask_write(dev,
  1369. VID_BLK_I2C_ADDRESS, 32,
  1370. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1371. } else if (standard != DIF_USE_BASEBAND) {
  1372. if (standard & V4L2_STD_MN) {
  1373. /* lo if big signal */
  1374. status = cx231xx_reg_mask_write(dev,
  1375. VID_BLK_I2C_ADDRESS, 32,
  1376. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1377. /* FUNC_MODE = DIF */
  1378. status = cx231xx_reg_mask_write(dev,
  1379. VID_BLK_I2C_ADDRESS, 32,
  1380. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1381. function_mode);
  1382. /* IF_MODE */
  1383. status = cx231xx_reg_mask_write(dev,
  1384. VID_BLK_I2C_ADDRESS, 32,
  1385. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  1386. /* no inv */
  1387. status = cx231xx_reg_mask_write(dev,
  1388. VID_BLK_I2C_ADDRESS, 32,
  1389. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1390. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  1391. status = cx231xx_reg_mask_write(dev,
  1392. VID_BLK_I2C_ADDRESS, 32,
  1393. AUD_IO_CTRL, 0, 31, 0x00000003);
  1394. } else if ((standard == V4L2_STD_PAL_I) |
  1395. (standard & V4L2_STD_PAL_D) |
  1396. (standard & V4L2_STD_SECAM)) {
  1397. /* C2HH setup */
  1398. /* lo if big signal */
  1399. status = cx231xx_reg_mask_write(dev,
  1400. VID_BLK_I2C_ADDRESS, 32,
  1401. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1402. /* FUNC_MODE = DIF */
  1403. status = cx231xx_reg_mask_write(dev,
  1404. VID_BLK_I2C_ADDRESS, 32,
  1405. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1406. function_mode);
  1407. /* IF_MODE */
  1408. status = cx231xx_reg_mask_write(dev,
  1409. VID_BLK_I2C_ADDRESS, 32,
  1410. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1411. /* no inv */
  1412. status = cx231xx_reg_mask_write(dev,
  1413. VID_BLK_I2C_ADDRESS, 32,
  1414. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1415. } else {
  1416. /* default PAL BG */
  1417. /* C2HH setup */
  1418. /* lo if big signal */
  1419. status = cx231xx_reg_mask_write(dev,
  1420. VID_BLK_I2C_ADDRESS, 32,
  1421. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1422. /* FUNC_MODE = DIF */
  1423. status = cx231xx_reg_mask_write(dev,
  1424. VID_BLK_I2C_ADDRESS, 32,
  1425. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1426. function_mode);
  1427. /* IF_MODE */
  1428. status = cx231xx_reg_mask_write(dev,
  1429. VID_BLK_I2C_ADDRESS, 32,
  1430. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1431. /* no inv */
  1432. status = cx231xx_reg_mask_write(dev,
  1433. VID_BLK_I2C_ADDRESS, 32,
  1434. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1435. }
  1436. }
  1437. return status;
  1438. }
  1439. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1440. {
  1441. int status = 0;
  1442. u32 dif_misc_ctrl_value = 0;
  1443. u32 func_mode = 0;
  1444. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1445. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1446. if (standard != DIF_USE_BASEBAND)
  1447. dev->norm = standard;
  1448. switch (dev->model) {
  1449. case CX231XX_BOARD_CNXT_CARRAERA:
  1450. case CX231XX_BOARD_CNXT_RDE_250:
  1451. case CX231XX_BOARD_CNXT_SHELBY:
  1452. case CX231XX_BOARD_CNXT_RDU_250:
  1453. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1454. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  1455. case CX231XX_BOARD_OTG102:
  1456. func_mode = 0x03;
  1457. break;
  1458. case CX231XX_BOARD_CNXT_RDE_253S:
  1459. case CX231XX_BOARD_CNXT_RDU_253S:
  1460. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_PAL:
  1461. case CX231XX_BOARD_HAUPPAUGE_USB2_FM_NTSC:
  1462. func_mode = 0x01;
  1463. break;
  1464. default:
  1465. func_mode = 0x01;
  1466. }
  1467. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1468. func_mode, standard);
  1469. if (standard == DIF_USE_BASEBAND) { /* base band */
  1470. /* There is a different SRC_PHASE_INC value
  1471. for baseband vs. DIF */
  1472. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1473. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1474. &dif_misc_ctrl_value);
  1475. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1476. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1477. dif_misc_ctrl_value);
  1478. } else if (standard & V4L2_STD_PAL_D) {
  1479. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1480. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1481. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1482. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1483. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1484. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1485. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1486. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1487. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1488. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1489. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1490. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1491. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1492. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1493. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1494. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1495. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1496. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1497. 0x26001700);
  1498. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1499. DIF_AGC_RF_CURRENT, 0, 31,
  1500. 0x00002660);
  1501. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1502. DIF_VIDEO_AGC_CTRL, 0, 31,
  1503. 0x72500800);
  1504. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1505. DIF_VID_AUD_OVERRIDE, 0, 31,
  1506. 0x27000100);
  1507. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1508. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1509. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1510. DIF_COMP_FLT_CTRL, 0, 31,
  1511. 0x00000000);
  1512. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1513. DIF_SRC_PHASE_INC, 0, 31,
  1514. 0x1befbf06);
  1515. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1516. DIF_SRC_GAIN_CONTROL, 0, 31,
  1517. 0x000035e8);
  1518. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1519. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1520. /* Save the Spec Inversion value */
  1521. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1522. dif_misc_ctrl_value |= 0x3a023F11;
  1523. } else if (standard & V4L2_STD_PAL_I) {
  1524. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1525. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1526. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1527. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1528. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1529. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1530. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1531. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1532. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1533. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1534. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1535. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1536. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1537. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1538. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1539. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1540. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1541. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1542. 0x26001700);
  1543. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1544. DIF_AGC_RF_CURRENT, 0, 31,
  1545. 0x00002660);
  1546. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1547. DIF_VIDEO_AGC_CTRL, 0, 31,
  1548. 0x72500800);
  1549. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1550. DIF_VID_AUD_OVERRIDE, 0, 31,
  1551. 0x27000100);
  1552. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1553. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1554. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1555. DIF_COMP_FLT_CTRL, 0, 31,
  1556. 0x00000000);
  1557. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1558. DIF_SRC_PHASE_INC, 0, 31,
  1559. 0x1befbf06);
  1560. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1561. DIF_SRC_GAIN_CONTROL, 0, 31,
  1562. 0x000035e8);
  1563. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1564. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1565. /* Save the Spec Inversion value */
  1566. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1567. dif_misc_ctrl_value |= 0x3a033F11;
  1568. } else if (standard & V4L2_STD_PAL_M) {
  1569. /* improved Low Frequency Phase Noise */
  1570. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1571. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1572. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1573. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1574. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1575. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1576. 0x26001700);
  1577. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1578. 0x00002660);
  1579. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1580. 0x72500800);
  1581. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1582. 0x27000100);
  1583. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1584. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1585. 0x009f50c1);
  1586. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1587. 0x1befbf06);
  1588. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1589. 0x000035e8);
  1590. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1591. 0x00000000);
  1592. /* Save the Spec Inversion value */
  1593. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1594. dif_misc_ctrl_value |= 0x3A0A3F10;
  1595. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1596. /* improved Low Frequency Phase Noise */
  1597. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1598. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1599. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1600. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1601. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1602. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1603. 0x26001700);
  1604. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1605. 0x00002660);
  1606. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1607. 0x72500800);
  1608. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1609. 0x27000100);
  1610. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1611. 0x012c405d);
  1612. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1613. 0x009f50c1);
  1614. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1615. 0x1befbf06);
  1616. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1617. 0x000035e8);
  1618. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1619. 0x00000000);
  1620. /* Save the Spec Inversion value */
  1621. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1622. dif_misc_ctrl_value = 0x3A093F10;
  1623. } else if (standard &
  1624. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1625. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1626. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1627. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1628. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1629. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1630. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1631. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1632. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1633. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1634. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1635. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1636. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1637. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1638. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1639. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1640. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1641. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1642. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1643. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1644. 0x26001700);
  1645. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1646. DIF_AGC_RF_CURRENT, 0, 31,
  1647. 0x00002660);
  1648. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1649. DIF_VID_AUD_OVERRIDE, 0, 31,
  1650. 0x27000100);
  1651. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1652. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1653. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1654. DIF_COMP_FLT_CTRL, 0, 31,
  1655. 0x00000000);
  1656. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1657. DIF_SRC_PHASE_INC, 0, 31,
  1658. 0x1befbf06);
  1659. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1660. DIF_SRC_GAIN_CONTROL, 0, 31,
  1661. 0x000035e8);
  1662. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1663. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1664. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1665. DIF_VIDEO_AGC_CTRL, 0, 31,
  1666. 0xf4000000);
  1667. /* Save the Spec Inversion value */
  1668. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1669. dif_misc_ctrl_value |= 0x3a023F11;
  1670. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1671. /* Is it SECAM_L1? */
  1672. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1673. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1674. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1675. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1676. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1677. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1678. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1679. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1680. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1681. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1682. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1683. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1684. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1685. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1686. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1687. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1688. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1689. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1690. 0x26001700);
  1691. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1692. DIF_AGC_RF_CURRENT, 0, 31,
  1693. 0x00002660);
  1694. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1695. DIF_VID_AUD_OVERRIDE, 0, 31,
  1696. 0x27000100);
  1697. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1698. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1699. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1700. DIF_COMP_FLT_CTRL, 0, 31,
  1701. 0x00000000);
  1702. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1703. DIF_SRC_PHASE_INC, 0, 31,
  1704. 0x1befbf06);
  1705. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1706. DIF_SRC_GAIN_CONTROL, 0, 31,
  1707. 0x000035e8);
  1708. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1709. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1710. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1711. DIF_VIDEO_AGC_CTRL, 0, 31,
  1712. 0xf2560000);
  1713. /* Save the Spec Inversion value */
  1714. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1715. dif_misc_ctrl_value |= 0x3a023F11;
  1716. } else if (standard & V4L2_STD_NTSC_M) {
  1717. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1718. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1719. /* For NTSC the centre frequency of video coming out of
  1720. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1721. spectral inversion. so for a non spectrally inverted channel
  1722. the pll freq word is 0x03420c49
  1723. */
  1724. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1725. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1726. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1727. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1728. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1729. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1730. 0x26001700);
  1731. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1732. 0x00002660);
  1733. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1734. 0x04000800);
  1735. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1736. 0x27000100);
  1737. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1738. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1739. 0x009f50c1);
  1740. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1741. 0x1befbf06);
  1742. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1743. 0x000035e8);
  1744. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1745. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1746. 0xC2262600);
  1747. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1748. /* Save the Spec Inversion value */
  1749. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1750. dif_misc_ctrl_value |= 0x3a003F10;
  1751. } else {
  1752. /* default PAL BG */
  1753. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1754. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1755. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1756. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1757. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1758. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1759. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1760. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1761. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1762. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1763. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1764. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1765. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1766. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1767. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1768. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1769. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1770. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1771. 0x26001700);
  1772. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1773. DIF_AGC_RF_CURRENT, 0, 31,
  1774. 0x00002660);
  1775. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1776. DIF_VIDEO_AGC_CTRL, 0, 31,
  1777. 0x72500800);
  1778. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1779. DIF_VID_AUD_OVERRIDE, 0, 31,
  1780. 0x27000100);
  1781. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1782. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1783. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1784. DIF_COMP_FLT_CTRL, 0, 31,
  1785. 0x00A653A8);
  1786. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1787. DIF_SRC_PHASE_INC, 0, 31,
  1788. 0x1befbf06);
  1789. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1790. DIF_SRC_GAIN_CONTROL, 0, 31,
  1791. 0x000035e8);
  1792. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1793. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1794. /* Save the Spec Inversion value */
  1795. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1796. dif_misc_ctrl_value |= 0x3a013F11;
  1797. }
  1798. /* The AGC values should be the same for all standards,
  1799. AUD_SRC_SEL[19] should always be disabled */
  1800. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1801. /* It is still possible to get Set Standard calls even when we
  1802. are in FM mode.
  1803. This is done to override the value for FM. */
  1804. if (dev->active_mode == V4L2_TUNER_RADIO)
  1805. dif_misc_ctrl_value = 0x7a080000;
  1806. /* Write the calculated value for misc ontrol register */
  1807. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1808. return status;
  1809. }
  1810. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1811. {
  1812. int status = 0;
  1813. u32 dwval;
  1814. /* Set the RF and IF k_agc values to 3 */
  1815. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1816. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1817. dwval |= 0x33000000;
  1818. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1819. return status;
  1820. }
  1821. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1822. {
  1823. int status = 0;
  1824. u32 dwval;
  1825. cx231xx_info("cx231xx_tuner_post_channel_change dev->tuner_type =0%d\n",
  1826. dev->tuner_type);
  1827. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1828. * SECAM L/B/D standards */
  1829. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1830. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1831. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1832. V4L2_STD_SECAM_D)) {
  1833. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1834. dwval &= ~FLD_DIF_IF_REF;
  1835. dwval |= 0x88000300;
  1836. } else
  1837. dwval |= 0x88000000;
  1838. } else {
  1839. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1840. dwval &= ~FLD_DIF_IF_REF;
  1841. dwval |= 0xCC000300;
  1842. } else
  1843. dwval |= 0x44000000;
  1844. }
  1845. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1846. return status == sizeof(dwval) ? 0 : -EIO;
  1847. }
  1848. /******************************************************************************
  1849. * I 2 S - B L O C K C O N T R O L functions *
  1850. ******************************************************************************/
  1851. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1852. {
  1853. int status = 0;
  1854. u32 value;
  1855. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1856. CH_PWR_CTRL1, 1, &value, 1);
  1857. /* enables clock to delta-sigma and decimation filter */
  1858. value |= 0x80;
  1859. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1860. CH_PWR_CTRL1, 1, value, 1);
  1861. /* power up all channel */
  1862. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1863. CH_PWR_CTRL2, 1, 0x00, 1);
  1864. return status;
  1865. }
  1866. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1867. enum AV_MODE avmode)
  1868. {
  1869. int status = 0;
  1870. u32 value = 0;
  1871. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1872. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1873. CH_PWR_CTRL2, 1, &value, 1);
  1874. value |= 0xfe;
  1875. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1876. CH_PWR_CTRL2, 1, value, 1);
  1877. } else {
  1878. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1879. CH_PWR_CTRL2, 1, 0x00, 1);
  1880. }
  1881. return status;
  1882. }
  1883. /* set i2s_blk for audio input types */
  1884. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1885. {
  1886. int status = 0;
  1887. switch (audio_input) {
  1888. case CX231XX_AMUX_LINE_IN:
  1889. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1890. CH_PWR_CTRL2, 1, 0x00, 1);
  1891. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1892. CH_PWR_CTRL1, 1, 0x80, 1);
  1893. break;
  1894. case CX231XX_AMUX_VIDEO:
  1895. default:
  1896. break;
  1897. }
  1898. dev->ctl_ainput = audio_input;
  1899. return status;
  1900. }
  1901. /******************************************************************************
  1902. * P O W E R C O N T R O L functions *
  1903. ******************************************************************************/
  1904. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1905. {
  1906. u8 value[4] = { 0, 0, 0, 0 };
  1907. u32 tmp = 0;
  1908. int status = 0;
  1909. if (dev->power_mode != mode)
  1910. dev->power_mode = mode;
  1911. else {
  1912. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1913. mode);
  1914. return 0;
  1915. }
  1916. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1917. 4);
  1918. if (status < 0)
  1919. return status;
  1920. tmp = le32_to_cpu(*((u32 *) value));
  1921. switch (mode) {
  1922. case POLARIS_AVMODE_ENXTERNAL_AV:
  1923. tmp &= (~PWR_MODE_MASK);
  1924. tmp |= PWR_AV_EN;
  1925. value[0] = (u8) tmp;
  1926. value[1] = (u8) (tmp >> 8);
  1927. value[2] = (u8) (tmp >> 16);
  1928. value[3] = (u8) (tmp >> 24);
  1929. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1930. PWR_CTL_EN, value, 4);
  1931. msleep(PWR_SLEEP_INTERVAL);
  1932. tmp |= PWR_ISO_EN;
  1933. value[0] = (u8) tmp;
  1934. value[1] = (u8) (tmp >> 8);
  1935. value[2] = (u8) (tmp >> 16);
  1936. value[3] = (u8) (tmp >> 24);
  1937. status =
  1938. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1939. value, 4);
  1940. msleep(PWR_SLEEP_INTERVAL);
  1941. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1942. value[0] = (u8) tmp;
  1943. value[1] = (u8) (tmp >> 8);
  1944. value[2] = (u8) (tmp >> 16);
  1945. value[3] = (u8) (tmp >> 24);
  1946. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1947. PWR_CTL_EN, value, 4);
  1948. /* reset state of xceive tuner */
  1949. dev->xc_fw_load_done = 0;
  1950. break;
  1951. case POLARIS_AVMODE_ANALOGT_TV:
  1952. tmp |= PWR_DEMOD_EN;
  1953. tmp |= (I2C_DEMOD_EN);
  1954. value[0] = (u8) tmp;
  1955. value[1] = (u8) (tmp >> 8);
  1956. value[2] = (u8) (tmp >> 16);
  1957. value[3] = (u8) (tmp >> 24);
  1958. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1959. PWR_CTL_EN, value, 4);
  1960. msleep(PWR_SLEEP_INTERVAL);
  1961. if (!(tmp & PWR_TUNER_EN)) {
  1962. tmp |= (PWR_TUNER_EN);
  1963. value[0] = (u8) tmp;
  1964. value[1] = (u8) (tmp >> 8);
  1965. value[2] = (u8) (tmp >> 16);
  1966. value[3] = (u8) (tmp >> 24);
  1967. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1968. PWR_CTL_EN, value, 4);
  1969. msleep(PWR_SLEEP_INTERVAL);
  1970. }
  1971. if (!(tmp & PWR_AV_EN)) {
  1972. tmp |= PWR_AV_EN;
  1973. value[0] = (u8) tmp;
  1974. value[1] = (u8) (tmp >> 8);
  1975. value[2] = (u8) (tmp >> 16);
  1976. value[3] = (u8) (tmp >> 24);
  1977. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1978. PWR_CTL_EN, value, 4);
  1979. msleep(PWR_SLEEP_INTERVAL);
  1980. }
  1981. if (!(tmp & PWR_ISO_EN)) {
  1982. tmp |= PWR_ISO_EN;
  1983. value[0] = (u8) tmp;
  1984. value[1] = (u8) (tmp >> 8);
  1985. value[2] = (u8) (tmp >> 16);
  1986. value[3] = (u8) (tmp >> 24);
  1987. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1988. PWR_CTL_EN, value, 4);
  1989. msleep(PWR_SLEEP_INTERVAL);
  1990. }
  1991. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  1992. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  1993. value[0] = (u8) tmp;
  1994. value[1] = (u8) (tmp >> 8);
  1995. value[2] = (u8) (tmp >> 16);
  1996. value[3] = (u8) (tmp >> 24);
  1997. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1998. PWR_CTL_EN, value, 4);
  1999. msleep(PWR_SLEEP_INTERVAL);
  2000. }
  2001. if (dev->board.tuner_type != TUNER_ABSENT) {
  2002. /* Enable tuner */
  2003. cx231xx_enable_i2c_port_3(dev, true);
  2004. /* reset the Tuner */
  2005. if (dev->board.tuner_gpio)
  2006. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2007. if (dev->cx231xx_reset_analog_tuner)
  2008. dev->cx231xx_reset_analog_tuner(dev);
  2009. }
  2010. break;
  2011. case POLARIS_AVMODE_DIGITAL:
  2012. if (!(tmp & PWR_TUNER_EN)) {
  2013. tmp |= (PWR_TUNER_EN);
  2014. value[0] = (u8) tmp;
  2015. value[1] = (u8) (tmp >> 8);
  2016. value[2] = (u8) (tmp >> 16);
  2017. value[3] = (u8) (tmp >> 24);
  2018. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2019. PWR_CTL_EN, value, 4);
  2020. msleep(PWR_SLEEP_INTERVAL);
  2021. }
  2022. if (!(tmp & PWR_AV_EN)) {
  2023. tmp |= PWR_AV_EN;
  2024. value[0] = (u8) tmp;
  2025. value[1] = (u8) (tmp >> 8);
  2026. value[2] = (u8) (tmp >> 16);
  2027. value[3] = (u8) (tmp >> 24);
  2028. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2029. PWR_CTL_EN, value, 4);
  2030. msleep(PWR_SLEEP_INTERVAL);
  2031. }
  2032. if (!(tmp & PWR_ISO_EN)) {
  2033. tmp |= PWR_ISO_EN;
  2034. value[0] = (u8) tmp;
  2035. value[1] = (u8) (tmp >> 8);
  2036. value[2] = (u8) (tmp >> 16);
  2037. value[3] = (u8) (tmp >> 24);
  2038. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2039. PWR_CTL_EN, value, 4);
  2040. msleep(PWR_SLEEP_INTERVAL);
  2041. }
  2042. tmp &= (~PWR_AV_MODE);
  2043. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  2044. value[0] = (u8) tmp;
  2045. value[1] = (u8) (tmp >> 8);
  2046. value[2] = (u8) (tmp >> 16);
  2047. value[3] = (u8) (tmp >> 24);
  2048. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2049. PWR_CTL_EN, value, 4);
  2050. msleep(PWR_SLEEP_INTERVAL);
  2051. if (!(tmp & PWR_DEMOD_EN)) {
  2052. tmp |= PWR_DEMOD_EN;
  2053. value[0] = (u8) tmp;
  2054. value[1] = (u8) (tmp >> 8);
  2055. value[2] = (u8) (tmp >> 16);
  2056. value[3] = (u8) (tmp >> 24);
  2057. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2058. PWR_CTL_EN, value, 4);
  2059. msleep(PWR_SLEEP_INTERVAL);
  2060. }
  2061. if (dev->board.tuner_type != TUNER_ABSENT) {
  2062. /*
  2063. * Enable tuner
  2064. * Hauppauge Exeter seems to need to do something different!
  2065. */
  2066. if (dev->model == CX231XX_BOARD_HAUPPAUGE_EXETER)
  2067. cx231xx_enable_i2c_port_3(dev, false);
  2068. else
  2069. cx231xx_enable_i2c_port_3(dev, true);
  2070. /* reset the Tuner */
  2071. if (dev->board.tuner_gpio)
  2072. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2073. if (dev->cx231xx_reset_analog_tuner)
  2074. dev->cx231xx_reset_analog_tuner(dev);
  2075. }
  2076. break;
  2077. default:
  2078. break;
  2079. }
  2080. msleep(PWR_SLEEP_INTERVAL);
  2081. /* For power saving, only enable Pwr_resetout_n
  2082. when digital TV is selected. */
  2083. if (mode == POLARIS_AVMODE_DIGITAL) {
  2084. tmp |= PWR_RESETOUT_EN;
  2085. value[0] = (u8) tmp;
  2086. value[1] = (u8) (tmp >> 8);
  2087. value[2] = (u8) (tmp >> 16);
  2088. value[3] = (u8) (tmp >> 24);
  2089. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2090. PWR_CTL_EN, value, 4);
  2091. msleep(PWR_SLEEP_INTERVAL);
  2092. }
  2093. /* update power control for afe */
  2094. status = cx231xx_afe_update_power_control(dev, mode);
  2095. /* update power control for i2s_blk */
  2096. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  2097. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  2098. 4);
  2099. return status;
  2100. }
  2101. int cx231xx_power_suspend(struct cx231xx *dev)
  2102. {
  2103. u8 value[4] = { 0, 0, 0, 0 };
  2104. u32 tmp = 0;
  2105. int status = 0;
  2106. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  2107. value, 4);
  2108. if (status > 0)
  2109. return status;
  2110. tmp = le32_to_cpu(*((u32 *) value));
  2111. tmp &= (~PWR_MODE_MASK);
  2112. value[0] = (u8) tmp;
  2113. value[1] = (u8) (tmp >> 8);
  2114. value[2] = (u8) (tmp >> 16);
  2115. value[3] = (u8) (tmp >> 24);
  2116. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  2117. value, 4);
  2118. return status;
  2119. }
  2120. /******************************************************************************
  2121. * S T R E A M C O N T R O L functions *
  2122. ******************************************************************************/
  2123. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  2124. {
  2125. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2126. u32 tmp = 0;
  2127. int status = 0;
  2128. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  2129. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  2130. value, 4);
  2131. if (status < 0)
  2132. return status;
  2133. tmp = le32_to_cpu(*((u32 *) value));
  2134. tmp |= ep_mask;
  2135. value[0] = (u8) tmp;
  2136. value[1] = (u8) (tmp >> 8);
  2137. value[2] = (u8) (tmp >> 16);
  2138. value[3] = (u8) (tmp >> 24);
  2139. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2140. value, 4);
  2141. return status;
  2142. }
  2143. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  2144. {
  2145. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2146. u32 tmp = 0;
  2147. int status = 0;
  2148. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  2149. status =
  2150. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  2151. if (status < 0)
  2152. return status;
  2153. tmp = le32_to_cpu(*((u32 *) value));
  2154. tmp &= (~ep_mask);
  2155. value[0] = (u8) tmp;
  2156. value[1] = (u8) (tmp >> 8);
  2157. value[2] = (u8) (tmp >> 16);
  2158. value[3] = (u8) (tmp >> 24);
  2159. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2160. value, 4);
  2161. return status;
  2162. }
  2163. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  2164. {
  2165. int status = 0;
  2166. u32 value = 0;
  2167. u8 val[4] = { 0, 0, 0, 0 };
  2168. if (dev->udev->speed == USB_SPEED_HIGH) {
  2169. switch (media_type) {
  2170. case Audio:
  2171. cx231xx_info("%s: Audio enter HANC\n", __func__);
  2172. status =
  2173. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  2174. break;
  2175. case Vbi:
  2176. cx231xx_info("%s: set vanc registers\n", __func__);
  2177. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  2178. break;
  2179. case Sliced_cc:
  2180. cx231xx_info("%s: set hanc registers\n", __func__);
  2181. status =
  2182. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  2183. break;
  2184. case Raw_Video:
  2185. cx231xx_info("%s: set video registers\n", __func__);
  2186. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2187. break;
  2188. case TS1_serial_mode:
  2189. cx231xx_info("%s: set ts1 registers", __func__);
  2190. if (dev->board.has_417) {
  2191. cx231xx_info(" MPEG\n");
  2192. value &= 0xFFFFFFFC;
  2193. value |= 0x3;
  2194. status = cx231xx_mode_register(dev, TS_MODE_REG, value);
  2195. val[0] = 0x04;
  2196. val[1] = 0xA3;
  2197. val[2] = 0x3B;
  2198. val[3] = 0x00;
  2199. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2200. TS1_CFG_REG, val, 4);
  2201. val[0] = 0x00;
  2202. val[1] = 0x08;
  2203. val[2] = 0x00;
  2204. val[3] = 0x08;
  2205. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2206. TS1_LENGTH_REG, val, 4);
  2207. } else {
  2208. cx231xx_info(" BDA\n");
  2209. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2210. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x010);
  2211. }
  2212. break;
  2213. case TS1_parallel_mode:
  2214. cx231xx_info("%s: set ts1 parallel mode registers\n",
  2215. __func__);
  2216. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2217. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  2218. break;
  2219. }
  2220. } else {
  2221. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2222. }
  2223. return status;
  2224. }
  2225. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  2226. {
  2227. int rc = -1;
  2228. u32 ep_mask = -1;
  2229. struct pcb_config *pcb_config;
  2230. /* get EP for media type */
  2231. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  2232. if (pcb_config->config_num) {
  2233. switch (media_type) {
  2234. case Raw_Video:
  2235. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2236. break;
  2237. case Audio:
  2238. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2239. break;
  2240. case Vbi:
  2241. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2242. break;
  2243. case Sliced_cc:
  2244. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2245. break;
  2246. case TS1_serial_mode:
  2247. case TS1_parallel_mode:
  2248. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2249. break;
  2250. case TS2:
  2251. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2252. break;
  2253. }
  2254. }
  2255. if (start) {
  2256. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  2257. if (rc < 0)
  2258. return rc;
  2259. /* enable video capture */
  2260. if (ep_mask > 0)
  2261. rc = cx231xx_start_stream(dev, ep_mask);
  2262. } else {
  2263. /* disable video capture */
  2264. if (ep_mask > 0)
  2265. rc = cx231xx_stop_stream(dev, ep_mask);
  2266. }
  2267. return rc;
  2268. }
  2269. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  2270. /*****************************************************************************
  2271. * G P I O B I T control functions *
  2272. ******************************************************************************/
  2273. static int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u32 gpio_val)
  2274. {
  2275. int status = 0;
  2276. gpio_val = cpu_to_le32(gpio_val);
  2277. status = cx231xx_send_gpio_cmd(dev, gpio_bit, (u8 *)&gpio_val, 4, 0, 0);
  2278. return status;
  2279. }
  2280. static int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u32 *gpio_val)
  2281. {
  2282. u32 tmp;
  2283. int status = 0;
  2284. status = cx231xx_send_gpio_cmd(dev, gpio_bit, (u8 *)&tmp, 4, 0, 1);
  2285. *gpio_val = le32_to_cpu(tmp);
  2286. return status;
  2287. }
  2288. /*
  2289. * cx231xx_set_gpio_direction
  2290. * Sets the direction of the GPIO pin to input or output
  2291. *
  2292. * Parameters :
  2293. * pin_number : The GPIO Pin number to program the direction for
  2294. * from 0 to 31
  2295. * pin_value : The Direction of the GPIO Pin under reference.
  2296. * 0 = Input direction
  2297. * 1 = Output direction
  2298. */
  2299. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  2300. int pin_number, int pin_value)
  2301. {
  2302. int status = 0;
  2303. u32 value = 0;
  2304. /* Check for valid pin_number - if 32 , bail out */
  2305. if (pin_number >= 32)
  2306. return -EINVAL;
  2307. /* input */
  2308. if (pin_value == 0)
  2309. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  2310. else
  2311. value = dev->gpio_dir | (1 << pin_number);
  2312. status = cx231xx_set_gpio_bit(dev, value, dev->gpio_val);
  2313. /* cache the value for future */
  2314. dev->gpio_dir = value;
  2315. return status;
  2316. }
  2317. /*
  2318. * cx231xx_set_gpio_value
  2319. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  2320. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  2321. *
  2322. * Parameters :
  2323. * pin_number : The GPIO Pin number to program the direction for
  2324. * pin_value : The value of the GPIO Pin under reference.
  2325. * 0 = set it to 0
  2326. * 1 = set it to 1
  2327. */
  2328. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  2329. {
  2330. int status = 0;
  2331. u32 value = 0;
  2332. /* Check for valid pin_number - if 0xFF , bail out */
  2333. if (pin_number >= 32)
  2334. return -EINVAL;
  2335. /* first do a sanity check - if the Pin is not output, make it output */
  2336. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  2337. /* It was in input mode */
  2338. value = dev->gpio_dir | (1 << pin_number);
  2339. dev->gpio_dir = value;
  2340. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2341. dev->gpio_val);
  2342. value = 0;
  2343. }
  2344. if (pin_value == 0)
  2345. value = dev->gpio_val & (~(1 << pin_number));
  2346. else
  2347. value = dev->gpio_val | (1 << pin_number);
  2348. /* store the value */
  2349. dev->gpio_val = value;
  2350. /* toggle bit0 of GP_IO */
  2351. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2352. return status;
  2353. }
  2354. /*****************************************************************************
  2355. * G P I O I2C related functions *
  2356. ******************************************************************************/
  2357. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  2358. {
  2359. int status = 0;
  2360. /* set SCL to output 1 ; set SDA to output 1 */
  2361. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2362. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2363. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2364. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2365. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2366. if (status < 0)
  2367. return -EINVAL;
  2368. /* set SCL to output 1; set SDA to output 0 */
  2369. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2370. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2371. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2372. if (status < 0)
  2373. return -EINVAL;
  2374. /* set SCL to output 0; set SDA to output 0 */
  2375. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2376. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2377. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2378. if (status < 0)
  2379. return -EINVAL;
  2380. return status;
  2381. }
  2382. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  2383. {
  2384. int status = 0;
  2385. /* set SCL to output 0; set SDA to output 0 */
  2386. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2387. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2388. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2389. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2390. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2391. if (status < 0)
  2392. return -EINVAL;
  2393. /* set SCL to output 1; set SDA to output 0 */
  2394. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2395. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2396. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2397. if (status < 0)
  2398. return -EINVAL;
  2399. /* set SCL to input ,release SCL cable control
  2400. set SDA to input ,release SDA cable control */
  2401. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2402. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2403. status =
  2404. cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2405. if (status < 0)
  2406. return -EINVAL;
  2407. return status;
  2408. }
  2409. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  2410. {
  2411. int status = 0;
  2412. u8 i;
  2413. /* set SCL to output ; set SDA to output */
  2414. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2415. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2416. for (i = 0; i < 8; i++) {
  2417. if (((data << i) & 0x80) == 0) {
  2418. /* set SCL to output 0; set SDA to output 0 */
  2419. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2420. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2421. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2422. dev->gpio_val);
  2423. /* set SCL to output 1; set SDA to output 0 */
  2424. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2425. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2426. dev->gpio_val);
  2427. /* set SCL to output 0; set SDA to output 0 */
  2428. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2429. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2430. dev->gpio_val);
  2431. } else {
  2432. /* set SCL to output 0; set SDA to output 1 */
  2433. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2434. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2435. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2436. dev->gpio_val);
  2437. /* set SCL to output 1; set SDA to output 1 */
  2438. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2439. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2440. dev->gpio_val);
  2441. /* set SCL to output 0; set SDA to output 1 */
  2442. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2443. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2444. dev->gpio_val);
  2445. }
  2446. }
  2447. return status;
  2448. }
  2449. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 *buf)
  2450. {
  2451. u8 value = 0;
  2452. int status = 0;
  2453. u32 gpio_logic_value = 0;
  2454. u8 i;
  2455. /* read byte */
  2456. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2457. /* set SCL to output 0; set SDA to input */
  2458. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2459. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2460. dev->gpio_val);
  2461. /* set SCL to output 1; set SDA to input */
  2462. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2463. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2464. dev->gpio_val);
  2465. /* get SDA data bit */
  2466. gpio_logic_value = dev->gpio_val;
  2467. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2468. &dev->gpio_val);
  2469. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2470. value |= (1 << (8 - i - 1));
  2471. dev->gpio_val = gpio_logic_value;
  2472. }
  2473. /* set SCL to output 0,finish the read latest SCL signal.
  2474. !!!set SDA to input, never to modify SDA direction at
  2475. the same times */
  2476. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2477. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2478. /* store the value */
  2479. *buf = value & 0xff;
  2480. return status;
  2481. }
  2482. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2483. {
  2484. int status = 0;
  2485. u32 gpio_logic_value = 0;
  2486. int nCnt = 10;
  2487. int nInit = nCnt;
  2488. /* clock stretch; set SCL to input; set SDA to input;
  2489. get SCL value till SCL = 1 */
  2490. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2491. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2492. gpio_logic_value = dev->gpio_val;
  2493. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2494. do {
  2495. msleep(2);
  2496. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2497. &dev->gpio_val);
  2498. nCnt--;
  2499. } while (((dev->gpio_val &
  2500. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2501. (nCnt > 0));
  2502. if (nCnt == 0)
  2503. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2504. nInit * 10);
  2505. /*
  2506. * readAck
  2507. * through clock stretch, slave has given a SCL signal,
  2508. * so the SDA data can be directly read.
  2509. */
  2510. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, &dev->gpio_val);
  2511. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2512. dev->gpio_val = gpio_logic_value;
  2513. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2514. status = 0;
  2515. } else {
  2516. dev->gpio_val = gpio_logic_value;
  2517. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2518. }
  2519. /* read SDA end, set the SCL to output 0, after this operation,
  2520. SDA direction can be changed. */
  2521. dev->gpio_val = gpio_logic_value;
  2522. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2523. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2524. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2525. return status;
  2526. }
  2527. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2528. {
  2529. int status = 0;
  2530. /* set SDA to ouput */
  2531. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2532. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2533. /* set SCL = 0 (output); set SDA = 0 (output) */
  2534. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2535. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2536. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2537. /* set SCL = 1 (output); set SDA = 0 (output) */
  2538. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2539. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2540. /* set SCL = 0 (output); set SDA = 0 (output) */
  2541. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2542. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2543. /* set SDA to input,and then the slave will read data from SDA. */
  2544. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2545. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2546. return status;
  2547. }
  2548. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2549. {
  2550. int status = 0;
  2551. /* set scl to output ; set sda to input */
  2552. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2553. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2554. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2555. /* set scl to output 0; set sda to input */
  2556. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2557. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2558. /* set scl to output 1; set sda to input */
  2559. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2560. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, dev->gpio_val);
  2561. return status;
  2562. }
  2563. /*****************************************************************************
  2564. * G P I O I2C related functions *
  2565. ******************************************************************************/
  2566. /* cx231xx_gpio_i2c_read
  2567. * Function to read data from gpio based I2C interface
  2568. */
  2569. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2570. {
  2571. int status = 0;
  2572. int i = 0;
  2573. /* get the lock */
  2574. mutex_lock(&dev->gpio_i2c_lock);
  2575. /* start */
  2576. status = cx231xx_gpio_i2c_start(dev);
  2577. /* write dev_addr */
  2578. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2579. /* readAck */
  2580. status = cx231xx_gpio_i2c_read_ack(dev);
  2581. /* read data */
  2582. for (i = 0; i < len; i++) {
  2583. /* read data */
  2584. buf[i] = 0;
  2585. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2586. if ((i + 1) != len) {
  2587. /* only do write ack if we more length */
  2588. status = cx231xx_gpio_i2c_write_ack(dev);
  2589. }
  2590. }
  2591. /* write NAK - inform reads are complete */
  2592. status = cx231xx_gpio_i2c_write_nak(dev);
  2593. /* write end */
  2594. status = cx231xx_gpio_i2c_end(dev);
  2595. /* release the lock */
  2596. mutex_unlock(&dev->gpio_i2c_lock);
  2597. return status;
  2598. }
  2599. /* cx231xx_gpio_i2c_write
  2600. * Function to write data to gpio based I2C interface
  2601. */
  2602. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2603. {
  2604. int i = 0;
  2605. /* get the lock */
  2606. mutex_lock(&dev->gpio_i2c_lock);
  2607. /* start */
  2608. cx231xx_gpio_i2c_start(dev);
  2609. /* write dev_addr */
  2610. cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2611. /* read Ack */
  2612. cx231xx_gpio_i2c_read_ack(dev);
  2613. for (i = 0; i < len; i++) {
  2614. /* Write data */
  2615. cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2616. /* read Ack */
  2617. cx231xx_gpio_i2c_read_ack(dev);
  2618. }
  2619. /* write End */
  2620. cx231xx_gpio_i2c_end(dev);
  2621. /* release the lock */
  2622. mutex_unlock(&dev->gpio_i2c_lock);
  2623. return 0;
  2624. }