cx88-video.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074
  1. /*
  2. *
  3. * device driver for Conexant 2388x based TV cards
  4. * video4linux video interface
  5. *
  6. * (c) 2003-04 Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]
  7. *
  8. * (c) 2005-2006 Mauro Carvalho Chehab <mchehab@infradead.org>
  9. * - Multituner support
  10. * - video_ioctl2 conversion
  11. * - PAL/M fixes
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/init.h>
  28. #include <linux/list.h>
  29. #include <linux/module.h>
  30. #include <linux/kmod.h>
  31. #include <linux/kernel.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/delay.h>
  36. #include <linux/kthread.h>
  37. #include <asm/div64.h>
  38. #include "cx88.h"
  39. #include <media/v4l2-common.h>
  40. #include <media/v4l2-ioctl.h>
  41. #include <media/v4l2-event.h>
  42. #include <media/wm8775.h>
  43. MODULE_DESCRIPTION("v4l2 driver module for cx2388x based TV cards");
  44. MODULE_AUTHOR("Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]");
  45. MODULE_LICENSE("GPL");
  46. MODULE_VERSION(CX88_VERSION);
  47. /* ------------------------------------------------------------------ */
  48. static unsigned int video_nr[] = {[0 ... (CX88_MAXBOARDS - 1)] = UNSET };
  49. static unsigned int vbi_nr[] = {[0 ... (CX88_MAXBOARDS - 1)] = UNSET };
  50. static unsigned int radio_nr[] = {[0 ... (CX88_MAXBOARDS - 1)] = UNSET };
  51. module_param_array(video_nr, int, NULL, 0444);
  52. module_param_array(vbi_nr, int, NULL, 0444);
  53. module_param_array(radio_nr, int, NULL, 0444);
  54. MODULE_PARM_DESC(video_nr,"video device numbers");
  55. MODULE_PARM_DESC(vbi_nr,"vbi device numbers");
  56. MODULE_PARM_DESC(radio_nr,"radio device numbers");
  57. static unsigned int video_debug;
  58. module_param(video_debug,int,0644);
  59. MODULE_PARM_DESC(video_debug,"enable debug messages [video]");
  60. static unsigned int irq_debug;
  61. module_param(irq_debug,int,0644);
  62. MODULE_PARM_DESC(irq_debug,"enable debug messages [IRQ handler]");
  63. static unsigned int vid_limit = 16;
  64. module_param(vid_limit,int,0644);
  65. MODULE_PARM_DESC(vid_limit,"capture memory limit in megabytes");
  66. #define dprintk(level,fmt, arg...) if (video_debug >= level) \
  67. printk(KERN_DEBUG "%s/0: " fmt, core->name , ## arg)
  68. /* ------------------------------------------------------------------- */
  69. /* static data */
  70. static const struct cx8800_fmt formats[] = {
  71. {
  72. .name = "8 bpp, gray",
  73. .fourcc = V4L2_PIX_FMT_GREY,
  74. .cxformat = ColorFormatY8,
  75. .depth = 8,
  76. .flags = FORMAT_FLAGS_PACKED,
  77. },{
  78. .name = "15 bpp RGB, le",
  79. .fourcc = V4L2_PIX_FMT_RGB555,
  80. .cxformat = ColorFormatRGB15,
  81. .depth = 16,
  82. .flags = FORMAT_FLAGS_PACKED,
  83. },{
  84. .name = "15 bpp RGB, be",
  85. .fourcc = V4L2_PIX_FMT_RGB555X,
  86. .cxformat = ColorFormatRGB15 | ColorFormatBSWAP,
  87. .depth = 16,
  88. .flags = FORMAT_FLAGS_PACKED,
  89. },{
  90. .name = "16 bpp RGB, le",
  91. .fourcc = V4L2_PIX_FMT_RGB565,
  92. .cxformat = ColorFormatRGB16,
  93. .depth = 16,
  94. .flags = FORMAT_FLAGS_PACKED,
  95. },{
  96. .name = "16 bpp RGB, be",
  97. .fourcc = V4L2_PIX_FMT_RGB565X,
  98. .cxformat = ColorFormatRGB16 | ColorFormatBSWAP,
  99. .depth = 16,
  100. .flags = FORMAT_FLAGS_PACKED,
  101. },{
  102. .name = "24 bpp RGB, le",
  103. .fourcc = V4L2_PIX_FMT_BGR24,
  104. .cxformat = ColorFormatRGB24,
  105. .depth = 24,
  106. .flags = FORMAT_FLAGS_PACKED,
  107. },{
  108. .name = "32 bpp RGB, le",
  109. .fourcc = V4L2_PIX_FMT_BGR32,
  110. .cxformat = ColorFormatRGB32,
  111. .depth = 32,
  112. .flags = FORMAT_FLAGS_PACKED,
  113. },{
  114. .name = "32 bpp RGB, be",
  115. .fourcc = V4L2_PIX_FMT_RGB32,
  116. .cxformat = ColorFormatRGB32 | ColorFormatBSWAP | ColorFormatWSWAP,
  117. .depth = 32,
  118. .flags = FORMAT_FLAGS_PACKED,
  119. },{
  120. .name = "4:2:2, packed, YUYV",
  121. .fourcc = V4L2_PIX_FMT_YUYV,
  122. .cxformat = ColorFormatYUY2,
  123. .depth = 16,
  124. .flags = FORMAT_FLAGS_PACKED,
  125. },{
  126. .name = "4:2:2, packed, UYVY",
  127. .fourcc = V4L2_PIX_FMT_UYVY,
  128. .cxformat = ColorFormatYUY2 | ColorFormatBSWAP,
  129. .depth = 16,
  130. .flags = FORMAT_FLAGS_PACKED,
  131. },
  132. };
  133. static const struct cx8800_fmt* format_by_fourcc(unsigned int fourcc)
  134. {
  135. unsigned int i;
  136. for (i = 0; i < ARRAY_SIZE(formats); i++)
  137. if (formats[i].fourcc == fourcc)
  138. return formats+i;
  139. return NULL;
  140. }
  141. /* ------------------------------------------------------------------- */
  142. struct cx88_ctrl {
  143. /* control information */
  144. u32 id;
  145. s32 minimum;
  146. s32 maximum;
  147. u32 step;
  148. s32 default_value;
  149. /* control register information */
  150. u32 off;
  151. u32 reg;
  152. u32 sreg;
  153. u32 mask;
  154. u32 shift;
  155. };
  156. static const struct cx88_ctrl cx8800_vid_ctls[] = {
  157. /* --- video --- */
  158. {
  159. .id = V4L2_CID_BRIGHTNESS,
  160. .minimum = 0x00,
  161. .maximum = 0xff,
  162. .step = 1,
  163. .default_value = 0x7f,
  164. .off = 128,
  165. .reg = MO_CONTR_BRIGHT,
  166. .mask = 0x00ff,
  167. .shift = 0,
  168. },{
  169. .id = V4L2_CID_CONTRAST,
  170. .minimum = 0,
  171. .maximum = 0xff,
  172. .step = 1,
  173. .default_value = 0x3f,
  174. .off = 0,
  175. .reg = MO_CONTR_BRIGHT,
  176. .mask = 0xff00,
  177. .shift = 8,
  178. },{
  179. .id = V4L2_CID_HUE,
  180. .minimum = 0,
  181. .maximum = 0xff,
  182. .step = 1,
  183. .default_value = 0x7f,
  184. .off = 128,
  185. .reg = MO_HUE,
  186. .mask = 0x00ff,
  187. .shift = 0,
  188. },{
  189. /* strictly, this only describes only U saturation.
  190. * V saturation is handled specially through code.
  191. */
  192. .id = V4L2_CID_SATURATION,
  193. .minimum = 0,
  194. .maximum = 0xff,
  195. .step = 1,
  196. .default_value = 0x7f,
  197. .off = 0,
  198. .reg = MO_UV_SATURATION,
  199. .mask = 0x00ff,
  200. .shift = 0,
  201. }, {
  202. .id = V4L2_CID_SHARPNESS,
  203. .minimum = 0,
  204. .maximum = 4,
  205. .step = 1,
  206. .default_value = 0x0,
  207. .off = 0,
  208. /* NOTE: the value is converted and written to both even
  209. and odd registers in the code */
  210. .reg = MO_FILTER_ODD,
  211. .mask = 7 << 7,
  212. .shift = 7,
  213. }, {
  214. .id = V4L2_CID_CHROMA_AGC,
  215. .minimum = 0,
  216. .maximum = 1,
  217. .default_value = 0x1,
  218. .reg = MO_INPUT_FORMAT,
  219. .mask = 1 << 10,
  220. .shift = 10,
  221. }, {
  222. .id = V4L2_CID_COLOR_KILLER,
  223. .minimum = 0,
  224. .maximum = 1,
  225. .default_value = 0x1,
  226. .reg = MO_INPUT_FORMAT,
  227. .mask = 1 << 9,
  228. .shift = 9,
  229. }, {
  230. .id = V4L2_CID_BAND_STOP_FILTER,
  231. .minimum = 0,
  232. .maximum = 1,
  233. .step = 1,
  234. .default_value = 0x0,
  235. .off = 0,
  236. .reg = MO_HTOTAL,
  237. .mask = 3 << 11,
  238. .shift = 11,
  239. }
  240. };
  241. static const struct cx88_ctrl cx8800_aud_ctls[] = {
  242. {
  243. /* --- audio --- */
  244. .id = V4L2_CID_AUDIO_MUTE,
  245. .minimum = 0,
  246. .maximum = 1,
  247. .default_value = 1,
  248. .reg = AUD_VOL_CTL,
  249. .sreg = SHADOW_AUD_VOL_CTL,
  250. .mask = (1 << 6),
  251. .shift = 6,
  252. },{
  253. .id = V4L2_CID_AUDIO_VOLUME,
  254. .minimum = 0,
  255. .maximum = 0x3f,
  256. .step = 1,
  257. .default_value = 0x3f,
  258. .reg = AUD_VOL_CTL,
  259. .sreg = SHADOW_AUD_VOL_CTL,
  260. .mask = 0x3f,
  261. .shift = 0,
  262. },{
  263. .id = V4L2_CID_AUDIO_BALANCE,
  264. .minimum = 0,
  265. .maximum = 0x7f,
  266. .step = 1,
  267. .default_value = 0x40,
  268. .reg = AUD_BAL_CTL,
  269. .sreg = SHADOW_AUD_BAL_CTL,
  270. .mask = 0x7f,
  271. .shift = 0,
  272. }
  273. };
  274. enum {
  275. CX8800_VID_CTLS = ARRAY_SIZE(cx8800_vid_ctls),
  276. CX8800_AUD_CTLS = ARRAY_SIZE(cx8800_aud_ctls),
  277. };
  278. /* ------------------------------------------------------------------- */
  279. /* resource management */
  280. static int res_get(struct cx8800_dev *dev, struct cx8800_fh *fh, unsigned int bit)
  281. {
  282. struct cx88_core *core = dev->core;
  283. if (fh->resources & bit)
  284. /* have it already allocated */
  285. return 1;
  286. /* is it free? */
  287. mutex_lock(&core->lock);
  288. if (dev->resources & bit) {
  289. /* no, someone else uses it */
  290. mutex_unlock(&core->lock);
  291. return 0;
  292. }
  293. /* it's free, grab it */
  294. fh->resources |= bit;
  295. dev->resources |= bit;
  296. dprintk(1,"res: get %d\n",bit);
  297. mutex_unlock(&core->lock);
  298. return 1;
  299. }
  300. static
  301. int res_check(struct cx8800_fh *fh, unsigned int bit)
  302. {
  303. return (fh->resources & bit);
  304. }
  305. static
  306. int res_locked(struct cx8800_dev *dev, unsigned int bit)
  307. {
  308. return (dev->resources & bit);
  309. }
  310. static
  311. void res_free(struct cx8800_dev *dev, struct cx8800_fh *fh, unsigned int bits)
  312. {
  313. struct cx88_core *core = dev->core;
  314. BUG_ON((fh->resources & bits) != bits);
  315. mutex_lock(&core->lock);
  316. fh->resources &= ~bits;
  317. dev->resources &= ~bits;
  318. dprintk(1,"res: put %d\n",bits);
  319. mutex_unlock(&core->lock);
  320. }
  321. /* ------------------------------------------------------------------ */
  322. int cx88_video_mux(struct cx88_core *core, unsigned int input)
  323. {
  324. /* struct cx88_core *core = dev->core; */
  325. dprintk(1,"video_mux: %d [vmux=%d,gpio=0x%x,0x%x,0x%x,0x%x]\n",
  326. input, INPUT(input).vmux,
  327. INPUT(input).gpio0,INPUT(input).gpio1,
  328. INPUT(input).gpio2,INPUT(input).gpio3);
  329. core->input = input;
  330. cx_andor(MO_INPUT_FORMAT, 0x03 << 14, INPUT(input).vmux << 14);
  331. cx_write(MO_GP3_IO, INPUT(input).gpio3);
  332. cx_write(MO_GP0_IO, INPUT(input).gpio0);
  333. cx_write(MO_GP1_IO, INPUT(input).gpio1);
  334. cx_write(MO_GP2_IO, INPUT(input).gpio2);
  335. switch (INPUT(input).type) {
  336. case CX88_VMUX_SVIDEO:
  337. cx_set(MO_AFECFG_IO, 0x00000001);
  338. cx_set(MO_INPUT_FORMAT, 0x00010010);
  339. cx_set(MO_FILTER_EVEN, 0x00002020);
  340. cx_set(MO_FILTER_ODD, 0x00002020);
  341. break;
  342. default:
  343. cx_clear(MO_AFECFG_IO, 0x00000001);
  344. cx_clear(MO_INPUT_FORMAT, 0x00010010);
  345. cx_clear(MO_FILTER_EVEN, 0x00002020);
  346. cx_clear(MO_FILTER_ODD, 0x00002020);
  347. break;
  348. }
  349. /* if there are audioroutes defined, we have an external
  350. ADC to deal with audio */
  351. if (INPUT(input).audioroute) {
  352. /* The wm8775 module has the "2" route hardwired into
  353. the initialization. Some boards may use different
  354. routes for different inputs. HVR-1300 surely does */
  355. if (core->board.audio_chip &&
  356. core->board.audio_chip == V4L2_IDENT_WM8775) {
  357. call_all(core, audio, s_routing,
  358. INPUT(input).audioroute, 0, 0);
  359. }
  360. /* cx2388's C-ADC is connected to the tuner only.
  361. When used with S-Video, that ADC is busy dealing with
  362. chroma, so an external must be used for baseband audio */
  363. if (INPUT(input).type != CX88_VMUX_TELEVISION &&
  364. INPUT(input).type != CX88_VMUX_CABLE) {
  365. /* "I2S ADC mode" */
  366. core->tvaudio = WW_I2SADC;
  367. cx88_set_tvaudio(core);
  368. } else {
  369. /* Normal mode */
  370. cx_write(AUD_I2SCNTL, 0x0);
  371. cx_clear(AUD_CTL, EN_I2SIN_ENABLE);
  372. }
  373. }
  374. return 0;
  375. }
  376. EXPORT_SYMBOL(cx88_video_mux);
  377. /* ------------------------------------------------------------------ */
  378. static int start_video_dma(struct cx8800_dev *dev,
  379. struct cx88_dmaqueue *q,
  380. struct cx88_buffer *buf)
  381. {
  382. struct cx88_core *core = dev->core;
  383. /* setup fifo + format */
  384. cx88_sram_channel_setup(core, &cx88_sram_channels[SRAM_CH21],
  385. buf->bpl, buf->risc.dma);
  386. cx88_set_scale(core, buf->vb.width, buf->vb.height, buf->vb.field);
  387. cx_write(MO_COLOR_CTRL, buf->fmt->cxformat | ColorFormatGamma);
  388. /* reset counter */
  389. cx_write(MO_VIDY_GPCNTRL,GP_COUNT_CONTROL_RESET);
  390. q->count = 1;
  391. /* enable irqs */
  392. cx_set(MO_PCI_INTMSK, core->pci_irqmask | PCI_INT_VIDINT);
  393. /* Enables corresponding bits at PCI_INT_STAT:
  394. bits 0 to 4: video, audio, transport stream, VIP, Host
  395. bit 7: timer
  396. bits 8 and 9: DMA complete for: SRC, DST
  397. bits 10 and 11: BERR signal asserted for RISC: RD, WR
  398. bits 12 to 15: BERR signal asserted for: BRDG, SRC, DST, IPB
  399. */
  400. cx_set(MO_VID_INTMSK, 0x0f0011);
  401. /* enable capture */
  402. cx_set(VID_CAPTURE_CONTROL,0x06);
  403. /* start dma */
  404. cx_set(MO_DEV_CNTRL2, (1<<5));
  405. cx_set(MO_VID_DMACNTRL, 0x11); /* Planar Y and packed FIFO and RISC enable */
  406. return 0;
  407. }
  408. #ifdef CONFIG_PM
  409. static int stop_video_dma(struct cx8800_dev *dev)
  410. {
  411. struct cx88_core *core = dev->core;
  412. /* stop dma */
  413. cx_clear(MO_VID_DMACNTRL, 0x11);
  414. /* disable capture */
  415. cx_clear(VID_CAPTURE_CONTROL,0x06);
  416. /* disable irqs */
  417. cx_clear(MO_PCI_INTMSK, PCI_INT_VIDINT);
  418. cx_clear(MO_VID_INTMSK, 0x0f0011);
  419. return 0;
  420. }
  421. #endif
  422. static int restart_video_queue(struct cx8800_dev *dev,
  423. struct cx88_dmaqueue *q)
  424. {
  425. struct cx88_core *core = dev->core;
  426. struct cx88_buffer *buf, *prev;
  427. if (!list_empty(&q->active)) {
  428. buf = list_entry(q->active.next, struct cx88_buffer, vb.queue);
  429. dprintk(2,"restart_queue [%p/%d]: restart dma\n",
  430. buf, buf->vb.i);
  431. start_video_dma(dev, q, buf);
  432. list_for_each_entry(buf, &q->active, vb.queue)
  433. buf->count = q->count++;
  434. mod_timer(&q->timeout, jiffies+BUFFER_TIMEOUT);
  435. return 0;
  436. }
  437. prev = NULL;
  438. for (;;) {
  439. if (list_empty(&q->queued))
  440. return 0;
  441. buf = list_entry(q->queued.next, struct cx88_buffer, vb.queue);
  442. if (NULL == prev) {
  443. list_move_tail(&buf->vb.queue, &q->active);
  444. start_video_dma(dev, q, buf);
  445. buf->vb.state = VIDEOBUF_ACTIVE;
  446. buf->count = q->count++;
  447. mod_timer(&q->timeout, jiffies+BUFFER_TIMEOUT);
  448. dprintk(2,"[%p/%d] restart_queue - first active\n",
  449. buf,buf->vb.i);
  450. } else if (prev->vb.width == buf->vb.width &&
  451. prev->vb.height == buf->vb.height &&
  452. prev->fmt == buf->fmt) {
  453. list_move_tail(&buf->vb.queue, &q->active);
  454. buf->vb.state = VIDEOBUF_ACTIVE;
  455. buf->count = q->count++;
  456. prev->risc.jmp[1] = cpu_to_le32(buf->risc.dma);
  457. dprintk(2,"[%p/%d] restart_queue - move to active\n",
  458. buf,buf->vb.i);
  459. } else {
  460. return 0;
  461. }
  462. prev = buf;
  463. }
  464. }
  465. /* ------------------------------------------------------------------ */
  466. static int
  467. buffer_setup(struct videobuf_queue *q, unsigned int *count, unsigned int *size)
  468. {
  469. struct cx8800_fh *fh = q->priv_data;
  470. struct cx8800_dev *dev = fh->dev;
  471. *size = dev->fmt->depth * dev->width * dev->height >> 3;
  472. if (0 == *count)
  473. *count = 32;
  474. if (*size * *count > vid_limit * 1024 * 1024)
  475. *count = (vid_limit * 1024 * 1024) / *size;
  476. return 0;
  477. }
  478. static int
  479. buffer_prepare(struct videobuf_queue *q, struct videobuf_buffer *vb,
  480. enum v4l2_field field)
  481. {
  482. struct cx8800_fh *fh = q->priv_data;
  483. struct cx8800_dev *dev = fh->dev;
  484. struct cx88_core *core = dev->core;
  485. struct cx88_buffer *buf = container_of(vb,struct cx88_buffer,vb);
  486. struct videobuf_dmabuf *dma=videobuf_to_dma(&buf->vb);
  487. int rc, init_buffer = 0;
  488. BUG_ON(NULL == dev->fmt);
  489. if (dev->width < 48 || dev->width > norm_maxw(core->tvnorm) ||
  490. dev->height < 32 || dev->height > norm_maxh(core->tvnorm))
  491. return -EINVAL;
  492. buf->vb.size = (dev->width * dev->height * dev->fmt->depth) >> 3;
  493. if (0 != buf->vb.baddr && buf->vb.bsize < buf->vb.size)
  494. return -EINVAL;
  495. if (buf->fmt != dev->fmt ||
  496. buf->vb.width != dev->width ||
  497. buf->vb.height != dev->height ||
  498. buf->vb.field != field) {
  499. buf->fmt = dev->fmt;
  500. buf->vb.width = dev->width;
  501. buf->vb.height = dev->height;
  502. buf->vb.field = field;
  503. init_buffer = 1;
  504. }
  505. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  506. init_buffer = 1;
  507. if (0 != (rc = videobuf_iolock(q,&buf->vb,NULL)))
  508. goto fail;
  509. }
  510. if (init_buffer) {
  511. buf->bpl = buf->vb.width * buf->fmt->depth >> 3;
  512. switch (buf->vb.field) {
  513. case V4L2_FIELD_TOP:
  514. cx88_risc_buffer(dev->pci, &buf->risc,
  515. dma->sglist, 0, UNSET,
  516. buf->bpl, 0, buf->vb.height);
  517. break;
  518. case V4L2_FIELD_BOTTOM:
  519. cx88_risc_buffer(dev->pci, &buf->risc,
  520. dma->sglist, UNSET, 0,
  521. buf->bpl, 0, buf->vb.height);
  522. break;
  523. case V4L2_FIELD_INTERLACED:
  524. cx88_risc_buffer(dev->pci, &buf->risc,
  525. dma->sglist, 0, buf->bpl,
  526. buf->bpl, buf->bpl,
  527. buf->vb.height >> 1);
  528. break;
  529. case V4L2_FIELD_SEQ_TB:
  530. cx88_risc_buffer(dev->pci, &buf->risc,
  531. dma->sglist,
  532. 0, buf->bpl * (buf->vb.height >> 1),
  533. buf->bpl, 0,
  534. buf->vb.height >> 1);
  535. break;
  536. case V4L2_FIELD_SEQ_BT:
  537. cx88_risc_buffer(dev->pci, &buf->risc,
  538. dma->sglist,
  539. buf->bpl * (buf->vb.height >> 1), 0,
  540. buf->bpl, 0,
  541. buf->vb.height >> 1);
  542. break;
  543. default:
  544. BUG();
  545. }
  546. }
  547. dprintk(2,"[%p/%d] buffer_prepare - %dx%d %dbpp \"%s\" - dma=0x%08lx\n",
  548. buf, buf->vb.i,
  549. dev->width, dev->height, dev->fmt->depth, dev->fmt->name,
  550. (unsigned long)buf->risc.dma);
  551. buf->vb.state = VIDEOBUF_PREPARED;
  552. return 0;
  553. fail:
  554. cx88_free_buffer(q,buf);
  555. return rc;
  556. }
  557. static void
  558. buffer_queue(struct videobuf_queue *vq, struct videobuf_buffer *vb)
  559. {
  560. struct cx88_buffer *buf = container_of(vb,struct cx88_buffer,vb);
  561. struct cx88_buffer *prev;
  562. struct cx8800_fh *fh = vq->priv_data;
  563. struct cx8800_dev *dev = fh->dev;
  564. struct cx88_core *core = dev->core;
  565. struct cx88_dmaqueue *q = &dev->vidq;
  566. /* add jump to stopper */
  567. buf->risc.jmp[0] = cpu_to_le32(RISC_JUMP | RISC_IRQ1 | RISC_CNT_INC);
  568. buf->risc.jmp[1] = cpu_to_le32(q->stopper.dma);
  569. if (!list_empty(&q->queued)) {
  570. list_add_tail(&buf->vb.queue,&q->queued);
  571. buf->vb.state = VIDEOBUF_QUEUED;
  572. dprintk(2,"[%p/%d] buffer_queue - append to queued\n",
  573. buf, buf->vb.i);
  574. } else if (list_empty(&q->active)) {
  575. list_add_tail(&buf->vb.queue,&q->active);
  576. start_video_dma(dev, q, buf);
  577. buf->vb.state = VIDEOBUF_ACTIVE;
  578. buf->count = q->count++;
  579. mod_timer(&q->timeout, jiffies+BUFFER_TIMEOUT);
  580. dprintk(2,"[%p/%d] buffer_queue - first active\n",
  581. buf, buf->vb.i);
  582. } else {
  583. prev = list_entry(q->active.prev, struct cx88_buffer, vb.queue);
  584. if (prev->vb.width == buf->vb.width &&
  585. prev->vb.height == buf->vb.height &&
  586. prev->fmt == buf->fmt) {
  587. list_add_tail(&buf->vb.queue,&q->active);
  588. buf->vb.state = VIDEOBUF_ACTIVE;
  589. buf->count = q->count++;
  590. prev->risc.jmp[1] = cpu_to_le32(buf->risc.dma);
  591. dprintk(2,"[%p/%d] buffer_queue - append to active\n",
  592. buf, buf->vb.i);
  593. } else {
  594. list_add_tail(&buf->vb.queue,&q->queued);
  595. buf->vb.state = VIDEOBUF_QUEUED;
  596. dprintk(2,"[%p/%d] buffer_queue - first queued\n",
  597. buf, buf->vb.i);
  598. }
  599. }
  600. }
  601. static void buffer_release(struct videobuf_queue *q, struct videobuf_buffer *vb)
  602. {
  603. struct cx88_buffer *buf = container_of(vb,struct cx88_buffer,vb);
  604. cx88_free_buffer(q,buf);
  605. }
  606. static const struct videobuf_queue_ops cx8800_video_qops = {
  607. .buf_setup = buffer_setup,
  608. .buf_prepare = buffer_prepare,
  609. .buf_queue = buffer_queue,
  610. .buf_release = buffer_release,
  611. };
  612. /* ------------------------------------------------------------------ */
  613. /* ------------------------------------------------------------------ */
  614. static struct videobuf_queue *get_queue(struct file *file)
  615. {
  616. struct video_device *vdev = video_devdata(file);
  617. struct cx8800_fh *fh = file->private_data;
  618. switch (vdev->vfl_type) {
  619. case VFL_TYPE_GRABBER:
  620. return &fh->vidq;
  621. case VFL_TYPE_VBI:
  622. return &fh->vbiq;
  623. default:
  624. BUG();
  625. return NULL;
  626. }
  627. }
  628. static int get_resource(struct file *file)
  629. {
  630. struct video_device *vdev = video_devdata(file);
  631. switch (vdev->vfl_type) {
  632. case VFL_TYPE_GRABBER:
  633. return RESOURCE_VIDEO;
  634. case VFL_TYPE_VBI:
  635. return RESOURCE_VBI;
  636. default:
  637. BUG();
  638. return 0;
  639. }
  640. }
  641. static int video_open(struct file *file)
  642. {
  643. struct video_device *vdev = video_devdata(file);
  644. struct cx8800_dev *dev = video_drvdata(file);
  645. struct cx88_core *core = dev->core;
  646. struct cx8800_fh *fh;
  647. enum v4l2_buf_type type = 0;
  648. int radio = 0;
  649. switch (vdev->vfl_type) {
  650. case VFL_TYPE_GRABBER:
  651. type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  652. break;
  653. case VFL_TYPE_VBI:
  654. type = V4L2_BUF_TYPE_VBI_CAPTURE;
  655. break;
  656. case VFL_TYPE_RADIO:
  657. radio = 1;
  658. break;
  659. }
  660. dprintk(1, "open dev=%s radio=%d type=%s\n",
  661. video_device_node_name(vdev), radio, v4l2_type_names[type]);
  662. /* allocate + initialize per filehandle data */
  663. fh = kzalloc(sizeof(*fh),GFP_KERNEL);
  664. if (unlikely(!fh))
  665. return -ENOMEM;
  666. v4l2_fh_init(&fh->fh, vdev);
  667. file->private_data = fh;
  668. fh->dev = dev;
  669. mutex_lock(&core->lock);
  670. videobuf_queue_sg_init(&fh->vidq, &cx8800_video_qops,
  671. &dev->pci->dev, &dev->slock,
  672. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  673. V4L2_FIELD_INTERLACED,
  674. sizeof(struct cx88_buffer),
  675. fh, NULL);
  676. videobuf_queue_sg_init(&fh->vbiq, &cx8800_vbi_qops,
  677. &dev->pci->dev, &dev->slock,
  678. V4L2_BUF_TYPE_VBI_CAPTURE,
  679. V4L2_FIELD_SEQ_TB,
  680. sizeof(struct cx88_buffer),
  681. fh, NULL);
  682. if (vdev->vfl_type == VFL_TYPE_RADIO) {
  683. dprintk(1,"video_open: setting radio device\n");
  684. cx_write(MO_GP3_IO, core->board.radio.gpio3);
  685. cx_write(MO_GP0_IO, core->board.radio.gpio0);
  686. cx_write(MO_GP1_IO, core->board.radio.gpio1);
  687. cx_write(MO_GP2_IO, core->board.radio.gpio2);
  688. if (core->board.radio.audioroute) {
  689. if(core->board.audio_chip &&
  690. core->board.audio_chip == V4L2_IDENT_WM8775) {
  691. call_all(core, audio, s_routing,
  692. core->board.radio.audioroute, 0, 0);
  693. }
  694. /* "I2S ADC mode" */
  695. core->tvaudio = WW_I2SADC;
  696. cx88_set_tvaudio(core);
  697. } else {
  698. /* FM Mode */
  699. core->tvaudio = WW_FM;
  700. cx88_set_tvaudio(core);
  701. cx88_set_stereo(core,V4L2_TUNER_MODE_STEREO,1);
  702. }
  703. call_all(core, tuner, s_radio);
  704. }
  705. core->users++;
  706. mutex_unlock(&core->lock);
  707. v4l2_fh_add(&fh->fh);
  708. return 0;
  709. }
  710. static ssize_t
  711. video_read(struct file *file, char __user *data, size_t count, loff_t *ppos)
  712. {
  713. struct video_device *vdev = video_devdata(file);
  714. struct cx8800_fh *fh = file->private_data;
  715. switch (vdev->vfl_type) {
  716. case VFL_TYPE_GRABBER:
  717. if (res_locked(fh->dev,RESOURCE_VIDEO))
  718. return -EBUSY;
  719. return videobuf_read_one(&fh->vidq, data, count, ppos,
  720. file->f_flags & O_NONBLOCK);
  721. case VFL_TYPE_VBI:
  722. if (!res_get(fh->dev,fh,RESOURCE_VBI))
  723. return -EBUSY;
  724. return videobuf_read_stream(&fh->vbiq, data, count, ppos, 1,
  725. file->f_flags & O_NONBLOCK);
  726. default:
  727. BUG();
  728. return 0;
  729. }
  730. }
  731. static unsigned int
  732. video_poll(struct file *file, struct poll_table_struct *wait)
  733. {
  734. struct video_device *vdev = video_devdata(file);
  735. struct cx8800_fh *fh = file->private_data;
  736. struct cx88_buffer *buf;
  737. unsigned int rc = v4l2_ctrl_poll(file, wait);
  738. if (vdev->vfl_type == VFL_TYPE_VBI) {
  739. if (!res_get(fh->dev,fh,RESOURCE_VBI))
  740. return rc | POLLERR;
  741. return rc | videobuf_poll_stream(file, &fh->vbiq, wait);
  742. }
  743. mutex_lock(&fh->vidq.vb_lock);
  744. if (res_check(fh,RESOURCE_VIDEO)) {
  745. /* streaming capture */
  746. if (list_empty(&fh->vidq.stream))
  747. goto done;
  748. buf = list_entry(fh->vidq.stream.next,struct cx88_buffer,vb.stream);
  749. } else {
  750. /* read() capture */
  751. buf = (struct cx88_buffer*)fh->vidq.read_buf;
  752. if (NULL == buf)
  753. goto done;
  754. }
  755. poll_wait(file, &buf->vb.done, wait);
  756. if (buf->vb.state == VIDEOBUF_DONE ||
  757. buf->vb.state == VIDEOBUF_ERROR)
  758. rc |= POLLIN|POLLRDNORM;
  759. done:
  760. mutex_unlock(&fh->vidq.vb_lock);
  761. return rc;
  762. }
  763. static int video_release(struct file *file)
  764. {
  765. struct cx8800_fh *fh = file->private_data;
  766. struct cx8800_dev *dev = fh->dev;
  767. /* turn off overlay */
  768. if (res_check(fh, RESOURCE_OVERLAY)) {
  769. /* FIXME */
  770. res_free(dev,fh,RESOURCE_OVERLAY);
  771. }
  772. /* stop video capture */
  773. if (res_check(fh, RESOURCE_VIDEO)) {
  774. videobuf_queue_cancel(&fh->vidq);
  775. res_free(dev,fh,RESOURCE_VIDEO);
  776. }
  777. if (fh->vidq.read_buf) {
  778. buffer_release(&fh->vidq,fh->vidq.read_buf);
  779. kfree(fh->vidq.read_buf);
  780. }
  781. /* stop vbi capture */
  782. if (res_check(fh, RESOURCE_VBI)) {
  783. videobuf_stop(&fh->vbiq);
  784. res_free(dev,fh,RESOURCE_VBI);
  785. }
  786. videobuf_mmap_free(&fh->vidq);
  787. videobuf_mmap_free(&fh->vbiq);
  788. mutex_lock(&dev->core->lock);
  789. v4l2_fh_del(&fh->fh);
  790. v4l2_fh_exit(&fh->fh);
  791. file->private_data = NULL;
  792. kfree(fh);
  793. dev->core->users--;
  794. if (!dev->core->users)
  795. call_all(dev->core, core, s_power, 0);
  796. mutex_unlock(&dev->core->lock);
  797. return 0;
  798. }
  799. static int
  800. video_mmap(struct file *file, struct vm_area_struct * vma)
  801. {
  802. return videobuf_mmap_mapper(get_queue(file), vma);
  803. }
  804. /* ------------------------------------------------------------------ */
  805. /* VIDEO CTRL IOCTLS */
  806. static int cx8800_s_vid_ctrl(struct v4l2_ctrl *ctrl)
  807. {
  808. struct cx88_core *core =
  809. container_of(ctrl->handler, struct cx88_core, video_hdl);
  810. const struct cx88_ctrl *cc = ctrl->priv;
  811. u32 value, mask;
  812. mask = cc->mask;
  813. switch (ctrl->id) {
  814. case V4L2_CID_SATURATION:
  815. /* special v_sat handling */
  816. value = ((ctrl->val - cc->off) << cc->shift) & cc->mask;
  817. if (core->tvnorm & V4L2_STD_SECAM) {
  818. /* For SECAM, both U and V sat should be equal */
  819. value = value << 8 | value;
  820. } else {
  821. /* Keeps U Saturation proportional to V Sat */
  822. value = (value * 0x5a) / 0x7f << 8 | value;
  823. }
  824. mask = 0xffff;
  825. break;
  826. case V4L2_CID_SHARPNESS:
  827. /* 0b000, 0b100, 0b101, 0b110, or 0b111 */
  828. value = (ctrl->val < 1 ? 0 : ((ctrl->val + 3) << 7));
  829. /* needs to be set for both fields */
  830. cx_andor(MO_FILTER_EVEN, mask, value);
  831. break;
  832. case V4L2_CID_CHROMA_AGC:
  833. value = ((ctrl->val - cc->off) << cc->shift) & cc->mask;
  834. break;
  835. default:
  836. value = ((ctrl->val - cc->off) << cc->shift) & cc->mask;
  837. break;
  838. }
  839. dprintk(1, "set_control id=0x%X(%s) ctrl=0x%02x, reg=0x%02x val=0x%02x (mask 0x%02x)%s\n",
  840. ctrl->id, ctrl->name, ctrl->val, cc->reg, value,
  841. mask, cc->sreg ? " [shadowed]" : "");
  842. if (cc->sreg)
  843. cx_sandor(cc->sreg, cc->reg, mask, value);
  844. else
  845. cx_andor(cc->reg, mask, value);
  846. return 0;
  847. }
  848. static int cx8800_s_aud_ctrl(struct v4l2_ctrl *ctrl)
  849. {
  850. struct cx88_core *core =
  851. container_of(ctrl->handler, struct cx88_core, audio_hdl);
  852. const struct cx88_ctrl *cc = ctrl->priv;
  853. u32 value,mask;
  854. /* Pass changes onto any WM8775 */
  855. if (core->board.audio_chip == V4L2_IDENT_WM8775) {
  856. switch (ctrl->id) {
  857. case V4L2_CID_AUDIO_MUTE:
  858. wm8775_s_ctrl(core, ctrl->id, ctrl->val);
  859. break;
  860. case V4L2_CID_AUDIO_VOLUME:
  861. wm8775_s_ctrl(core, ctrl->id, (ctrl->val) ?
  862. (0x90 + ctrl->val) << 8 : 0);
  863. break;
  864. case V4L2_CID_AUDIO_BALANCE:
  865. wm8775_s_ctrl(core, ctrl->id, ctrl->val << 9);
  866. break;
  867. default:
  868. break;
  869. }
  870. }
  871. mask = cc->mask;
  872. switch (ctrl->id) {
  873. case V4L2_CID_AUDIO_BALANCE:
  874. value = (ctrl->val < 0x40) ? (0x7f - ctrl->val) : (ctrl->val - 0x40);
  875. break;
  876. case V4L2_CID_AUDIO_VOLUME:
  877. value = 0x3f - (ctrl->val & 0x3f);
  878. break;
  879. default:
  880. value = ((ctrl->val - cc->off) << cc->shift) & cc->mask;
  881. break;
  882. }
  883. dprintk(1,"set_control id=0x%X(%s) ctrl=0x%02x, reg=0x%02x val=0x%02x (mask 0x%02x)%s\n",
  884. ctrl->id, ctrl->name, ctrl->val, cc->reg, value,
  885. mask, cc->sreg ? " [shadowed]" : "");
  886. if (cc->sreg)
  887. cx_sandor(cc->sreg, cc->reg, mask, value);
  888. else
  889. cx_andor(cc->reg, mask, value);
  890. return 0;
  891. }
  892. /* ------------------------------------------------------------------ */
  893. /* VIDEO IOCTLS */
  894. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  895. struct v4l2_format *f)
  896. {
  897. struct cx8800_fh *fh = priv;
  898. struct cx8800_dev *dev = fh->dev;
  899. f->fmt.pix.width = dev->width;
  900. f->fmt.pix.height = dev->height;
  901. f->fmt.pix.field = fh->vidq.field;
  902. f->fmt.pix.pixelformat = dev->fmt->fourcc;
  903. f->fmt.pix.bytesperline =
  904. (f->fmt.pix.width * dev->fmt->depth) >> 3;
  905. f->fmt.pix.sizeimage =
  906. f->fmt.pix.height * f->fmt.pix.bytesperline;
  907. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  908. return 0;
  909. }
  910. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  911. struct v4l2_format *f)
  912. {
  913. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  914. const struct cx8800_fmt *fmt;
  915. enum v4l2_field field;
  916. unsigned int maxw, maxh;
  917. fmt = format_by_fourcc(f->fmt.pix.pixelformat);
  918. if (NULL == fmt)
  919. return -EINVAL;
  920. field = f->fmt.pix.field;
  921. maxw = norm_maxw(core->tvnorm);
  922. maxh = norm_maxh(core->tvnorm);
  923. if (V4L2_FIELD_ANY == field) {
  924. field = (f->fmt.pix.height > maxh/2)
  925. ? V4L2_FIELD_INTERLACED
  926. : V4L2_FIELD_BOTTOM;
  927. }
  928. switch (field) {
  929. case V4L2_FIELD_TOP:
  930. case V4L2_FIELD_BOTTOM:
  931. maxh = maxh / 2;
  932. break;
  933. case V4L2_FIELD_INTERLACED:
  934. break;
  935. default:
  936. return -EINVAL;
  937. }
  938. f->fmt.pix.field = field;
  939. v4l_bound_align_image(&f->fmt.pix.width, 48, maxw, 2,
  940. &f->fmt.pix.height, 32, maxh, 0, 0);
  941. f->fmt.pix.bytesperline =
  942. (f->fmt.pix.width * fmt->depth) >> 3;
  943. f->fmt.pix.sizeimage =
  944. f->fmt.pix.height * f->fmt.pix.bytesperline;
  945. return 0;
  946. }
  947. static int vidioc_s_fmt_vid_cap(struct file *file, void *priv,
  948. struct v4l2_format *f)
  949. {
  950. struct cx8800_fh *fh = priv;
  951. struct cx8800_dev *dev = fh->dev;
  952. int err = vidioc_try_fmt_vid_cap (file,priv,f);
  953. if (0 != err)
  954. return err;
  955. dev->fmt = format_by_fourcc(f->fmt.pix.pixelformat);
  956. dev->width = f->fmt.pix.width;
  957. dev->height = f->fmt.pix.height;
  958. fh->vidq.field = f->fmt.pix.field;
  959. return 0;
  960. }
  961. void cx88_querycap(struct file *file, struct cx88_core *core,
  962. struct v4l2_capability *cap)
  963. {
  964. struct video_device *vdev = video_devdata(file);
  965. strlcpy(cap->card, core->board.name, sizeof(cap->card));
  966. cap->device_caps = V4L2_CAP_READWRITE | V4L2_CAP_STREAMING;
  967. if (UNSET != core->board.tuner_type)
  968. cap->device_caps |= V4L2_CAP_TUNER;
  969. switch (vdev->vfl_type) {
  970. case VFL_TYPE_RADIO:
  971. cap->device_caps = V4L2_CAP_RADIO | V4L2_CAP_TUNER;
  972. break;
  973. case VFL_TYPE_GRABBER:
  974. cap->device_caps |= V4L2_CAP_VIDEO_CAPTURE;
  975. break;
  976. case VFL_TYPE_VBI:
  977. cap->device_caps |= V4L2_CAP_VBI_CAPTURE;
  978. break;
  979. }
  980. cap->capabilities = cap->device_caps | V4L2_CAP_VIDEO_CAPTURE |
  981. V4L2_CAP_VBI_CAPTURE | V4L2_CAP_DEVICE_CAPS;
  982. if (core->board.radio.type == CX88_RADIO)
  983. cap->capabilities |= V4L2_CAP_RADIO;
  984. }
  985. EXPORT_SYMBOL(cx88_querycap);
  986. static int vidioc_querycap(struct file *file, void *priv,
  987. struct v4l2_capability *cap)
  988. {
  989. struct cx8800_dev *dev = ((struct cx8800_fh *)priv)->dev;
  990. struct cx88_core *core = dev->core;
  991. strcpy(cap->driver, "cx8800");
  992. sprintf(cap->bus_info, "PCI:%s", pci_name(dev->pci));
  993. cx88_querycap(file, core, cap);
  994. return 0;
  995. }
  996. static int vidioc_enum_fmt_vid_cap (struct file *file, void *priv,
  997. struct v4l2_fmtdesc *f)
  998. {
  999. if (unlikely(f->index >= ARRAY_SIZE(formats)))
  1000. return -EINVAL;
  1001. strlcpy(f->description,formats[f->index].name,sizeof(f->description));
  1002. f->pixelformat = formats[f->index].fourcc;
  1003. return 0;
  1004. }
  1005. static int vidioc_reqbufs (struct file *file, void *priv, struct v4l2_requestbuffers *p)
  1006. {
  1007. return videobuf_reqbufs(get_queue(file), p);
  1008. }
  1009. static int vidioc_querybuf (struct file *file, void *priv, struct v4l2_buffer *p)
  1010. {
  1011. return videobuf_querybuf(get_queue(file), p);
  1012. }
  1013. static int vidioc_qbuf (struct file *file, void *priv, struct v4l2_buffer *p)
  1014. {
  1015. return videobuf_qbuf(get_queue(file), p);
  1016. }
  1017. static int vidioc_dqbuf (struct file *file, void *priv, struct v4l2_buffer *p)
  1018. {
  1019. return videobuf_dqbuf(get_queue(file), p,
  1020. file->f_flags & O_NONBLOCK);
  1021. }
  1022. static int vidioc_streamon(struct file *file, void *priv, enum v4l2_buf_type i)
  1023. {
  1024. struct video_device *vdev = video_devdata(file);
  1025. struct cx8800_fh *fh = priv;
  1026. struct cx8800_dev *dev = fh->dev;
  1027. if ((vdev->vfl_type == VFL_TYPE_GRABBER && i != V4L2_BUF_TYPE_VIDEO_CAPTURE) ||
  1028. (vdev->vfl_type == VFL_TYPE_VBI && i != V4L2_BUF_TYPE_VBI_CAPTURE))
  1029. return -EINVAL;
  1030. if (unlikely(!res_get(dev, fh, get_resource(file))))
  1031. return -EBUSY;
  1032. return videobuf_streamon(get_queue(file));
  1033. }
  1034. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1035. {
  1036. struct video_device *vdev = video_devdata(file);
  1037. struct cx8800_fh *fh = priv;
  1038. struct cx8800_dev *dev = fh->dev;
  1039. int err, res;
  1040. if ((vdev->vfl_type == VFL_TYPE_GRABBER && i != V4L2_BUF_TYPE_VIDEO_CAPTURE) ||
  1041. (vdev->vfl_type == VFL_TYPE_VBI && i != V4L2_BUF_TYPE_VBI_CAPTURE))
  1042. return -EINVAL;
  1043. res = get_resource(file);
  1044. err = videobuf_streamoff(get_queue(file));
  1045. if (err < 0)
  1046. return err;
  1047. res_free(dev,fh,res);
  1048. return 0;
  1049. }
  1050. static int vidioc_g_std(struct file *file, void *priv, v4l2_std_id *tvnorm)
  1051. {
  1052. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1053. *tvnorm = core->tvnorm;
  1054. return 0;
  1055. }
  1056. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id tvnorms)
  1057. {
  1058. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1059. mutex_lock(&core->lock);
  1060. cx88_set_tvnorm(core, tvnorms);
  1061. mutex_unlock(&core->lock);
  1062. return 0;
  1063. }
  1064. /* only one input in this sample driver */
  1065. int cx88_enum_input (struct cx88_core *core,struct v4l2_input *i)
  1066. {
  1067. static const char * const iname[] = {
  1068. [ CX88_VMUX_COMPOSITE1 ] = "Composite1",
  1069. [ CX88_VMUX_COMPOSITE2 ] = "Composite2",
  1070. [ CX88_VMUX_COMPOSITE3 ] = "Composite3",
  1071. [ CX88_VMUX_COMPOSITE4 ] = "Composite4",
  1072. [ CX88_VMUX_SVIDEO ] = "S-Video",
  1073. [ CX88_VMUX_TELEVISION ] = "Television",
  1074. [ CX88_VMUX_CABLE ] = "Cable TV",
  1075. [ CX88_VMUX_DVB ] = "DVB",
  1076. [ CX88_VMUX_DEBUG ] = "for debug only",
  1077. };
  1078. unsigned int n = i->index;
  1079. if (n >= 4)
  1080. return -EINVAL;
  1081. if (0 == INPUT(n).type)
  1082. return -EINVAL;
  1083. i->type = V4L2_INPUT_TYPE_CAMERA;
  1084. strcpy(i->name,iname[INPUT(n).type]);
  1085. if ((CX88_VMUX_TELEVISION == INPUT(n).type) ||
  1086. (CX88_VMUX_CABLE == INPUT(n).type)) {
  1087. i->type = V4L2_INPUT_TYPE_TUNER;
  1088. }
  1089. i->std = CX88_NORMS;
  1090. return 0;
  1091. }
  1092. EXPORT_SYMBOL(cx88_enum_input);
  1093. static int vidioc_enum_input (struct file *file, void *priv,
  1094. struct v4l2_input *i)
  1095. {
  1096. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1097. return cx88_enum_input (core,i);
  1098. }
  1099. static int vidioc_g_input (struct file *file, void *priv, unsigned int *i)
  1100. {
  1101. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1102. *i = core->input;
  1103. return 0;
  1104. }
  1105. static int vidioc_s_input (struct file *file, void *priv, unsigned int i)
  1106. {
  1107. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1108. if (i >= 4)
  1109. return -EINVAL;
  1110. if (0 == INPUT(i).type)
  1111. return -EINVAL;
  1112. mutex_lock(&core->lock);
  1113. cx88_newstation(core);
  1114. cx88_video_mux(core,i);
  1115. mutex_unlock(&core->lock);
  1116. return 0;
  1117. }
  1118. static int vidioc_g_tuner (struct file *file, void *priv,
  1119. struct v4l2_tuner *t)
  1120. {
  1121. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1122. u32 reg;
  1123. if (unlikely(UNSET == core->board.tuner_type))
  1124. return -EINVAL;
  1125. if (0 != t->index)
  1126. return -EINVAL;
  1127. strcpy(t->name, "Television");
  1128. t->capability = V4L2_TUNER_CAP_NORM;
  1129. t->rangehigh = 0xffffffffUL;
  1130. call_all(core, tuner, g_tuner, t);
  1131. cx88_get_stereo(core ,t);
  1132. reg = cx_read(MO_DEVICE_STATUS);
  1133. t->signal = (reg & (1<<5)) ? 0xffff : 0x0000;
  1134. return 0;
  1135. }
  1136. static int vidioc_s_tuner (struct file *file, void *priv,
  1137. const struct v4l2_tuner *t)
  1138. {
  1139. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1140. if (UNSET == core->board.tuner_type)
  1141. return -EINVAL;
  1142. if (0 != t->index)
  1143. return -EINVAL;
  1144. cx88_set_stereo(core, t->audmode, 1);
  1145. return 0;
  1146. }
  1147. static int vidioc_g_frequency (struct file *file, void *priv,
  1148. struct v4l2_frequency *f)
  1149. {
  1150. struct cx8800_fh *fh = priv;
  1151. struct cx88_core *core = fh->dev->core;
  1152. if (unlikely(UNSET == core->board.tuner_type))
  1153. return -EINVAL;
  1154. if (f->tuner)
  1155. return -EINVAL;
  1156. f->frequency = core->freq;
  1157. call_all(core, tuner, g_frequency, f);
  1158. return 0;
  1159. }
  1160. int cx88_set_freq (struct cx88_core *core,
  1161. const struct v4l2_frequency *f)
  1162. {
  1163. struct v4l2_frequency new_freq = *f;
  1164. if (unlikely(UNSET == core->board.tuner_type))
  1165. return -EINVAL;
  1166. if (unlikely(f->tuner != 0))
  1167. return -EINVAL;
  1168. mutex_lock(&core->lock);
  1169. cx88_newstation(core);
  1170. call_all(core, tuner, s_frequency, f);
  1171. call_all(core, tuner, g_frequency, &new_freq);
  1172. core->freq = new_freq.frequency;
  1173. /* When changing channels it is required to reset TVAUDIO */
  1174. msleep (10);
  1175. cx88_set_tvaudio(core);
  1176. mutex_unlock(&core->lock);
  1177. return 0;
  1178. }
  1179. EXPORT_SYMBOL(cx88_set_freq);
  1180. static int vidioc_s_frequency (struct file *file, void *priv,
  1181. const struct v4l2_frequency *f)
  1182. {
  1183. struct cx8800_fh *fh = priv;
  1184. struct cx88_core *core = fh->dev->core;
  1185. return cx88_set_freq(core, f);
  1186. }
  1187. static int vidioc_g_chip_ident(struct file *file, void *priv,
  1188. struct v4l2_dbg_chip_ident *chip)
  1189. {
  1190. if (!v4l2_chip_match_host(&chip->match))
  1191. return -EINVAL;
  1192. chip->revision = 0;
  1193. chip->ident = V4L2_IDENT_UNKNOWN;
  1194. return 0;
  1195. }
  1196. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1197. static int vidioc_g_register (struct file *file, void *fh,
  1198. struct v4l2_dbg_register *reg)
  1199. {
  1200. struct cx88_core *core = ((struct cx8800_fh*)fh)->dev->core;
  1201. if (!v4l2_chip_match_host(&reg->match))
  1202. return -EINVAL;
  1203. /* cx2388x has a 24-bit register space */
  1204. reg->val = cx_read(reg->reg & 0xffffff);
  1205. reg->size = 4;
  1206. return 0;
  1207. }
  1208. static int vidioc_s_register (struct file *file, void *fh,
  1209. const struct v4l2_dbg_register *reg)
  1210. {
  1211. struct cx88_core *core = ((struct cx8800_fh*)fh)->dev->core;
  1212. if (!v4l2_chip_match_host(&reg->match))
  1213. return -EINVAL;
  1214. cx_write(reg->reg & 0xffffff, reg->val);
  1215. return 0;
  1216. }
  1217. #endif
  1218. /* ----------------------------------------------------------- */
  1219. /* RADIO ESPECIFIC IOCTLS */
  1220. /* ----------------------------------------------------------- */
  1221. static int radio_g_tuner (struct file *file, void *priv,
  1222. struct v4l2_tuner *t)
  1223. {
  1224. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1225. if (unlikely(t->index > 0))
  1226. return -EINVAL;
  1227. strcpy(t->name, "Radio");
  1228. call_all(core, tuner, g_tuner, t);
  1229. return 0;
  1230. }
  1231. static int radio_s_tuner (struct file *file, void *priv,
  1232. const struct v4l2_tuner *t)
  1233. {
  1234. struct cx88_core *core = ((struct cx8800_fh *)priv)->dev->core;
  1235. if (0 != t->index)
  1236. return -EINVAL;
  1237. call_all(core, tuner, s_tuner, t);
  1238. return 0;
  1239. }
  1240. /* ----------------------------------------------------------- */
  1241. static void cx8800_vid_timeout(unsigned long data)
  1242. {
  1243. struct cx8800_dev *dev = (struct cx8800_dev*)data;
  1244. struct cx88_core *core = dev->core;
  1245. struct cx88_dmaqueue *q = &dev->vidq;
  1246. struct cx88_buffer *buf;
  1247. unsigned long flags;
  1248. cx88_sram_channel_dump(core, &cx88_sram_channels[SRAM_CH21]);
  1249. cx_clear(MO_VID_DMACNTRL, 0x11);
  1250. cx_clear(VID_CAPTURE_CONTROL, 0x06);
  1251. spin_lock_irqsave(&dev->slock,flags);
  1252. while (!list_empty(&q->active)) {
  1253. buf = list_entry(q->active.next, struct cx88_buffer, vb.queue);
  1254. list_del(&buf->vb.queue);
  1255. buf->vb.state = VIDEOBUF_ERROR;
  1256. wake_up(&buf->vb.done);
  1257. printk("%s/0: [%p/%d] timeout - dma=0x%08lx\n", core->name,
  1258. buf, buf->vb.i, (unsigned long)buf->risc.dma);
  1259. }
  1260. restart_video_queue(dev,q);
  1261. spin_unlock_irqrestore(&dev->slock,flags);
  1262. }
  1263. static const char *cx88_vid_irqs[32] = {
  1264. "y_risci1", "u_risci1", "v_risci1", "vbi_risc1",
  1265. "y_risci2", "u_risci2", "v_risci2", "vbi_risc2",
  1266. "y_oflow", "u_oflow", "v_oflow", "vbi_oflow",
  1267. "y_sync", "u_sync", "v_sync", "vbi_sync",
  1268. "opc_err", "par_err", "rip_err", "pci_abort",
  1269. };
  1270. static void cx8800_vid_irq(struct cx8800_dev *dev)
  1271. {
  1272. struct cx88_core *core = dev->core;
  1273. u32 status, mask, count;
  1274. status = cx_read(MO_VID_INTSTAT);
  1275. mask = cx_read(MO_VID_INTMSK);
  1276. if (0 == (status & mask))
  1277. return;
  1278. cx_write(MO_VID_INTSTAT, status);
  1279. if (irq_debug || (status & mask & ~0xff))
  1280. cx88_print_irqbits(core->name, "irq vid",
  1281. cx88_vid_irqs, ARRAY_SIZE(cx88_vid_irqs),
  1282. status, mask);
  1283. /* risc op code error */
  1284. if (status & (1 << 16)) {
  1285. printk(KERN_WARNING "%s/0: video risc op code error\n",core->name);
  1286. cx_clear(MO_VID_DMACNTRL, 0x11);
  1287. cx_clear(VID_CAPTURE_CONTROL, 0x06);
  1288. cx88_sram_channel_dump(core, &cx88_sram_channels[SRAM_CH21]);
  1289. }
  1290. /* risc1 y */
  1291. if (status & 0x01) {
  1292. spin_lock(&dev->slock);
  1293. count = cx_read(MO_VIDY_GPCNT);
  1294. cx88_wakeup(core, &dev->vidq, count);
  1295. spin_unlock(&dev->slock);
  1296. }
  1297. /* risc1 vbi */
  1298. if (status & 0x08) {
  1299. spin_lock(&dev->slock);
  1300. count = cx_read(MO_VBI_GPCNT);
  1301. cx88_wakeup(core, &dev->vbiq, count);
  1302. spin_unlock(&dev->slock);
  1303. }
  1304. /* risc2 y */
  1305. if (status & 0x10) {
  1306. dprintk(2,"stopper video\n");
  1307. spin_lock(&dev->slock);
  1308. restart_video_queue(dev,&dev->vidq);
  1309. spin_unlock(&dev->slock);
  1310. }
  1311. /* risc2 vbi */
  1312. if (status & 0x80) {
  1313. dprintk(2,"stopper vbi\n");
  1314. spin_lock(&dev->slock);
  1315. cx8800_restart_vbi_queue(dev,&dev->vbiq);
  1316. spin_unlock(&dev->slock);
  1317. }
  1318. }
  1319. static irqreturn_t cx8800_irq(int irq, void *dev_id)
  1320. {
  1321. struct cx8800_dev *dev = dev_id;
  1322. struct cx88_core *core = dev->core;
  1323. u32 status;
  1324. int loop, handled = 0;
  1325. for (loop = 0; loop < 10; loop++) {
  1326. status = cx_read(MO_PCI_INTSTAT) &
  1327. (core->pci_irqmask | PCI_INT_VIDINT);
  1328. if (0 == status)
  1329. goto out;
  1330. cx_write(MO_PCI_INTSTAT, status);
  1331. handled = 1;
  1332. if (status & core->pci_irqmask)
  1333. cx88_core_irq(core,status);
  1334. if (status & PCI_INT_VIDINT)
  1335. cx8800_vid_irq(dev);
  1336. }
  1337. if (10 == loop) {
  1338. printk(KERN_WARNING "%s/0: irq loop -- clearing mask\n",
  1339. core->name);
  1340. cx_write(MO_PCI_INTMSK,0);
  1341. }
  1342. out:
  1343. return IRQ_RETVAL(handled);
  1344. }
  1345. /* ----------------------------------------------------------- */
  1346. /* exported stuff */
  1347. static const struct v4l2_file_operations video_fops =
  1348. {
  1349. .owner = THIS_MODULE,
  1350. .open = video_open,
  1351. .release = video_release,
  1352. .read = video_read,
  1353. .poll = video_poll,
  1354. .mmap = video_mmap,
  1355. .unlocked_ioctl = video_ioctl2,
  1356. };
  1357. static const struct v4l2_ioctl_ops video_ioctl_ops = {
  1358. .vidioc_querycap = vidioc_querycap,
  1359. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1360. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1361. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1362. .vidioc_s_fmt_vid_cap = vidioc_s_fmt_vid_cap,
  1363. .vidioc_reqbufs = vidioc_reqbufs,
  1364. .vidioc_querybuf = vidioc_querybuf,
  1365. .vidioc_qbuf = vidioc_qbuf,
  1366. .vidioc_dqbuf = vidioc_dqbuf,
  1367. .vidioc_g_std = vidioc_g_std,
  1368. .vidioc_s_std = vidioc_s_std,
  1369. .vidioc_enum_input = vidioc_enum_input,
  1370. .vidioc_g_input = vidioc_g_input,
  1371. .vidioc_s_input = vidioc_s_input,
  1372. .vidioc_streamon = vidioc_streamon,
  1373. .vidioc_streamoff = vidioc_streamoff,
  1374. .vidioc_g_tuner = vidioc_g_tuner,
  1375. .vidioc_s_tuner = vidioc_s_tuner,
  1376. .vidioc_g_frequency = vidioc_g_frequency,
  1377. .vidioc_s_frequency = vidioc_s_frequency,
  1378. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  1379. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  1380. .vidioc_g_chip_ident = vidioc_g_chip_ident,
  1381. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1382. .vidioc_g_register = vidioc_g_register,
  1383. .vidioc_s_register = vidioc_s_register,
  1384. #endif
  1385. };
  1386. static const struct video_device cx8800_video_template = {
  1387. .name = "cx8800-video",
  1388. .fops = &video_fops,
  1389. .ioctl_ops = &video_ioctl_ops,
  1390. .tvnorms = CX88_NORMS,
  1391. };
  1392. static const struct v4l2_ioctl_ops vbi_ioctl_ops = {
  1393. .vidioc_querycap = vidioc_querycap,
  1394. .vidioc_g_fmt_vbi_cap = cx8800_vbi_fmt,
  1395. .vidioc_try_fmt_vbi_cap = cx8800_vbi_fmt,
  1396. .vidioc_s_fmt_vbi_cap = cx8800_vbi_fmt,
  1397. .vidioc_reqbufs = vidioc_reqbufs,
  1398. .vidioc_querybuf = vidioc_querybuf,
  1399. .vidioc_qbuf = vidioc_qbuf,
  1400. .vidioc_dqbuf = vidioc_dqbuf,
  1401. .vidioc_g_std = vidioc_g_std,
  1402. .vidioc_s_std = vidioc_s_std,
  1403. .vidioc_enum_input = vidioc_enum_input,
  1404. .vidioc_g_input = vidioc_g_input,
  1405. .vidioc_s_input = vidioc_s_input,
  1406. .vidioc_streamon = vidioc_streamon,
  1407. .vidioc_streamoff = vidioc_streamoff,
  1408. .vidioc_g_tuner = vidioc_g_tuner,
  1409. .vidioc_s_tuner = vidioc_s_tuner,
  1410. .vidioc_g_frequency = vidioc_g_frequency,
  1411. .vidioc_s_frequency = vidioc_s_frequency,
  1412. .vidioc_g_chip_ident = vidioc_g_chip_ident,
  1413. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1414. .vidioc_g_register = vidioc_g_register,
  1415. .vidioc_s_register = vidioc_s_register,
  1416. #endif
  1417. };
  1418. static const struct video_device cx8800_vbi_template = {
  1419. .name = "cx8800-vbi",
  1420. .fops = &video_fops,
  1421. .ioctl_ops = &vbi_ioctl_ops,
  1422. .tvnorms = CX88_NORMS,
  1423. };
  1424. static const struct v4l2_file_operations radio_fops =
  1425. {
  1426. .owner = THIS_MODULE,
  1427. .open = video_open,
  1428. .poll = v4l2_ctrl_poll,
  1429. .release = video_release,
  1430. .unlocked_ioctl = video_ioctl2,
  1431. };
  1432. static const struct v4l2_ioctl_ops radio_ioctl_ops = {
  1433. .vidioc_querycap = vidioc_querycap,
  1434. .vidioc_g_tuner = radio_g_tuner,
  1435. .vidioc_s_tuner = radio_s_tuner,
  1436. .vidioc_g_frequency = vidioc_g_frequency,
  1437. .vidioc_s_frequency = vidioc_s_frequency,
  1438. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  1439. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  1440. .vidioc_g_chip_ident = vidioc_g_chip_ident,
  1441. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1442. .vidioc_g_register = vidioc_g_register,
  1443. .vidioc_s_register = vidioc_s_register,
  1444. #endif
  1445. };
  1446. static const struct video_device cx8800_radio_template = {
  1447. .name = "cx8800-radio",
  1448. .fops = &radio_fops,
  1449. .ioctl_ops = &radio_ioctl_ops,
  1450. };
  1451. static const struct v4l2_ctrl_ops cx8800_ctrl_vid_ops = {
  1452. .s_ctrl = cx8800_s_vid_ctrl,
  1453. };
  1454. static const struct v4l2_ctrl_ops cx8800_ctrl_aud_ops = {
  1455. .s_ctrl = cx8800_s_aud_ctrl,
  1456. };
  1457. /* ----------------------------------------------------------- */
  1458. static void cx8800_unregister_video(struct cx8800_dev *dev)
  1459. {
  1460. if (dev->radio_dev) {
  1461. if (video_is_registered(dev->radio_dev))
  1462. video_unregister_device(dev->radio_dev);
  1463. else
  1464. video_device_release(dev->radio_dev);
  1465. dev->radio_dev = NULL;
  1466. }
  1467. if (dev->vbi_dev) {
  1468. if (video_is_registered(dev->vbi_dev))
  1469. video_unregister_device(dev->vbi_dev);
  1470. else
  1471. video_device_release(dev->vbi_dev);
  1472. dev->vbi_dev = NULL;
  1473. }
  1474. if (dev->video_dev) {
  1475. if (video_is_registered(dev->video_dev))
  1476. video_unregister_device(dev->video_dev);
  1477. else
  1478. video_device_release(dev->video_dev);
  1479. dev->video_dev = NULL;
  1480. }
  1481. }
  1482. static int cx8800_initdev(struct pci_dev *pci_dev,
  1483. const struct pci_device_id *pci_id)
  1484. {
  1485. struct cx8800_dev *dev;
  1486. struct cx88_core *core;
  1487. int err;
  1488. int i;
  1489. dev = kzalloc(sizeof(*dev),GFP_KERNEL);
  1490. if (NULL == dev)
  1491. return -ENOMEM;
  1492. /* pci init */
  1493. dev->pci = pci_dev;
  1494. if (pci_enable_device(pci_dev)) {
  1495. err = -EIO;
  1496. goto fail_free;
  1497. }
  1498. core = cx88_core_get(dev->pci);
  1499. if (NULL == core) {
  1500. err = -EINVAL;
  1501. goto fail_free;
  1502. }
  1503. dev->core = core;
  1504. /* print pci info */
  1505. dev->pci_rev = pci_dev->revision;
  1506. pci_read_config_byte(pci_dev, PCI_LATENCY_TIMER, &dev->pci_lat);
  1507. printk(KERN_INFO "%s/0: found at %s, rev: %d, irq: %d, "
  1508. "latency: %d, mmio: 0x%llx\n", core->name,
  1509. pci_name(pci_dev), dev->pci_rev, pci_dev->irq,
  1510. dev->pci_lat,(unsigned long long)pci_resource_start(pci_dev,0));
  1511. pci_set_master(pci_dev);
  1512. if (!pci_dma_supported(pci_dev,DMA_BIT_MASK(32))) {
  1513. printk("%s/0: Oops: no 32bit PCI DMA ???\n",core->name);
  1514. err = -EIO;
  1515. goto fail_core;
  1516. }
  1517. /* initialize driver struct */
  1518. spin_lock_init(&dev->slock);
  1519. core->tvnorm = V4L2_STD_NTSC_M;
  1520. /* init video dma queues */
  1521. INIT_LIST_HEAD(&dev->vidq.active);
  1522. INIT_LIST_HEAD(&dev->vidq.queued);
  1523. dev->vidq.timeout.function = cx8800_vid_timeout;
  1524. dev->vidq.timeout.data = (unsigned long)dev;
  1525. init_timer(&dev->vidq.timeout);
  1526. cx88_risc_stopper(dev->pci,&dev->vidq.stopper,
  1527. MO_VID_DMACNTRL,0x11,0x00);
  1528. /* init vbi dma queues */
  1529. INIT_LIST_HEAD(&dev->vbiq.active);
  1530. INIT_LIST_HEAD(&dev->vbiq.queued);
  1531. dev->vbiq.timeout.function = cx8800_vbi_timeout;
  1532. dev->vbiq.timeout.data = (unsigned long)dev;
  1533. init_timer(&dev->vbiq.timeout);
  1534. cx88_risc_stopper(dev->pci,&dev->vbiq.stopper,
  1535. MO_VID_DMACNTRL,0x88,0x00);
  1536. /* get irq */
  1537. err = request_irq(pci_dev->irq, cx8800_irq,
  1538. IRQF_SHARED | IRQF_DISABLED, core->name, dev);
  1539. if (err < 0) {
  1540. printk(KERN_ERR "%s/0: can't get IRQ %d\n",
  1541. core->name,pci_dev->irq);
  1542. goto fail_core;
  1543. }
  1544. cx_set(MO_PCI_INTMSK, core->pci_irqmask);
  1545. for (i = 0; i < CX8800_AUD_CTLS; i++) {
  1546. const struct cx88_ctrl *cc = &cx8800_aud_ctls[i];
  1547. struct v4l2_ctrl *vc;
  1548. vc = v4l2_ctrl_new_std(&core->audio_hdl, &cx8800_ctrl_aud_ops,
  1549. cc->id, cc->minimum, cc->maximum, cc->step, cc->default_value);
  1550. if (vc == NULL) {
  1551. err = core->audio_hdl.error;
  1552. goto fail_core;
  1553. }
  1554. vc->priv = (void *)cc;
  1555. }
  1556. for (i = 0; i < CX8800_VID_CTLS; i++) {
  1557. const struct cx88_ctrl *cc = &cx8800_vid_ctls[i];
  1558. struct v4l2_ctrl *vc;
  1559. vc = v4l2_ctrl_new_std(&core->video_hdl, &cx8800_ctrl_vid_ops,
  1560. cc->id, cc->minimum, cc->maximum, cc->step, cc->default_value);
  1561. if (vc == NULL) {
  1562. err = core->video_hdl.error;
  1563. goto fail_core;
  1564. }
  1565. vc->priv = (void *)cc;
  1566. if (vc->id == V4L2_CID_CHROMA_AGC)
  1567. core->chroma_agc = vc;
  1568. }
  1569. v4l2_ctrl_add_handler(&core->video_hdl, &core->audio_hdl, NULL);
  1570. /* load and configure helper modules */
  1571. if (core->board.audio_chip == V4L2_IDENT_WM8775) {
  1572. struct i2c_board_info wm8775_info = {
  1573. .type = "wm8775",
  1574. .addr = 0x36 >> 1,
  1575. .platform_data = &core->wm8775_data,
  1576. };
  1577. struct v4l2_subdev *sd;
  1578. if (core->boardnr == CX88_BOARD_HAUPPAUGE_NOVASPLUS_S1)
  1579. core->wm8775_data.is_nova_s = true;
  1580. else
  1581. core->wm8775_data.is_nova_s = false;
  1582. sd = v4l2_i2c_new_subdev_board(&core->v4l2_dev, &core->i2c_adap,
  1583. &wm8775_info, NULL);
  1584. if (sd != NULL) {
  1585. core->sd_wm8775 = sd;
  1586. sd->grp_id = WM8775_GID;
  1587. }
  1588. }
  1589. if (core->board.audio_chip == V4L2_IDENT_TVAUDIO) {
  1590. /* This probes for a tda9874 as is used on some
  1591. Pixelview Ultra boards. */
  1592. v4l2_i2c_new_subdev(&core->v4l2_dev, &core->i2c_adap,
  1593. "tvaudio", 0, I2C_ADDRS(0xb0 >> 1));
  1594. }
  1595. switch (core->boardnr) {
  1596. case CX88_BOARD_DVICO_FUSIONHDTV_5_GOLD:
  1597. case CX88_BOARD_DVICO_FUSIONHDTV_7_GOLD: {
  1598. static const struct i2c_board_info rtc_info = {
  1599. I2C_BOARD_INFO("isl1208", 0x6f)
  1600. };
  1601. request_module("rtc-isl1208");
  1602. core->i2c_rtc = i2c_new_device(&core->i2c_adap, &rtc_info);
  1603. }
  1604. /* break intentionally omitted */
  1605. case CX88_BOARD_DVICO_FUSIONHDTV_5_PCI_NANO:
  1606. request_module("ir-kbd-i2c");
  1607. }
  1608. /* Sets device info at pci_dev */
  1609. pci_set_drvdata(pci_dev, dev);
  1610. dev->width = 320;
  1611. dev->height = 240;
  1612. dev->fmt = format_by_fourcc(V4L2_PIX_FMT_BGR24);
  1613. /* initial device configuration */
  1614. mutex_lock(&core->lock);
  1615. cx88_set_tvnorm(core, core->tvnorm);
  1616. v4l2_ctrl_handler_setup(&core->video_hdl);
  1617. v4l2_ctrl_handler_setup(&core->audio_hdl);
  1618. cx88_video_mux(core, 0);
  1619. /* register v4l devices */
  1620. dev->video_dev = cx88_vdev_init(core,dev->pci,
  1621. &cx8800_video_template,"video");
  1622. video_set_drvdata(dev->video_dev, dev);
  1623. dev->video_dev->ctrl_handler = &core->video_hdl;
  1624. err = video_register_device(dev->video_dev,VFL_TYPE_GRABBER,
  1625. video_nr[core->nr]);
  1626. if (err < 0) {
  1627. printk(KERN_ERR "%s/0: can't register video device\n",
  1628. core->name);
  1629. goto fail_unreg;
  1630. }
  1631. printk(KERN_INFO "%s/0: registered device %s [v4l2]\n",
  1632. core->name, video_device_node_name(dev->video_dev));
  1633. dev->vbi_dev = cx88_vdev_init(core,dev->pci,&cx8800_vbi_template,"vbi");
  1634. video_set_drvdata(dev->vbi_dev, dev);
  1635. err = video_register_device(dev->vbi_dev,VFL_TYPE_VBI,
  1636. vbi_nr[core->nr]);
  1637. if (err < 0) {
  1638. printk(KERN_ERR "%s/0: can't register vbi device\n",
  1639. core->name);
  1640. goto fail_unreg;
  1641. }
  1642. printk(KERN_INFO "%s/0: registered device %s\n",
  1643. core->name, video_device_node_name(dev->vbi_dev));
  1644. if (core->board.radio.type == CX88_RADIO) {
  1645. dev->radio_dev = cx88_vdev_init(core,dev->pci,
  1646. &cx8800_radio_template,"radio");
  1647. video_set_drvdata(dev->radio_dev, dev);
  1648. dev->radio_dev->ctrl_handler = &core->audio_hdl;
  1649. err = video_register_device(dev->radio_dev,VFL_TYPE_RADIO,
  1650. radio_nr[core->nr]);
  1651. if (err < 0) {
  1652. printk(KERN_ERR "%s/0: can't register radio device\n",
  1653. core->name);
  1654. goto fail_unreg;
  1655. }
  1656. printk(KERN_INFO "%s/0: registered device %s\n",
  1657. core->name, video_device_node_name(dev->radio_dev));
  1658. }
  1659. /* start tvaudio thread */
  1660. if (core->board.tuner_type != TUNER_ABSENT) {
  1661. core->kthread = kthread_run(cx88_audio_thread, core, "cx88 tvaudio");
  1662. if (IS_ERR(core->kthread)) {
  1663. err = PTR_ERR(core->kthread);
  1664. printk(KERN_ERR "%s/0: failed to create cx88 audio thread, err=%d\n",
  1665. core->name, err);
  1666. }
  1667. }
  1668. mutex_unlock(&core->lock);
  1669. return 0;
  1670. fail_unreg:
  1671. cx8800_unregister_video(dev);
  1672. free_irq(pci_dev->irq, dev);
  1673. mutex_unlock(&core->lock);
  1674. fail_core:
  1675. cx88_core_put(core,dev->pci);
  1676. fail_free:
  1677. kfree(dev);
  1678. return err;
  1679. }
  1680. static void cx8800_finidev(struct pci_dev *pci_dev)
  1681. {
  1682. struct cx8800_dev *dev = pci_get_drvdata(pci_dev);
  1683. struct cx88_core *core = dev->core;
  1684. /* stop thread */
  1685. if (core->kthread) {
  1686. kthread_stop(core->kthread);
  1687. core->kthread = NULL;
  1688. }
  1689. if (core->ir)
  1690. cx88_ir_stop(core);
  1691. cx88_shutdown(core); /* FIXME */
  1692. pci_disable_device(pci_dev);
  1693. /* unregister stuff */
  1694. free_irq(pci_dev->irq, dev);
  1695. cx8800_unregister_video(dev);
  1696. pci_set_drvdata(pci_dev, NULL);
  1697. /* free memory */
  1698. btcx_riscmem_free(dev->pci,&dev->vidq.stopper);
  1699. cx88_core_put(core,dev->pci);
  1700. kfree(dev);
  1701. }
  1702. #ifdef CONFIG_PM
  1703. static int cx8800_suspend(struct pci_dev *pci_dev, pm_message_t state)
  1704. {
  1705. struct cx8800_dev *dev = pci_get_drvdata(pci_dev);
  1706. struct cx88_core *core = dev->core;
  1707. unsigned long flags;
  1708. /* stop video+vbi capture */
  1709. spin_lock_irqsave(&dev->slock, flags);
  1710. if (!list_empty(&dev->vidq.active)) {
  1711. printk("%s/0: suspend video\n", core->name);
  1712. stop_video_dma(dev);
  1713. del_timer(&dev->vidq.timeout);
  1714. }
  1715. if (!list_empty(&dev->vbiq.active)) {
  1716. printk("%s/0: suspend vbi\n", core->name);
  1717. cx8800_stop_vbi_dma(dev);
  1718. del_timer(&dev->vbiq.timeout);
  1719. }
  1720. spin_unlock_irqrestore(&dev->slock, flags);
  1721. if (core->ir)
  1722. cx88_ir_stop(core);
  1723. /* FIXME -- shutdown device */
  1724. cx88_shutdown(core);
  1725. pci_save_state(pci_dev);
  1726. if (0 != pci_set_power_state(pci_dev, pci_choose_state(pci_dev, state))) {
  1727. pci_disable_device(pci_dev);
  1728. dev->state.disabled = 1;
  1729. }
  1730. return 0;
  1731. }
  1732. static int cx8800_resume(struct pci_dev *pci_dev)
  1733. {
  1734. struct cx8800_dev *dev = pci_get_drvdata(pci_dev);
  1735. struct cx88_core *core = dev->core;
  1736. unsigned long flags;
  1737. int err;
  1738. if (dev->state.disabled) {
  1739. err=pci_enable_device(pci_dev);
  1740. if (err) {
  1741. printk(KERN_ERR "%s/0: can't enable device\n",
  1742. core->name);
  1743. return err;
  1744. }
  1745. dev->state.disabled = 0;
  1746. }
  1747. err= pci_set_power_state(pci_dev, PCI_D0);
  1748. if (err) {
  1749. printk(KERN_ERR "%s/0: can't set power state\n", core->name);
  1750. pci_disable_device(pci_dev);
  1751. dev->state.disabled = 1;
  1752. return err;
  1753. }
  1754. pci_restore_state(pci_dev);
  1755. /* FIXME: re-initialize hardware */
  1756. cx88_reset(core);
  1757. if (core->ir)
  1758. cx88_ir_start(core);
  1759. cx_set(MO_PCI_INTMSK, core->pci_irqmask);
  1760. /* restart video+vbi capture */
  1761. spin_lock_irqsave(&dev->slock, flags);
  1762. if (!list_empty(&dev->vidq.active)) {
  1763. printk("%s/0: resume video\n", core->name);
  1764. restart_video_queue(dev,&dev->vidq);
  1765. }
  1766. if (!list_empty(&dev->vbiq.active)) {
  1767. printk("%s/0: resume vbi\n", core->name);
  1768. cx8800_restart_vbi_queue(dev,&dev->vbiq);
  1769. }
  1770. spin_unlock_irqrestore(&dev->slock, flags);
  1771. return 0;
  1772. }
  1773. #endif
  1774. /* ----------------------------------------------------------- */
  1775. static const struct pci_device_id cx8800_pci_tbl[] = {
  1776. {
  1777. .vendor = 0x14f1,
  1778. .device = 0x8800,
  1779. .subvendor = PCI_ANY_ID,
  1780. .subdevice = PCI_ANY_ID,
  1781. },{
  1782. /* --- end of list --- */
  1783. }
  1784. };
  1785. MODULE_DEVICE_TABLE(pci, cx8800_pci_tbl);
  1786. static struct pci_driver cx8800_pci_driver = {
  1787. .name = "cx8800",
  1788. .id_table = cx8800_pci_tbl,
  1789. .probe = cx8800_initdev,
  1790. .remove = cx8800_finidev,
  1791. #ifdef CONFIG_PM
  1792. .suspend = cx8800_suspend,
  1793. .resume = cx8800_resume,
  1794. #endif
  1795. };
  1796. static int __init cx8800_init(void)
  1797. {
  1798. printk(KERN_INFO "cx88/0: cx2388x v4l2 driver version %s loaded\n",
  1799. CX88_VERSION);
  1800. return pci_register_driver(&cx8800_pci_driver);
  1801. }
  1802. static void __exit cx8800_fini(void)
  1803. {
  1804. pci_unregister_driver(&cx8800_pci_driver);
  1805. }
  1806. module_init(cx8800_init);
  1807. module_exit(cx8800_fini);