au8522_decoder.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Auvitek AU8522 QAM/8VSB demodulator driver and video decoder
  3. *
  4. * Copyright (C) 2009 Devin Heitmueller <dheitmueller@linuxtv.org>
  5. * Copyright (C) 2005-2008 Auvitek International, Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * As published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301, USA.
  21. */
  22. /* Developer notes:
  23. *
  24. * VBI support is not yet working
  25. * Enough is implemented here for CVBS and S-Video inputs, but the actual
  26. * analog demodulator code isn't implemented (not needed for xc5000 since it
  27. * has its own demodulator and outputs CVBS)
  28. *
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/videodev2.h>
  33. #include <linux/i2c.h>
  34. #include <linux/delay.h>
  35. #include <media/v4l2-common.h>
  36. #include <media/v4l2-chip-ident.h>
  37. #include <media/v4l2-device.h>
  38. #include "au8522.h"
  39. #include "au8522_priv.h"
  40. MODULE_AUTHOR("Devin Heitmueller");
  41. MODULE_LICENSE("GPL");
  42. static int au8522_analog_debug;
  43. module_param_named(analog_debug, au8522_analog_debug, int, 0644);
  44. MODULE_PARM_DESC(analog_debug,
  45. "Analog debugging messages [0=Off (default) 1=On]");
  46. struct au8522_register_config {
  47. u16 reg_name;
  48. u8 reg_val[8];
  49. };
  50. /* Video Decoder Filter Coefficients
  51. The values are as follows from left to right
  52. 0="ATV RF" 1="ATV RF13" 2="CVBS" 3="S-Video" 4="PAL" 5=CVBS13" 6="SVideo13"
  53. */
  54. static const struct au8522_register_config filter_coef[] = {
  55. {AU8522_FILTER_COEF_R410, {0x25, 0x00, 0x25, 0x25, 0x00, 0x00, 0x00} },
  56. {AU8522_FILTER_COEF_R411, {0x20, 0x00, 0x20, 0x20, 0x00, 0x00, 0x00} },
  57. {AU8522_FILTER_COEF_R412, {0x03, 0x00, 0x03, 0x03, 0x00, 0x00, 0x00} },
  58. {AU8522_FILTER_COEF_R413, {0xe6, 0x00, 0xe6, 0xe6, 0x00, 0x00, 0x00} },
  59. {AU8522_FILTER_COEF_R414, {0x40, 0x00, 0x40, 0x40, 0x00, 0x00, 0x00} },
  60. {AU8522_FILTER_COEF_R415, {0x1b, 0x00, 0x1b, 0x1b, 0x00, 0x00, 0x00} },
  61. {AU8522_FILTER_COEF_R416, {0xc0, 0x00, 0xc0, 0x04, 0x00, 0x00, 0x00} },
  62. {AU8522_FILTER_COEF_R417, {0x04, 0x00, 0x04, 0x04, 0x00, 0x00, 0x00} },
  63. {AU8522_FILTER_COEF_R418, {0x8c, 0x00, 0x8c, 0x8c, 0x00, 0x00, 0x00} },
  64. {AU8522_FILTER_COEF_R419, {0xa0, 0x40, 0xa0, 0xa0, 0x40, 0x40, 0x40} },
  65. {AU8522_FILTER_COEF_R41A, {0x21, 0x09, 0x21, 0x21, 0x09, 0x09, 0x09} },
  66. {AU8522_FILTER_COEF_R41B, {0x6c, 0x38, 0x6c, 0x6c, 0x38, 0x38, 0x38} },
  67. {AU8522_FILTER_COEF_R41C, {0x03, 0xff, 0x03, 0x03, 0xff, 0xff, 0xff} },
  68. {AU8522_FILTER_COEF_R41D, {0xbf, 0xc7, 0xbf, 0xbf, 0xc7, 0xc7, 0xc7} },
  69. {AU8522_FILTER_COEF_R41E, {0xa0, 0xdf, 0xa0, 0xa0, 0xdf, 0xdf, 0xdf} },
  70. {AU8522_FILTER_COEF_R41F, {0x10, 0x06, 0x10, 0x10, 0x06, 0x06, 0x06} },
  71. {AU8522_FILTER_COEF_R420, {0xae, 0x30, 0xae, 0xae, 0x30, 0x30, 0x30} },
  72. {AU8522_FILTER_COEF_R421, {0xc4, 0x01, 0xc4, 0xc4, 0x01, 0x01, 0x01} },
  73. {AU8522_FILTER_COEF_R422, {0x54, 0xdd, 0x54, 0x54, 0xdd, 0xdd, 0xdd} },
  74. {AU8522_FILTER_COEF_R423, {0xd0, 0xaf, 0xd0, 0xd0, 0xaf, 0xaf, 0xaf} },
  75. {AU8522_FILTER_COEF_R424, {0x1c, 0xf7, 0x1c, 0x1c, 0xf7, 0xf7, 0xf7} },
  76. {AU8522_FILTER_COEF_R425, {0x76, 0xdb, 0x76, 0x76, 0xdb, 0xdb, 0xdb} },
  77. {AU8522_FILTER_COEF_R426, {0x61, 0xc0, 0x61, 0x61, 0xc0, 0xc0, 0xc0} },
  78. {AU8522_FILTER_COEF_R427, {0xd1, 0x2f, 0xd1, 0xd1, 0x2f, 0x2f, 0x2f} },
  79. {AU8522_FILTER_COEF_R428, {0x84, 0xd8, 0x84, 0x84, 0xd8, 0xd8, 0xd8} },
  80. {AU8522_FILTER_COEF_R429, {0x06, 0xfb, 0x06, 0x06, 0xfb, 0xfb, 0xfb} },
  81. {AU8522_FILTER_COEF_R42A, {0x21, 0xd5, 0x21, 0x21, 0xd5, 0xd5, 0xd5} },
  82. {AU8522_FILTER_COEF_R42B, {0x0a, 0x3e, 0x0a, 0x0a, 0x3e, 0x3e, 0x3e} },
  83. {AU8522_FILTER_COEF_R42C, {0xe6, 0x15, 0xe6, 0xe6, 0x15, 0x15, 0x15} },
  84. {AU8522_FILTER_COEF_R42D, {0x01, 0x34, 0x01, 0x01, 0x34, 0x34, 0x34} },
  85. };
  86. #define NUM_FILTER_COEF (sizeof(filter_coef)\
  87. / sizeof(struct au8522_register_config))
  88. /* Registers 0x060b through 0x0652 are the LP Filter coefficients
  89. The values are as follows from left to right
  90. 0="SIF" 1="ATVRF/ATVRF13"
  91. Note: the "ATVRF/ATVRF13" mode has never been tested
  92. */
  93. static const struct au8522_register_config lpfilter_coef[] = {
  94. {0x060b, {0x21, 0x0b} },
  95. {0x060c, {0xad, 0xad} },
  96. {0x060d, {0x70, 0xf0} },
  97. {0x060e, {0xea, 0xe9} },
  98. {0x060f, {0xdd, 0xdd} },
  99. {0x0610, {0x08, 0x64} },
  100. {0x0611, {0x60, 0x60} },
  101. {0x0612, {0xf8, 0xb2} },
  102. {0x0613, {0x01, 0x02} },
  103. {0x0614, {0xe4, 0xb4} },
  104. {0x0615, {0x19, 0x02} },
  105. {0x0616, {0xae, 0x2e} },
  106. {0x0617, {0xee, 0xc5} },
  107. {0x0618, {0x56, 0x56} },
  108. {0x0619, {0x30, 0x58} },
  109. {0x061a, {0xf9, 0xf8} },
  110. {0x061b, {0x24, 0x64} },
  111. {0x061c, {0x07, 0x07} },
  112. {0x061d, {0x30, 0x30} },
  113. {0x061e, {0xa9, 0xed} },
  114. {0x061f, {0x09, 0x0b} },
  115. {0x0620, {0x42, 0xc2} },
  116. {0x0621, {0x1d, 0x2a} },
  117. {0x0622, {0xd6, 0x56} },
  118. {0x0623, {0x95, 0x8b} },
  119. {0x0624, {0x2b, 0x2b} },
  120. {0x0625, {0x30, 0x24} },
  121. {0x0626, {0x3e, 0x3e} },
  122. {0x0627, {0x62, 0xe2} },
  123. {0x0628, {0xe9, 0xf5} },
  124. {0x0629, {0x99, 0x19} },
  125. {0x062a, {0xd4, 0x11} },
  126. {0x062b, {0x03, 0x04} },
  127. {0x062c, {0xb5, 0x85} },
  128. {0x062d, {0x1e, 0x20} },
  129. {0x062e, {0x2a, 0xea} },
  130. {0x062f, {0xd7, 0xd2} },
  131. {0x0630, {0x15, 0x15} },
  132. {0x0631, {0xa3, 0xa9} },
  133. {0x0632, {0x1f, 0x1f} },
  134. {0x0633, {0xf9, 0xd1} },
  135. {0x0634, {0xc0, 0xc3} },
  136. {0x0635, {0x4d, 0x8d} },
  137. {0x0636, {0x21, 0x31} },
  138. {0x0637, {0x83, 0x83} },
  139. {0x0638, {0x08, 0x8c} },
  140. {0x0639, {0x19, 0x19} },
  141. {0x063a, {0x45, 0xa5} },
  142. {0x063b, {0xef, 0xec} },
  143. {0x063c, {0x8a, 0x8a} },
  144. {0x063d, {0xf4, 0xf6} },
  145. {0x063e, {0x8f, 0x8f} },
  146. {0x063f, {0x44, 0x0c} },
  147. {0x0640, {0xef, 0xf0} },
  148. {0x0641, {0x66, 0x66} },
  149. {0x0642, {0xcc, 0xd2} },
  150. {0x0643, {0x41, 0x41} },
  151. {0x0644, {0x63, 0x93} },
  152. {0x0645, {0x8e, 0x8e} },
  153. {0x0646, {0xa2, 0x42} },
  154. {0x0647, {0x7b, 0x7b} },
  155. {0x0648, {0x04, 0x04} },
  156. {0x0649, {0x00, 0x00} },
  157. {0x064a, {0x40, 0x40} },
  158. {0x064b, {0x8c, 0x98} },
  159. {0x064c, {0x00, 0x00} },
  160. {0x064d, {0x63, 0xc3} },
  161. {0x064e, {0x04, 0x04} },
  162. {0x064f, {0x20, 0x20} },
  163. {0x0650, {0x00, 0x00} },
  164. {0x0651, {0x40, 0x40} },
  165. {0x0652, {0x01, 0x01} },
  166. };
  167. #define NUM_LPFILTER_COEF (sizeof(lpfilter_coef)\
  168. / sizeof(struct au8522_register_config))
  169. static inline struct au8522_state *to_state(struct v4l2_subdev *sd)
  170. {
  171. return container_of(sd, struct au8522_state, sd);
  172. }
  173. static void setup_vbi(struct au8522_state *state, int aud_input)
  174. {
  175. int i;
  176. /* These are set to zero regardless of what mode we're in */
  177. au8522_writereg(state, AU8522_TVDEC_VBI_CTRL_H_REG017H, 0x00);
  178. au8522_writereg(state, AU8522_TVDEC_VBI_CTRL_L_REG018H, 0x00);
  179. au8522_writereg(state, AU8522_TVDEC_VBI_USER_TOTAL_BITS_REG019H, 0x00);
  180. au8522_writereg(state, AU8522_TVDEC_VBI_USER_TUNIT_H_REG01AH, 0x00);
  181. au8522_writereg(state, AU8522_TVDEC_VBI_USER_TUNIT_L_REG01BH, 0x00);
  182. au8522_writereg(state, AU8522_TVDEC_VBI_USER_THRESH1_REG01CH, 0x00);
  183. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_PAT2_REG01EH, 0x00);
  184. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_PAT1_REG01FH, 0x00);
  185. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_PAT0_REG020H, 0x00);
  186. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_MASK2_REG021H,
  187. 0x00);
  188. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_MASK1_REG022H,
  189. 0x00);
  190. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_MASK0_REG023H,
  191. 0x00);
  192. /* Setup the VBI registers */
  193. for (i = 0x30; i < 0x60; i++)
  194. au8522_writereg(state, i, 0x40);
  195. /* For some reason, every register is 0x40 except register 0x44
  196. (confirmed via the HVR-950q USB capture) */
  197. au8522_writereg(state, 0x44, 0x60);
  198. /* Enable VBI (we always do this regardless of whether the user is
  199. viewing closed caption info) */
  200. au8522_writereg(state, AU8522_TVDEC_VBI_CTRL_H_REG017H,
  201. AU8522_TVDEC_VBI_CTRL_H_REG017H_CCON);
  202. }
  203. static void setup_decoder_defaults(struct au8522_state *state, u8 input_mode)
  204. {
  205. int i;
  206. int filter_coef_type;
  207. /* Provide reasonable defaults for picture tuning values */
  208. au8522_writereg(state, AU8522_TVDEC_SHARPNESSREG009H, 0x07);
  209. au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH, 0xed);
  210. au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH, 0x79);
  211. au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH, 0x80);
  212. au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH, 0x80);
  213. au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH, 0x00);
  214. au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH, 0x00);
  215. /* Other decoder registers */
  216. au8522_writereg(state, AU8522_TVDEC_INT_MASK_REG010H, 0x00);
  217. if (input_mode == 0x23) {
  218. /* S-Video input mapping */
  219. au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x04);
  220. } else {
  221. /* All other modes (CVBS/ATVRF etc.) */
  222. au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x00);
  223. }
  224. au8522_writereg(state, AU8522_TVDEC_PGA_REG012H,
  225. AU8522_TVDEC_PGA_REG012H_CVBS);
  226. au8522_writereg(state, AU8522_TVDEC_COMB_MODE_REG015H,
  227. AU8522_TVDEC_COMB_MODE_REG015H_CVBS);
  228. au8522_writereg(state, AU8522_TVDED_DBG_MODE_REG060H,
  229. AU8522_TVDED_DBG_MODE_REG060H_CVBS);
  230. au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
  231. AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
  232. AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
  233. AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_MN);
  234. au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
  235. AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_NTSC);
  236. au8522_writereg(state, AU8522_TVDEC_VCR_DET_LLIM_REG063H,
  237. AU8522_TVDEC_VCR_DET_LLIM_REG063H_CVBS);
  238. au8522_writereg(state, AU8522_TVDEC_VCR_DET_HLIM_REG064H,
  239. AU8522_TVDEC_VCR_DET_HLIM_REG064H_CVBS);
  240. au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR1_REG065H,
  241. AU8522_TVDEC_COMB_VDIF_THR1_REG065H_CVBS);
  242. au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR2_REG066H,
  243. AU8522_TVDEC_COMB_VDIF_THR2_REG066H_CVBS);
  244. au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR3_REG067H,
  245. AU8522_TVDEC_COMB_VDIF_THR3_REG067H_CVBS);
  246. au8522_writereg(state, AU8522_TVDEC_COMB_NOTCH_THR_REG068H,
  247. AU8522_TVDEC_COMB_NOTCH_THR_REG068H_CVBS);
  248. au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR1_REG069H,
  249. AU8522_TVDEC_COMB_HDIF_THR1_REG069H_CVBS);
  250. au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR2_REG06AH,
  251. AU8522_TVDEC_COMB_HDIF_THR2_REG06AH_CVBS);
  252. au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR3_REG06BH,
  253. AU8522_TVDEC_COMB_HDIF_THR3_REG06BH_CVBS);
  254. if (input_mode == AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13 ||
  255. input_mode == AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH24) {
  256. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
  257. AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_SVIDEO);
  258. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
  259. AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_SVIDEO);
  260. } else {
  261. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
  262. AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_CVBS);
  263. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
  264. AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_CVBS);
  265. }
  266. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH,
  267. AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH_CVBS);
  268. au8522_writereg(state, AU8522_TVDEC_UV_SEP_THR_REG06FH,
  269. AU8522_TVDEC_UV_SEP_THR_REG06FH_CVBS);
  270. au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H,
  271. AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H_CVBS);
  272. au8522_writereg(state, AU8522_REG071H, AU8522_REG071H_CVBS);
  273. au8522_writereg(state, AU8522_REG072H, AU8522_REG072H_CVBS);
  274. au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H,
  275. AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H_CVBS);
  276. au8522_writereg(state, AU8522_REG074H, AU8522_REG074H_CVBS);
  277. au8522_writereg(state, AU8522_REG075H, AU8522_REG075H_CVBS);
  278. au8522_writereg(state, AU8522_TVDEC_DCAGC_CTRL_REG077H,
  279. AU8522_TVDEC_DCAGC_CTRL_REG077H_CVBS);
  280. au8522_writereg(state, AU8522_TVDEC_PIC_START_ADJ_REG078H,
  281. AU8522_TVDEC_PIC_START_ADJ_REG078H_CVBS);
  282. au8522_writereg(state, AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H,
  283. AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H_CVBS);
  284. au8522_writereg(state, AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH,
  285. AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH_CVBS);
  286. au8522_writereg(state, AU8522_TVDEC_INTRP_CTRL_REG07BH,
  287. AU8522_TVDEC_INTRP_CTRL_REG07BH_CVBS);
  288. au8522_writereg(state, AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H,
  289. AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H_CVBS);
  290. au8522_writereg(state, AU8522_TOREGAAGC_REG0E5H,
  291. AU8522_TOREGAAGC_REG0E5H_CVBS);
  292. au8522_writereg(state, AU8522_REG016H, AU8522_REG016H_CVBS);
  293. setup_vbi(state, 0);
  294. if (input_mode == AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13 ||
  295. input_mode == AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH24) {
  296. /* Despite what the table says, for the HVR-950q we still need
  297. to be in CVBS mode for the S-Video input (reason unknown). */
  298. /* filter_coef_type = 3; */
  299. filter_coef_type = 5;
  300. } else {
  301. filter_coef_type = 5;
  302. }
  303. /* Load the Video Decoder Filter Coefficients */
  304. for (i = 0; i < NUM_FILTER_COEF; i++) {
  305. au8522_writereg(state, filter_coef[i].reg_name,
  306. filter_coef[i].reg_val[filter_coef_type]);
  307. }
  308. /* It's not clear what these registers are for, but they are always
  309. set to the same value regardless of what mode we're in */
  310. au8522_writereg(state, AU8522_REG42EH, 0x87);
  311. au8522_writereg(state, AU8522_REG42FH, 0xa2);
  312. au8522_writereg(state, AU8522_REG430H, 0xbf);
  313. au8522_writereg(state, AU8522_REG431H, 0xcb);
  314. au8522_writereg(state, AU8522_REG432H, 0xa1);
  315. au8522_writereg(state, AU8522_REG433H, 0x41);
  316. au8522_writereg(state, AU8522_REG434H, 0x88);
  317. au8522_writereg(state, AU8522_REG435H, 0xc2);
  318. au8522_writereg(state, AU8522_REG436H, 0x3c);
  319. }
  320. static void au8522_setup_cvbs_mode(struct au8522_state *state)
  321. {
  322. /* here we're going to try the pre-programmed route */
  323. au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
  324. AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
  325. /* PGA in automatic mode */
  326. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
  327. /* Enable clamping control */
  328. au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
  329. au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H,
  330. AU8522_INPUT_CONTROL_REG081H_CVBS_CH1);
  331. setup_decoder_defaults(state, AU8522_INPUT_CONTROL_REG081H_CVBS_CH1);
  332. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  333. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  334. }
  335. static void au8522_setup_cvbs_tuner_mode(struct au8522_state *state)
  336. {
  337. /* here we're going to try the pre-programmed route */
  338. au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
  339. AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
  340. /* It's not clear why we have to have the PGA in automatic mode while
  341. enabling clamp control, but it's what Windows does */
  342. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
  343. /* Enable clamping control */
  344. au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x0e);
  345. /* Disable automatic PGA (since the CVBS is coming from the tuner) */
  346. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x10);
  347. /* Set input mode to CVBS on channel 4 with SIF audio input enabled */
  348. au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H,
  349. AU8522_INPUT_CONTROL_REG081H_CVBS_CH4_SIF);
  350. setup_decoder_defaults(state,
  351. AU8522_INPUT_CONTROL_REG081H_CVBS_CH4_SIF);
  352. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  353. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  354. }
  355. static void au8522_setup_svideo_mode(struct au8522_state *state)
  356. {
  357. au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
  358. AU8522_MODULE_CLOCK_CONTROL_REG0A3H_SVIDEO);
  359. /* Set input to Y on Channe1, C on Channel 3 */
  360. au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H,
  361. AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13);
  362. /* PGA in automatic mode */
  363. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
  364. /* Enable clamping control */
  365. au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
  366. setup_decoder_defaults(state,
  367. AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13);
  368. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  369. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  370. }
  371. /* ----------------------------------------------------------------------- */
  372. static void disable_audio_input(struct au8522_state *state)
  373. {
  374. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x00);
  375. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x00);
  376. au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0x00);
  377. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x04);
  378. au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0x02);
  379. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  380. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_SVIDEO);
  381. }
  382. /* 0=disable, 1=SIF */
  383. static void set_audio_input(struct au8522_state *state, int aud_input)
  384. {
  385. int i;
  386. /* Note that this function needs to be used in conjunction with setting
  387. the input routing via register 0x81 */
  388. if (aud_input == AU8522_AUDIO_NONE) {
  389. disable_audio_input(state);
  390. return;
  391. }
  392. if (aud_input != AU8522_AUDIO_SIF) {
  393. /* The caller asked for a mode we don't currently support */
  394. printk(KERN_ERR "Unsupported audio mode requested! mode=%d\n",
  395. aud_input);
  396. return;
  397. }
  398. /* Load the Audio Decoder Filter Coefficients */
  399. for (i = 0; i < NUM_LPFILTER_COEF; i++) {
  400. au8522_writereg(state, lpfilter_coef[i].reg_name,
  401. lpfilter_coef[i].reg_val[0]);
  402. }
  403. /* Setup audio */
  404. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x00);
  405. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x00);
  406. au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0x00);
  407. au8522_writereg(state, AU8522_I2C_CONTROL_REG1_REG091H, 0x80);
  408. au8522_writereg(state, AU8522_I2C_CONTROL_REG0_REG090H, 0x84);
  409. msleep(150);
  410. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H, 0x00);
  411. msleep(1);
  412. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H, 0x9d);
  413. msleep(50);
  414. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x7F);
  415. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x7F);
  416. au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0xff);
  417. msleep(80);
  418. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x7F);
  419. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x7F);
  420. au8522_writereg(state, AU8522_REG0F9H, AU8522_REG0F9H_AUDIO);
  421. au8522_writereg(state, AU8522_AUDIO_MODE_REG0F1H, 0x82);
  422. msleep(70);
  423. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x09);
  424. au8522_writereg(state, AU8522_AUDIOFREQ_REG606H, 0x03);
  425. au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0xc2);
  426. }
  427. /* ----------------------------------------------------------------------- */
  428. static int au8522_s_ctrl(struct v4l2_ctrl *ctrl)
  429. {
  430. struct au8522_state *state =
  431. container_of(ctrl->handler, struct au8522_state, hdl);
  432. switch (ctrl->id) {
  433. case V4L2_CID_BRIGHTNESS:
  434. au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH,
  435. ctrl->val - 128);
  436. break;
  437. case V4L2_CID_CONTRAST:
  438. au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH,
  439. ctrl->val);
  440. break;
  441. case V4L2_CID_SATURATION:
  442. au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH,
  443. ctrl->val);
  444. au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH,
  445. ctrl->val);
  446. break;
  447. case V4L2_CID_HUE:
  448. au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH,
  449. ctrl->val >> 8);
  450. au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH,
  451. ctrl->val & 0xFF);
  452. break;
  453. default:
  454. return -EINVAL;
  455. }
  456. return 0;
  457. }
  458. /* ----------------------------------------------------------------------- */
  459. #ifdef CONFIG_VIDEO_ADV_DEBUG
  460. static int au8522_g_register(struct v4l2_subdev *sd,
  461. struct v4l2_dbg_register *reg)
  462. {
  463. struct i2c_client *client = v4l2_get_subdevdata(sd);
  464. struct au8522_state *state = to_state(sd);
  465. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  466. return -EINVAL;
  467. if (!capable(CAP_SYS_ADMIN))
  468. return -EPERM;
  469. reg->val = au8522_readreg(state, reg->reg & 0xffff);
  470. return 0;
  471. }
  472. static int au8522_s_register(struct v4l2_subdev *sd,
  473. const struct v4l2_dbg_register *reg)
  474. {
  475. struct i2c_client *client = v4l2_get_subdevdata(sd);
  476. struct au8522_state *state = to_state(sd);
  477. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  478. return -EINVAL;
  479. if (!capable(CAP_SYS_ADMIN))
  480. return -EPERM;
  481. au8522_writereg(state, reg->reg, reg->val & 0xff);
  482. return 0;
  483. }
  484. #endif
  485. static int au8522_s_stream(struct v4l2_subdev *sd, int enable)
  486. {
  487. struct au8522_state *state = to_state(sd);
  488. if (enable) {
  489. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  490. 0x01);
  491. msleep(1);
  492. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  493. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  494. } else {
  495. /* This does not completely power down the device
  496. (it only reduces it from around 140ma to 80ma) */
  497. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  498. 1 << 5);
  499. }
  500. return 0;
  501. }
  502. static int au8522_reset(struct v4l2_subdev *sd, u32 val)
  503. {
  504. struct au8522_state *state = to_state(sd);
  505. state->operational_mode = AU8522_ANALOG_MODE;
  506. /* Clear out any state associated with the digital side of the
  507. chip, so that when it gets powered back up it won't think
  508. that it is already tuned */
  509. state->current_frequency = 0;
  510. au8522_writereg(state, 0xa4, 1 << 5);
  511. return 0;
  512. }
  513. static int au8522_s_video_routing(struct v4l2_subdev *sd,
  514. u32 input, u32 output, u32 config)
  515. {
  516. struct au8522_state *state = to_state(sd);
  517. au8522_reset(sd, 0);
  518. if (input == AU8522_COMPOSITE_CH1) {
  519. au8522_setup_cvbs_mode(state);
  520. } else if (input == AU8522_SVIDEO_CH13) {
  521. au8522_setup_svideo_mode(state);
  522. } else if (input == AU8522_COMPOSITE_CH4_SIF) {
  523. au8522_setup_cvbs_tuner_mode(state);
  524. } else {
  525. printk(KERN_ERR "au8522 mode not currently supported\n");
  526. return -EINVAL;
  527. }
  528. return 0;
  529. }
  530. static int au8522_s_audio_routing(struct v4l2_subdev *sd,
  531. u32 input, u32 output, u32 config)
  532. {
  533. struct au8522_state *state = to_state(sd);
  534. set_audio_input(state, input);
  535. return 0;
  536. }
  537. static int au8522_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
  538. {
  539. int val = 0;
  540. struct au8522_state *state = to_state(sd);
  541. u8 lock_status;
  542. /* Interrogate the decoder to see if we are getting a real signal */
  543. lock_status = au8522_readreg(state, 0x00);
  544. if (lock_status == 0xa2)
  545. vt->signal = 0xffff;
  546. else
  547. vt->signal = 0x00;
  548. vt->capability |=
  549. V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_LANG1 |
  550. V4L2_TUNER_CAP_LANG2 | V4L2_TUNER_CAP_SAP;
  551. val = V4L2_TUNER_SUB_MONO;
  552. vt->rxsubchans = val;
  553. vt->audmode = V4L2_TUNER_MODE_STEREO;
  554. return 0;
  555. }
  556. static int au8522_g_chip_ident(struct v4l2_subdev *sd,
  557. struct v4l2_dbg_chip_ident *chip)
  558. {
  559. struct au8522_state *state = to_state(sd);
  560. struct i2c_client *client = v4l2_get_subdevdata(sd);
  561. return v4l2_chip_ident_i2c_client(client, chip, state->id, state->rev);
  562. }
  563. /* ----------------------------------------------------------------------- */
  564. static const struct v4l2_subdev_core_ops au8522_core_ops = {
  565. .log_status = v4l2_ctrl_subdev_log_status,
  566. .g_chip_ident = au8522_g_chip_ident,
  567. .reset = au8522_reset,
  568. #ifdef CONFIG_VIDEO_ADV_DEBUG
  569. .g_register = au8522_g_register,
  570. .s_register = au8522_s_register,
  571. #endif
  572. };
  573. static const struct v4l2_subdev_tuner_ops au8522_tuner_ops = {
  574. .g_tuner = au8522_g_tuner,
  575. };
  576. static const struct v4l2_subdev_audio_ops au8522_audio_ops = {
  577. .s_routing = au8522_s_audio_routing,
  578. };
  579. static const struct v4l2_subdev_video_ops au8522_video_ops = {
  580. .s_routing = au8522_s_video_routing,
  581. .s_stream = au8522_s_stream,
  582. };
  583. static const struct v4l2_subdev_ops au8522_ops = {
  584. .core = &au8522_core_ops,
  585. .tuner = &au8522_tuner_ops,
  586. .audio = &au8522_audio_ops,
  587. .video = &au8522_video_ops,
  588. };
  589. static const struct v4l2_ctrl_ops au8522_ctrl_ops = {
  590. .s_ctrl = au8522_s_ctrl,
  591. };
  592. /* ----------------------------------------------------------------------- */
  593. static int au8522_probe(struct i2c_client *client,
  594. const struct i2c_device_id *did)
  595. {
  596. struct au8522_state *state;
  597. struct v4l2_ctrl_handler *hdl;
  598. struct v4l2_subdev *sd;
  599. int instance;
  600. struct au8522_config *demod_config;
  601. /* Check if the adapter supports the needed features */
  602. if (!i2c_check_functionality(client->adapter,
  603. I2C_FUNC_SMBUS_BYTE_DATA)) {
  604. return -EIO;
  605. }
  606. /* allocate memory for the internal state */
  607. instance = au8522_get_state(&state, client->adapter, client->addr);
  608. switch (instance) {
  609. case 0:
  610. printk(KERN_ERR "au8522_decoder allocation failed\n");
  611. return -EIO;
  612. case 1:
  613. /* new demod instance */
  614. printk(KERN_INFO "au8522_decoder creating new instance...\n");
  615. break;
  616. default:
  617. /* existing demod instance */
  618. printk(KERN_INFO "au8522_decoder attach existing instance.\n");
  619. break;
  620. }
  621. demod_config = kzalloc(sizeof(struct au8522_config), GFP_KERNEL);
  622. if (demod_config == NULL) {
  623. if (instance == 1)
  624. kfree(state);
  625. return -ENOMEM;
  626. }
  627. demod_config->demod_address = 0x8e >> 1;
  628. state->config = demod_config;
  629. state->i2c = client->adapter;
  630. sd = &state->sd;
  631. v4l2_i2c_subdev_init(sd, client, &au8522_ops);
  632. hdl = &state->hdl;
  633. v4l2_ctrl_handler_init(hdl, 4);
  634. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  635. V4L2_CID_BRIGHTNESS, 0, 255, 1, 109);
  636. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  637. V4L2_CID_CONTRAST, 0, 255, 1,
  638. AU8522_TVDEC_CONTRAST_REG00BH_CVBS);
  639. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  640. V4L2_CID_SATURATION, 0, 255, 1, 128);
  641. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  642. V4L2_CID_HUE, -32768, 32767, 1, 0);
  643. sd->ctrl_handler = hdl;
  644. if (hdl->error) {
  645. int err = hdl->error;
  646. v4l2_ctrl_handler_free(hdl);
  647. kfree(demod_config);
  648. kfree(state);
  649. return err;
  650. }
  651. state->c = client;
  652. state->vid_input = AU8522_COMPOSITE_CH1;
  653. state->aud_input = AU8522_AUDIO_NONE;
  654. state->id = 8522;
  655. state->rev = 0;
  656. /* Jam open the i2c gate to the tuner */
  657. au8522_writereg(state, 0x106, 1);
  658. return 0;
  659. }
  660. static int au8522_remove(struct i2c_client *client)
  661. {
  662. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  663. v4l2_device_unregister_subdev(sd);
  664. v4l2_ctrl_handler_free(sd->ctrl_handler);
  665. au8522_release_state(to_state(sd));
  666. return 0;
  667. }
  668. static const struct i2c_device_id au8522_id[] = {
  669. {"au8522", 0},
  670. {}
  671. };
  672. MODULE_DEVICE_TABLE(i2c, au8522_id);
  673. static struct i2c_driver au8522_driver = {
  674. .driver = {
  675. .owner = THIS_MODULE,
  676. .name = "au8522",
  677. },
  678. .probe = au8522_probe,
  679. .remove = au8522_remove,
  680. .id_table = au8522_id,
  681. };
  682. module_i2c_driver(au8522_driver);