irq-gic.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/err.h>
  28. #include <linux/module.h>
  29. #include <linux/list.h>
  30. #include <linux/smp.h>
  31. #include <linux/cpu.h>
  32. #include <linux/cpu_pm.h>
  33. #include <linux/cpumask.h>
  34. #include <linux/io.h>
  35. #include <linux/of.h>
  36. #include <linux/of_address.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/irqdomain.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/percpu.h>
  41. #include <linux/slab.h>
  42. #include <linux/irqchip/chained_irq.h>
  43. #include <linux/irqchip/arm-gic.h>
  44. #include <asm/irq.h>
  45. #include <asm/exception.h>
  46. #include <asm/smp_plat.h>
  47. #include "irqchip.h"
  48. union gic_base {
  49. void __iomem *common_base;
  50. void __percpu __iomem **percpu_base;
  51. };
  52. struct gic_chip_data {
  53. union gic_base dist_base;
  54. union gic_base cpu_base;
  55. #ifdef CONFIG_CPU_PM
  56. u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
  57. u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
  58. u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
  59. u32 __percpu *saved_ppi_enable;
  60. u32 __percpu *saved_ppi_conf;
  61. #endif
  62. struct irq_domain *domain;
  63. unsigned int gic_irqs;
  64. #ifdef CONFIG_GIC_NON_BANKED
  65. void __iomem *(*get_base)(union gic_base *);
  66. #endif
  67. };
  68. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  69. /*
  70. * The GIC mapping of CPU interfaces does not necessarily match
  71. * the logical CPU numbering. Let's use a mapping as returned
  72. * by the GIC itself.
  73. */
  74. #define NR_GIC_CPU_IF 8
  75. static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
  76. /*
  77. * Supported arch specific GIC irq extension.
  78. * Default make them NULL.
  79. */
  80. struct irq_chip gic_arch_extn = {
  81. .irq_eoi = NULL,
  82. .irq_mask = NULL,
  83. .irq_unmask = NULL,
  84. .irq_retrigger = NULL,
  85. .irq_set_type = NULL,
  86. .irq_set_wake = NULL,
  87. };
  88. #ifndef MAX_GIC_NR
  89. #define MAX_GIC_NR 1
  90. #endif
  91. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  92. #ifdef CONFIG_GIC_NON_BANKED
  93. static void __iomem *gic_get_percpu_base(union gic_base *base)
  94. {
  95. return *__this_cpu_ptr(base->percpu_base);
  96. }
  97. static void __iomem *gic_get_common_base(union gic_base *base)
  98. {
  99. return base->common_base;
  100. }
  101. static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
  102. {
  103. return data->get_base(&data->dist_base);
  104. }
  105. static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
  106. {
  107. return data->get_base(&data->cpu_base);
  108. }
  109. static inline void gic_set_base_accessor(struct gic_chip_data *data,
  110. void __iomem *(*f)(union gic_base *))
  111. {
  112. data->get_base = f;
  113. }
  114. #else
  115. #define gic_data_dist_base(d) ((d)->dist_base.common_base)
  116. #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
  117. #define gic_set_base_accessor(d, f)
  118. #endif
  119. static inline void __iomem *gic_dist_base(struct irq_data *d)
  120. {
  121. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  122. return gic_data_dist_base(gic_data);
  123. }
  124. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  125. {
  126. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  127. return gic_data_cpu_base(gic_data);
  128. }
  129. static inline unsigned int gic_irq(struct irq_data *d)
  130. {
  131. return d->hwirq;
  132. }
  133. /*
  134. * Routines to acknowledge, disable and enable interrupts
  135. */
  136. static void gic_mask_irq(struct irq_data *d)
  137. {
  138. u32 mask = 1 << (gic_irq(d) % 32);
  139. raw_spin_lock(&irq_controller_lock);
  140. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  141. if (gic_arch_extn.irq_mask)
  142. gic_arch_extn.irq_mask(d);
  143. raw_spin_unlock(&irq_controller_lock);
  144. }
  145. static void gic_unmask_irq(struct irq_data *d)
  146. {
  147. u32 mask = 1 << (gic_irq(d) % 32);
  148. raw_spin_lock(&irq_controller_lock);
  149. if (gic_arch_extn.irq_unmask)
  150. gic_arch_extn.irq_unmask(d);
  151. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  152. raw_spin_unlock(&irq_controller_lock);
  153. }
  154. static void gic_eoi_irq(struct irq_data *d)
  155. {
  156. if (gic_arch_extn.irq_eoi) {
  157. raw_spin_lock(&irq_controller_lock);
  158. gic_arch_extn.irq_eoi(d);
  159. raw_spin_unlock(&irq_controller_lock);
  160. }
  161. writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  162. }
  163. static int gic_set_type(struct irq_data *d, unsigned int type)
  164. {
  165. void __iomem *base = gic_dist_base(d);
  166. unsigned int gicirq = gic_irq(d);
  167. u32 enablemask = 1 << (gicirq % 32);
  168. u32 enableoff = (gicirq / 32) * 4;
  169. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  170. u32 confoff = (gicirq / 16) * 4;
  171. bool enabled = false;
  172. u32 val;
  173. /* Interrupt configuration for SGIs can't be changed */
  174. if (gicirq < 16)
  175. return -EINVAL;
  176. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  177. return -EINVAL;
  178. raw_spin_lock(&irq_controller_lock);
  179. if (gic_arch_extn.irq_set_type)
  180. gic_arch_extn.irq_set_type(d, type);
  181. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  182. if (type == IRQ_TYPE_LEVEL_HIGH)
  183. val &= ~confmask;
  184. else if (type == IRQ_TYPE_EDGE_RISING)
  185. val |= confmask;
  186. /*
  187. * As recommended by the spec, disable the interrupt before changing
  188. * the configuration
  189. */
  190. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  191. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  192. enabled = true;
  193. }
  194. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  195. if (enabled)
  196. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  197. raw_spin_unlock(&irq_controller_lock);
  198. return 0;
  199. }
  200. static int gic_retrigger(struct irq_data *d)
  201. {
  202. if (gic_arch_extn.irq_retrigger)
  203. return gic_arch_extn.irq_retrigger(d);
  204. /* the genirq layer expects 0 if we can't retrigger in hardware */
  205. return 0;
  206. }
  207. #ifdef CONFIG_SMP
  208. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  209. bool force)
  210. {
  211. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  212. unsigned int shift = (gic_irq(d) % 4) * 8;
  213. unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
  214. u32 val, mask, bit;
  215. if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
  216. return -EINVAL;
  217. mask = 0xff << shift;
  218. bit = gic_cpu_map[cpu] << shift;
  219. raw_spin_lock(&irq_controller_lock);
  220. val = readl_relaxed(reg) & ~mask;
  221. writel_relaxed(val | bit, reg);
  222. raw_spin_unlock(&irq_controller_lock);
  223. return IRQ_SET_MASK_OK;
  224. }
  225. #endif
  226. #ifdef CONFIG_PM
  227. static int gic_set_wake(struct irq_data *d, unsigned int on)
  228. {
  229. int ret = -ENXIO;
  230. if (gic_arch_extn.irq_set_wake)
  231. ret = gic_arch_extn.irq_set_wake(d, on);
  232. return ret;
  233. }
  234. #else
  235. #define gic_set_wake NULL
  236. #endif
  237. static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
  238. {
  239. u32 irqstat, irqnr;
  240. struct gic_chip_data *gic = &gic_data[0];
  241. void __iomem *cpu_base = gic_data_cpu_base(gic);
  242. do {
  243. irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
  244. irqnr = irqstat & ~0x1c00;
  245. if (likely(irqnr > 15 && irqnr < 1021)) {
  246. irqnr = irq_find_mapping(gic->domain, irqnr);
  247. handle_IRQ(irqnr, regs);
  248. continue;
  249. }
  250. if (irqnr < 16) {
  251. writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
  252. #ifdef CONFIG_SMP
  253. handle_IPI(irqnr, regs);
  254. #endif
  255. continue;
  256. }
  257. break;
  258. } while (1);
  259. }
  260. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  261. {
  262. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  263. struct irq_chip *chip = irq_get_chip(irq);
  264. unsigned int cascade_irq, gic_irq;
  265. unsigned long status;
  266. chained_irq_enter(chip, desc);
  267. raw_spin_lock(&irq_controller_lock);
  268. status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
  269. raw_spin_unlock(&irq_controller_lock);
  270. gic_irq = (status & 0x3ff);
  271. if (gic_irq == 1023)
  272. goto out;
  273. cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
  274. if (unlikely(gic_irq < 32 || gic_irq > 1020))
  275. handle_bad_irq(cascade_irq, desc);
  276. else
  277. generic_handle_irq(cascade_irq);
  278. out:
  279. chained_irq_exit(chip, desc);
  280. }
  281. static struct irq_chip gic_chip = {
  282. .name = "GIC",
  283. .irq_mask = gic_mask_irq,
  284. .irq_unmask = gic_unmask_irq,
  285. .irq_eoi = gic_eoi_irq,
  286. .irq_set_type = gic_set_type,
  287. .irq_retrigger = gic_retrigger,
  288. #ifdef CONFIG_SMP
  289. .irq_set_affinity = gic_set_affinity,
  290. #endif
  291. .irq_set_wake = gic_set_wake,
  292. };
  293. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  294. {
  295. if (gic_nr >= MAX_GIC_NR)
  296. BUG();
  297. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  298. BUG();
  299. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  300. }
  301. static u8 gic_get_cpumask(struct gic_chip_data *gic)
  302. {
  303. void __iomem *base = gic_data_dist_base(gic);
  304. u32 mask, i;
  305. for (i = mask = 0; i < 32; i += 4) {
  306. mask = readl_relaxed(base + GIC_DIST_TARGET + i);
  307. mask |= mask >> 16;
  308. mask |= mask >> 8;
  309. if (mask)
  310. break;
  311. }
  312. if (!mask)
  313. pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
  314. return mask;
  315. }
  316. static void __init gic_dist_init(struct gic_chip_data *gic)
  317. {
  318. unsigned int i;
  319. u32 cpumask;
  320. unsigned int gic_irqs = gic->gic_irqs;
  321. void __iomem *base = gic_data_dist_base(gic);
  322. writel_relaxed(0, base + GIC_DIST_CTRL);
  323. /*
  324. * Set all global interrupts to be level triggered, active low.
  325. */
  326. for (i = 32; i < gic_irqs; i += 16)
  327. writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  328. /*
  329. * Set all global interrupts to this CPU only.
  330. */
  331. cpumask = gic_get_cpumask(gic);
  332. cpumask |= cpumask << 8;
  333. cpumask |= cpumask << 16;
  334. for (i = 32; i < gic_irqs; i += 4)
  335. writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  336. /*
  337. * Set priority on all global interrupts.
  338. */
  339. for (i = 32; i < gic_irqs; i += 4)
  340. writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  341. /*
  342. * Disable all interrupts. Leave the PPI and SGIs alone
  343. * as these enables are banked registers.
  344. */
  345. for (i = 32; i < gic_irqs; i += 32)
  346. writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  347. writel_relaxed(1, base + GIC_DIST_CTRL);
  348. }
  349. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  350. {
  351. void __iomem *dist_base = gic_data_dist_base(gic);
  352. void __iomem *base = gic_data_cpu_base(gic);
  353. unsigned int cpu_mask, cpu = smp_processor_id();
  354. int i;
  355. /*
  356. * Get what the GIC says our CPU mask is.
  357. */
  358. BUG_ON(cpu >= NR_GIC_CPU_IF);
  359. cpu_mask = gic_get_cpumask(gic);
  360. gic_cpu_map[cpu] = cpu_mask;
  361. /*
  362. * Clear our mask from the other map entries in case they're
  363. * still undefined.
  364. */
  365. for (i = 0; i < NR_GIC_CPU_IF; i++)
  366. if (i != cpu)
  367. gic_cpu_map[i] &= ~cpu_mask;
  368. /*
  369. * Deal with the banked PPI and SGI interrupts - disable all
  370. * PPI interrupts, ensure all SGI interrupts are enabled.
  371. */
  372. writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  373. writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  374. /*
  375. * Set priority on PPI and SGI interrupts
  376. */
  377. for (i = 0; i < 32; i += 4)
  378. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  379. writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
  380. writel_relaxed(1, base + GIC_CPU_CTRL);
  381. }
  382. #ifdef CONFIG_CPU_PM
  383. /*
  384. * Saves the GIC distributor registers during suspend or idle. Must be called
  385. * with interrupts disabled but before powering down the GIC. After calling
  386. * this function, no interrupts will be delivered by the GIC, and another
  387. * platform-specific wakeup source must be enabled.
  388. */
  389. static void gic_dist_save(unsigned int gic_nr)
  390. {
  391. unsigned int gic_irqs;
  392. void __iomem *dist_base;
  393. int i;
  394. if (gic_nr >= MAX_GIC_NR)
  395. BUG();
  396. gic_irqs = gic_data[gic_nr].gic_irqs;
  397. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  398. if (!dist_base)
  399. return;
  400. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  401. gic_data[gic_nr].saved_spi_conf[i] =
  402. readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  403. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  404. gic_data[gic_nr].saved_spi_target[i] =
  405. readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
  406. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  407. gic_data[gic_nr].saved_spi_enable[i] =
  408. readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  409. }
  410. /*
  411. * Restores the GIC distributor registers during resume or when coming out of
  412. * idle. Must be called before enabling interrupts. If a level interrupt
  413. * that occured while the GIC was suspended is still present, it will be
  414. * handled normally, but any edge interrupts that occured will not be seen by
  415. * the GIC and need to be handled by the platform-specific wakeup source.
  416. */
  417. static void gic_dist_restore(unsigned int gic_nr)
  418. {
  419. unsigned int gic_irqs;
  420. unsigned int i;
  421. void __iomem *dist_base;
  422. if (gic_nr >= MAX_GIC_NR)
  423. BUG();
  424. gic_irqs = gic_data[gic_nr].gic_irqs;
  425. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  426. if (!dist_base)
  427. return;
  428. writel_relaxed(0, dist_base + GIC_DIST_CTRL);
  429. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  430. writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
  431. dist_base + GIC_DIST_CONFIG + i * 4);
  432. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  433. writel_relaxed(0xa0a0a0a0,
  434. dist_base + GIC_DIST_PRI + i * 4);
  435. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  436. writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
  437. dist_base + GIC_DIST_TARGET + i * 4);
  438. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  439. writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
  440. dist_base + GIC_DIST_ENABLE_SET + i * 4);
  441. writel_relaxed(1, dist_base + GIC_DIST_CTRL);
  442. }
  443. static void gic_cpu_save(unsigned int gic_nr)
  444. {
  445. int i;
  446. u32 *ptr;
  447. void __iomem *dist_base;
  448. void __iomem *cpu_base;
  449. if (gic_nr >= MAX_GIC_NR)
  450. BUG();
  451. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  452. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  453. if (!dist_base || !cpu_base)
  454. return;
  455. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  456. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  457. ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  458. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  459. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  460. ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  461. }
  462. static void gic_cpu_restore(unsigned int gic_nr)
  463. {
  464. int i;
  465. u32 *ptr;
  466. void __iomem *dist_base;
  467. void __iomem *cpu_base;
  468. if (gic_nr >= MAX_GIC_NR)
  469. BUG();
  470. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  471. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  472. if (!dist_base || !cpu_base)
  473. return;
  474. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  475. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  476. writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
  477. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  478. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  479. writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
  480. for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
  481. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
  482. writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
  483. writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
  484. }
  485. static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
  486. {
  487. int i;
  488. for (i = 0; i < MAX_GIC_NR; i++) {
  489. #ifdef CONFIG_GIC_NON_BANKED
  490. /* Skip over unused GICs */
  491. if (!gic_data[i].get_base)
  492. continue;
  493. #endif
  494. switch (cmd) {
  495. case CPU_PM_ENTER:
  496. gic_cpu_save(i);
  497. break;
  498. case CPU_PM_ENTER_FAILED:
  499. case CPU_PM_EXIT:
  500. gic_cpu_restore(i);
  501. break;
  502. case CPU_CLUSTER_PM_ENTER:
  503. gic_dist_save(i);
  504. break;
  505. case CPU_CLUSTER_PM_ENTER_FAILED:
  506. case CPU_CLUSTER_PM_EXIT:
  507. gic_dist_restore(i);
  508. break;
  509. }
  510. }
  511. return NOTIFY_OK;
  512. }
  513. static struct notifier_block gic_notifier_block = {
  514. .notifier_call = gic_notifier,
  515. };
  516. static void __init gic_pm_init(struct gic_chip_data *gic)
  517. {
  518. gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
  519. sizeof(u32));
  520. BUG_ON(!gic->saved_ppi_enable);
  521. gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
  522. sizeof(u32));
  523. BUG_ON(!gic->saved_ppi_conf);
  524. if (gic == &gic_data[0])
  525. cpu_pm_register_notifier(&gic_notifier_block);
  526. }
  527. #else
  528. static void __init gic_pm_init(struct gic_chip_data *gic)
  529. {
  530. }
  531. #endif
  532. #ifdef CONFIG_SMP
  533. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  534. {
  535. int cpu;
  536. unsigned long map = 0;
  537. /* Convert our logical CPU mask into a physical one. */
  538. for_each_cpu(cpu, mask)
  539. map |= gic_cpu_map[cpu];
  540. /*
  541. * Ensure that stores to Normal memory are visible to the
  542. * other CPUs before issuing the IPI.
  543. */
  544. dsb();
  545. /* this always happens on GIC0 */
  546. writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
  547. }
  548. #endif
  549. static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
  550. irq_hw_number_t hw)
  551. {
  552. if (hw < 32) {
  553. irq_set_percpu_devid(irq);
  554. irq_set_chip_and_handler(irq, &gic_chip,
  555. handle_percpu_devid_irq);
  556. set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
  557. } else {
  558. irq_set_chip_and_handler(irq, &gic_chip,
  559. handle_fasteoi_irq);
  560. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  561. }
  562. irq_set_chip_data(irq, d->host_data);
  563. return 0;
  564. }
  565. static int gic_irq_domain_xlate(struct irq_domain *d,
  566. struct device_node *controller,
  567. const u32 *intspec, unsigned int intsize,
  568. unsigned long *out_hwirq, unsigned int *out_type)
  569. {
  570. if (d->of_node != controller)
  571. return -EINVAL;
  572. if (intsize < 3)
  573. return -EINVAL;
  574. /* Get the interrupt number and add 16 to skip over SGIs */
  575. *out_hwirq = intspec[1] + 16;
  576. /* For SPIs, we need to add 16 more to get the GIC irq ID number */
  577. if (!intspec[0])
  578. *out_hwirq += 16;
  579. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  580. return 0;
  581. }
  582. #ifdef CONFIG_SMP
  583. static int __cpuinit gic_secondary_init(struct notifier_block *nfb,
  584. unsigned long action, void *hcpu)
  585. {
  586. if (action == CPU_STARTING)
  587. gic_cpu_init(&gic_data[0]);
  588. return NOTIFY_OK;
  589. }
  590. /*
  591. * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
  592. * priority because the GIC needs to be up before the ARM generic timers.
  593. */
  594. static struct notifier_block __cpuinitdata gic_cpu_notifier = {
  595. .notifier_call = gic_secondary_init,
  596. .priority = 100,
  597. };
  598. #endif
  599. const struct irq_domain_ops gic_irq_domain_ops = {
  600. .map = gic_irq_domain_map,
  601. .xlate = gic_irq_domain_xlate,
  602. };
  603. void __init gic_init_bases(unsigned int gic_nr, int irq_start,
  604. void __iomem *dist_base, void __iomem *cpu_base,
  605. u32 percpu_offset, struct device_node *node)
  606. {
  607. irq_hw_number_t hwirq_base;
  608. struct gic_chip_data *gic;
  609. int gic_irqs, irq_base, i;
  610. BUG_ON(gic_nr >= MAX_GIC_NR);
  611. gic = &gic_data[gic_nr];
  612. #ifdef CONFIG_GIC_NON_BANKED
  613. if (percpu_offset) { /* Frankein-GIC without banked registers... */
  614. unsigned int cpu;
  615. gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
  616. gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
  617. if (WARN_ON(!gic->dist_base.percpu_base ||
  618. !gic->cpu_base.percpu_base)) {
  619. free_percpu(gic->dist_base.percpu_base);
  620. free_percpu(gic->cpu_base.percpu_base);
  621. return;
  622. }
  623. for_each_possible_cpu(cpu) {
  624. unsigned long offset = percpu_offset * cpu_logical_map(cpu);
  625. *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
  626. *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
  627. }
  628. gic_set_base_accessor(gic, gic_get_percpu_base);
  629. } else
  630. #endif
  631. { /* Normal, sane GIC... */
  632. WARN(percpu_offset,
  633. "GIC_NON_BANKED not enabled, ignoring %08x offset!",
  634. percpu_offset);
  635. gic->dist_base.common_base = dist_base;
  636. gic->cpu_base.common_base = cpu_base;
  637. gic_set_base_accessor(gic, gic_get_common_base);
  638. }
  639. /*
  640. * Initialize the CPU interface map to all CPUs.
  641. * It will be refined as each CPU probes its ID.
  642. */
  643. for (i = 0; i < NR_GIC_CPU_IF; i++)
  644. gic_cpu_map[i] = 0xff;
  645. /*
  646. * For primary GICs, skip over SGIs.
  647. * For secondary GICs, skip over PPIs, too.
  648. */
  649. if (gic_nr == 0 && (irq_start & 31) > 0) {
  650. hwirq_base = 16;
  651. if (irq_start != -1)
  652. irq_start = (irq_start & ~31) + 16;
  653. } else {
  654. hwirq_base = 32;
  655. }
  656. /*
  657. * Find out how many interrupts are supported.
  658. * The GIC only supports up to 1020 interrupt sources.
  659. */
  660. gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
  661. gic_irqs = (gic_irqs + 1) * 32;
  662. if (gic_irqs > 1020)
  663. gic_irqs = 1020;
  664. gic->gic_irqs = gic_irqs;
  665. gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
  666. irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
  667. if (IS_ERR_VALUE(irq_base)) {
  668. WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
  669. irq_start);
  670. irq_base = irq_start;
  671. }
  672. gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
  673. hwirq_base, &gic_irq_domain_ops, gic);
  674. if (WARN_ON(!gic->domain))
  675. return;
  676. #ifdef CONFIG_SMP
  677. set_smp_cross_call(gic_raise_softirq);
  678. register_cpu_notifier(&gic_cpu_notifier);
  679. #endif
  680. set_handle_irq(gic_handle_irq);
  681. gic_chip.flags |= gic_arch_extn.flags;
  682. gic_dist_init(gic);
  683. gic_cpu_init(gic);
  684. gic_pm_init(gic);
  685. }
  686. #ifdef CONFIG_OF
  687. static int gic_cnt __initdata;
  688. int __init gic_of_init(struct device_node *node, struct device_node *parent)
  689. {
  690. void __iomem *cpu_base;
  691. void __iomem *dist_base;
  692. u32 percpu_offset;
  693. int irq;
  694. if (WARN_ON(!node))
  695. return -ENODEV;
  696. dist_base = of_iomap(node, 0);
  697. WARN(!dist_base, "unable to map gic dist registers\n");
  698. cpu_base = of_iomap(node, 1);
  699. WARN(!cpu_base, "unable to map gic cpu registers\n");
  700. if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
  701. percpu_offset = 0;
  702. gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
  703. if (parent) {
  704. irq = irq_of_parse_and_map(node, 0);
  705. gic_cascade_irq(gic_cnt, irq);
  706. }
  707. gic_cnt++;
  708. return 0;
  709. }
  710. IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
  711. IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
  712. IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
  713. IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
  714. #endif