exynos-combiner.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Combiner irqchip for EXYNOS
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/err.h>
  12. #include <linux/export.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/slab.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/irqchip/chained_irq.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #include <asm/mach/irq.h>
  21. #ifdef CONFIG_EXYNOS_ATAGS
  22. #include <plat/cpu.h>
  23. #endif
  24. #include "irqchip.h"
  25. #define COMBINER_ENABLE_SET 0x0
  26. #define COMBINER_ENABLE_CLEAR 0x4
  27. #define COMBINER_INT_STATUS 0xC
  28. #define IRQ_IN_COMBINER 8
  29. static DEFINE_SPINLOCK(irq_controller_lock);
  30. struct combiner_chip_data {
  31. unsigned int hwirq_offset;
  32. unsigned int irq_mask;
  33. void __iomem *base;
  34. unsigned int parent_irq;
  35. };
  36. static struct irq_domain *combiner_irq_domain;
  37. static inline void __iomem *combiner_base(struct irq_data *data)
  38. {
  39. struct combiner_chip_data *combiner_data =
  40. irq_data_get_irq_chip_data(data);
  41. return combiner_data->base;
  42. }
  43. static void combiner_mask_irq(struct irq_data *data)
  44. {
  45. u32 mask = 1 << (data->hwirq % 32);
  46. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
  47. }
  48. static void combiner_unmask_irq(struct irq_data *data)
  49. {
  50. u32 mask = 1 << (data->hwirq % 32);
  51. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
  52. }
  53. static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  54. {
  55. struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
  56. struct irq_chip *chip = irq_get_chip(irq);
  57. unsigned int cascade_irq, combiner_irq;
  58. unsigned long status;
  59. chained_irq_enter(chip, desc);
  60. spin_lock(&irq_controller_lock);
  61. status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
  62. spin_unlock(&irq_controller_lock);
  63. status &= chip_data->irq_mask;
  64. if (status == 0)
  65. goto out;
  66. combiner_irq = chip_data->hwirq_offset + __ffs(status);
  67. cascade_irq = irq_find_mapping(combiner_irq_domain, combiner_irq);
  68. if (unlikely(!cascade_irq))
  69. do_bad_IRQ(irq, desc);
  70. else
  71. generic_handle_irq(cascade_irq);
  72. out:
  73. chained_irq_exit(chip, desc);
  74. }
  75. #ifdef CONFIG_SMP
  76. static int combiner_set_affinity(struct irq_data *d,
  77. const struct cpumask *mask_val, bool force)
  78. {
  79. struct combiner_chip_data *chip_data = irq_data_get_irq_chip_data(d);
  80. struct irq_chip *chip = irq_get_chip(chip_data->parent_irq);
  81. struct irq_data *data = irq_get_irq_data(chip_data->parent_irq);
  82. if (chip && chip->irq_set_affinity)
  83. return chip->irq_set_affinity(data, mask_val, force);
  84. else
  85. return -EINVAL;
  86. }
  87. #endif
  88. static struct irq_chip combiner_chip = {
  89. .name = "COMBINER",
  90. .irq_mask = combiner_mask_irq,
  91. .irq_unmask = combiner_unmask_irq,
  92. #ifdef CONFIG_SMP
  93. .irq_set_affinity = combiner_set_affinity,
  94. #endif
  95. };
  96. static void __init combiner_cascade_irq(struct combiner_chip_data *combiner_data,
  97. unsigned int irq)
  98. {
  99. if (irq_set_handler_data(irq, combiner_data) != 0)
  100. BUG();
  101. irq_set_chained_handler(irq, combiner_handle_cascade_irq);
  102. }
  103. static void __init combiner_init_one(struct combiner_chip_data *combiner_data,
  104. unsigned int combiner_nr,
  105. void __iomem *base, unsigned int irq)
  106. {
  107. combiner_data->base = base;
  108. combiner_data->hwirq_offset = (combiner_nr & ~3) * IRQ_IN_COMBINER;
  109. combiner_data->irq_mask = 0xff << ((combiner_nr % 4) << 3);
  110. combiner_data->parent_irq = irq;
  111. /* Disable all interrupts */
  112. __raw_writel(combiner_data->irq_mask, base + COMBINER_ENABLE_CLEAR);
  113. }
  114. #ifdef CONFIG_OF
  115. static int combiner_irq_domain_xlate(struct irq_domain *d,
  116. struct device_node *controller,
  117. const u32 *intspec, unsigned int intsize,
  118. unsigned long *out_hwirq,
  119. unsigned int *out_type)
  120. {
  121. if (d->of_node != controller)
  122. return -EINVAL;
  123. if (intsize < 2)
  124. return -EINVAL;
  125. *out_hwirq = intspec[0] * IRQ_IN_COMBINER + intspec[1];
  126. *out_type = 0;
  127. return 0;
  128. }
  129. #else
  130. static int combiner_irq_domain_xlate(struct irq_domain *d,
  131. struct device_node *controller,
  132. const u32 *intspec, unsigned int intsize,
  133. unsigned long *out_hwirq,
  134. unsigned int *out_type)
  135. {
  136. return -EINVAL;
  137. }
  138. #endif
  139. static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
  140. irq_hw_number_t hw)
  141. {
  142. struct combiner_chip_data *combiner_data = d->host_data;
  143. irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
  144. irq_set_chip_data(irq, &combiner_data[hw >> 3]);
  145. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  146. return 0;
  147. }
  148. static struct irq_domain_ops combiner_irq_domain_ops = {
  149. .xlate = combiner_irq_domain_xlate,
  150. .map = combiner_irq_domain_map,
  151. };
  152. static unsigned int combiner_lookup_irq(int group)
  153. {
  154. #ifdef CONFIG_EXYNOS_ATAGS
  155. if (group < EXYNOS4210_MAX_COMBINER_NR || soc_is_exynos5250())
  156. return IRQ_SPI(group);
  157. switch (group) {
  158. case 16:
  159. return IRQ_SPI(107);
  160. case 17:
  161. return IRQ_SPI(108);
  162. case 18:
  163. return IRQ_SPI(48);
  164. case 19:
  165. return IRQ_SPI(42);
  166. }
  167. #endif
  168. return 0;
  169. }
  170. void __init combiner_init(void __iomem *combiner_base,
  171. struct device_node *np,
  172. unsigned int max_nr,
  173. int irq_base)
  174. {
  175. int i, irq;
  176. unsigned int nr_irq;
  177. struct combiner_chip_data *combiner_data;
  178. nr_irq = max_nr * IRQ_IN_COMBINER;
  179. combiner_data = kcalloc(max_nr, sizeof (*combiner_data), GFP_KERNEL);
  180. if (!combiner_data) {
  181. pr_warning("%s: could not allocate combiner data\n", __func__);
  182. return;
  183. }
  184. combiner_irq_domain = irq_domain_add_simple(np, nr_irq, irq_base,
  185. &combiner_irq_domain_ops, combiner_data);
  186. if (WARN_ON(!combiner_irq_domain)) {
  187. pr_warning("%s: irq domain init failed\n", __func__);
  188. return;
  189. }
  190. for (i = 0; i < max_nr; i++) {
  191. #ifdef CONFIG_OF
  192. if (np)
  193. irq = irq_of_parse_and_map(np, i);
  194. else
  195. #endif
  196. irq = combiner_lookup_irq(i);
  197. combiner_init_one(&combiner_data[i], i,
  198. combiner_base + (i >> 2) * 0x10, irq);
  199. combiner_cascade_irq(&combiner_data[i], irq);
  200. }
  201. }
  202. #ifdef CONFIG_OF
  203. static int __init combiner_of_init(struct device_node *np,
  204. struct device_node *parent)
  205. {
  206. void __iomem *combiner_base;
  207. unsigned int max_nr = 20;
  208. int irq_base = -1;
  209. combiner_base = of_iomap(np, 0);
  210. if (!combiner_base) {
  211. pr_err("%s: failed to map combiner registers\n", __func__);
  212. return -ENXIO;
  213. }
  214. if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
  215. pr_info("%s: number of combiners not specified, "
  216. "setting default as %d.\n",
  217. __func__, max_nr);
  218. }
  219. /*
  220. * FIXME: This is a hardwired COMBINER_IRQ(0,0). Once all devices
  221. * get their IRQ from DT, remove this in order to get dynamic
  222. * allocation.
  223. */
  224. irq_base = 160;
  225. combiner_init(combiner_base, np, max_nr, irq_base);
  226. return 0;
  227. }
  228. IRQCHIP_DECLARE(exynos4210_combiner, "samsung,exynos4210-combiner",
  229. combiner_of_init);
  230. #endif