radeon_bios.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/acpi.h>
  35. /*
  36. * BIOS.
  37. */
  38. /* If you boot an IGP board with a discrete card as the primary,
  39. * the IGP rom is not accessible via the rom bar as the IGP rom is
  40. * part of the system bios. On boot, the system bios puts a
  41. * copy of the igp rom at the start of vram if a discrete card is
  42. * present.
  43. */
  44. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  45. {
  46. uint8_t __iomem *bios;
  47. resource_size_t vram_base;
  48. resource_size_t size = 256 * 1024; /* ??? */
  49. if (!(rdev->flags & RADEON_IS_IGP))
  50. if (!radeon_card_posted(rdev))
  51. return false;
  52. rdev->bios = NULL;
  53. vram_base = pci_resource_start(rdev->pdev, 0);
  54. bios = ioremap(vram_base, size);
  55. if (!bios) {
  56. return false;
  57. }
  58. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. rdev->bios = kmalloc(size, GFP_KERNEL);
  63. if (rdev->bios == NULL) {
  64. iounmap(bios);
  65. return false;
  66. }
  67. memcpy_fromio(rdev->bios, bios, size);
  68. iounmap(bios);
  69. return true;
  70. }
  71. static bool radeon_read_bios(struct radeon_device *rdev)
  72. {
  73. uint8_t __iomem *bios;
  74. size_t size;
  75. rdev->bios = NULL;
  76. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  77. bios = pci_map_rom(rdev->pdev, &size);
  78. if (!bios) {
  79. return false;
  80. }
  81. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  82. pci_unmap_rom(rdev->pdev, bios);
  83. return false;
  84. }
  85. rdev->bios = kmemdup(bios, size, GFP_KERNEL);
  86. if (rdev->bios == NULL) {
  87. pci_unmap_rom(rdev->pdev, bios);
  88. return false;
  89. }
  90. pci_unmap_rom(rdev->pdev, bios);
  91. return true;
  92. }
  93. static bool radeon_read_platform_bios(struct radeon_device *rdev)
  94. {
  95. uint8_t __iomem *bios;
  96. size_t size;
  97. rdev->bios = NULL;
  98. bios = pci_platform_rom(rdev->pdev, &size);
  99. if (!bios) {
  100. return false;
  101. }
  102. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  103. return false;
  104. }
  105. rdev->bios = kmemdup(bios, size, GFP_KERNEL);
  106. if (rdev->bios == NULL) {
  107. return false;
  108. }
  109. return true;
  110. }
  111. #ifdef CONFIG_ACPI
  112. /* ATRM is used to get the BIOS on the discrete cards in
  113. * dual-gpu systems.
  114. */
  115. /* retrieve the ROM in 4k blocks */
  116. #define ATRM_BIOS_PAGE 4096
  117. /**
  118. * radeon_atrm_call - fetch a chunk of the vbios
  119. *
  120. * @atrm_handle: acpi ATRM handle
  121. * @bios: vbios image pointer
  122. * @offset: offset of vbios image data to fetch
  123. * @len: length of vbios image data to fetch
  124. *
  125. * Executes ATRM to fetch a chunk of the discrete
  126. * vbios image on PX systems (all asics).
  127. * Returns the length of the buffer fetched.
  128. */
  129. static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
  130. int offset, int len)
  131. {
  132. acpi_status status;
  133. union acpi_object atrm_arg_elements[2], *obj;
  134. struct acpi_object_list atrm_arg;
  135. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
  136. atrm_arg.count = 2;
  137. atrm_arg.pointer = &atrm_arg_elements[0];
  138. atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
  139. atrm_arg_elements[0].integer.value = offset;
  140. atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
  141. atrm_arg_elements[1].integer.value = len;
  142. status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
  143. if (ACPI_FAILURE(status)) {
  144. printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
  145. return -ENODEV;
  146. }
  147. obj = (union acpi_object *)buffer.pointer;
  148. memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
  149. len = obj->buffer.length;
  150. kfree(buffer.pointer);
  151. return len;
  152. }
  153. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  154. {
  155. int ret;
  156. int size = 256 * 1024;
  157. int i;
  158. struct pci_dev *pdev = NULL;
  159. acpi_handle dhandle, atrm_handle;
  160. acpi_status status;
  161. bool found = false;
  162. /* ATRM is for the discrete card only */
  163. if (rdev->flags & RADEON_IS_IGP)
  164. return false;
  165. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
  166. dhandle = DEVICE_ACPI_HANDLE(&pdev->dev);
  167. if (!dhandle)
  168. continue;
  169. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  170. if (!ACPI_FAILURE(status)) {
  171. found = true;
  172. break;
  173. }
  174. }
  175. if (!found)
  176. return false;
  177. rdev->bios = kmalloc(size, GFP_KERNEL);
  178. if (!rdev->bios) {
  179. DRM_ERROR("Unable to allocate bios\n");
  180. return false;
  181. }
  182. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  183. ret = radeon_atrm_call(atrm_handle,
  184. rdev->bios,
  185. (i * ATRM_BIOS_PAGE),
  186. ATRM_BIOS_PAGE);
  187. if (ret < ATRM_BIOS_PAGE)
  188. break;
  189. }
  190. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  191. kfree(rdev->bios);
  192. return false;
  193. }
  194. return true;
  195. }
  196. #else
  197. static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
  198. {
  199. return false;
  200. }
  201. #endif
  202. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  203. {
  204. u32 bus_cntl;
  205. u32 d1vga_control;
  206. u32 d2vga_control;
  207. u32 vga_render_control;
  208. u32 rom_cntl;
  209. bool r;
  210. bus_cntl = RREG32(R600_BUS_CNTL);
  211. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  212. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  213. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  214. rom_cntl = RREG32(R600_ROM_CNTL);
  215. /* enable the rom */
  216. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  217. /* Disable VGA mode */
  218. WREG32(AVIVO_D1VGA_CONTROL,
  219. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  220. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  221. WREG32(AVIVO_D2VGA_CONTROL,
  222. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  223. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  224. WREG32(AVIVO_VGA_RENDER_CONTROL,
  225. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  226. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  227. r = radeon_read_bios(rdev);
  228. /* restore regs */
  229. WREG32(R600_BUS_CNTL, bus_cntl);
  230. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  231. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  232. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  233. WREG32(R600_ROM_CNTL, rom_cntl);
  234. return r;
  235. }
  236. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  237. {
  238. uint32_t viph_control;
  239. uint32_t bus_cntl;
  240. uint32_t d1vga_control;
  241. uint32_t d2vga_control;
  242. uint32_t vga_render_control;
  243. uint32_t rom_cntl;
  244. uint32_t cg_spll_func_cntl = 0;
  245. uint32_t cg_spll_status;
  246. bool r;
  247. viph_control = RREG32(RADEON_VIPH_CONTROL);
  248. bus_cntl = RREG32(R600_BUS_CNTL);
  249. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  250. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  251. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  252. rom_cntl = RREG32(R600_ROM_CNTL);
  253. /* disable VIP */
  254. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  255. /* enable the rom */
  256. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  257. /* Disable VGA mode */
  258. WREG32(AVIVO_D1VGA_CONTROL,
  259. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  260. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  261. WREG32(AVIVO_D2VGA_CONTROL,
  262. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  263. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  264. WREG32(AVIVO_VGA_RENDER_CONTROL,
  265. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  266. if (rdev->family == CHIP_RV730) {
  267. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  268. /* enable bypass mode */
  269. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  270. R600_SPLL_BYPASS_EN));
  271. /* wait for SPLL_CHG_STATUS to change to 1 */
  272. cg_spll_status = 0;
  273. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  274. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  275. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  276. } else
  277. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  278. r = radeon_read_bios(rdev);
  279. /* restore regs */
  280. if (rdev->family == CHIP_RV730) {
  281. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  282. /* wait for SPLL_CHG_STATUS to change to 1 */
  283. cg_spll_status = 0;
  284. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  285. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  286. }
  287. WREG32(RADEON_VIPH_CONTROL, viph_control);
  288. WREG32(R600_BUS_CNTL, bus_cntl);
  289. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  290. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  291. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  292. WREG32(R600_ROM_CNTL, rom_cntl);
  293. return r;
  294. }
  295. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  296. {
  297. uint32_t viph_control;
  298. uint32_t bus_cntl;
  299. uint32_t d1vga_control;
  300. uint32_t d2vga_control;
  301. uint32_t vga_render_control;
  302. uint32_t rom_cntl;
  303. uint32_t general_pwrmgt;
  304. uint32_t low_vid_lower_gpio_cntl;
  305. uint32_t medium_vid_lower_gpio_cntl;
  306. uint32_t high_vid_lower_gpio_cntl;
  307. uint32_t ctxsw_vid_lower_gpio_cntl;
  308. uint32_t lower_gpio_enable;
  309. bool r;
  310. viph_control = RREG32(RADEON_VIPH_CONTROL);
  311. bus_cntl = RREG32(R600_BUS_CNTL);
  312. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  313. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  314. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  315. rom_cntl = RREG32(R600_ROM_CNTL);
  316. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  317. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  318. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  319. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  320. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  321. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  322. /* disable VIP */
  323. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  324. /* enable the rom */
  325. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  326. /* Disable VGA mode */
  327. WREG32(AVIVO_D1VGA_CONTROL,
  328. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  329. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  330. WREG32(AVIVO_D2VGA_CONTROL,
  331. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  332. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  333. WREG32(AVIVO_VGA_RENDER_CONTROL,
  334. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  335. WREG32(R600_ROM_CNTL,
  336. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  337. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  338. R600_SCK_OVERWRITE));
  339. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  340. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  341. (low_vid_lower_gpio_cntl & ~0x400));
  342. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  343. (medium_vid_lower_gpio_cntl & ~0x400));
  344. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  345. (high_vid_lower_gpio_cntl & ~0x400));
  346. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  347. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  348. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  349. r = radeon_read_bios(rdev);
  350. /* restore regs */
  351. WREG32(RADEON_VIPH_CONTROL, viph_control);
  352. WREG32(R600_BUS_CNTL, bus_cntl);
  353. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  354. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  355. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  356. WREG32(R600_ROM_CNTL, rom_cntl);
  357. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  358. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  359. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  360. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  361. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  362. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  363. return r;
  364. }
  365. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  366. {
  367. uint32_t seprom_cntl1;
  368. uint32_t viph_control;
  369. uint32_t bus_cntl;
  370. uint32_t d1vga_control;
  371. uint32_t d2vga_control;
  372. uint32_t vga_render_control;
  373. uint32_t gpiopad_a;
  374. uint32_t gpiopad_en;
  375. uint32_t gpiopad_mask;
  376. bool r;
  377. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  378. viph_control = RREG32(RADEON_VIPH_CONTROL);
  379. bus_cntl = RREG32(RV370_BUS_CNTL);
  380. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  381. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  382. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  383. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  384. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  385. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  386. WREG32(RADEON_SEPROM_CNTL1,
  387. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  388. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  389. WREG32(RADEON_GPIOPAD_A, 0);
  390. WREG32(RADEON_GPIOPAD_EN, 0);
  391. WREG32(RADEON_GPIOPAD_MASK, 0);
  392. /* disable VIP */
  393. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  394. /* enable the rom */
  395. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  396. /* Disable VGA mode */
  397. WREG32(AVIVO_D1VGA_CONTROL,
  398. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  399. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  400. WREG32(AVIVO_D2VGA_CONTROL,
  401. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  402. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  403. WREG32(AVIVO_VGA_RENDER_CONTROL,
  404. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  405. r = radeon_read_bios(rdev);
  406. /* restore regs */
  407. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  408. WREG32(RADEON_VIPH_CONTROL, viph_control);
  409. WREG32(RV370_BUS_CNTL, bus_cntl);
  410. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  411. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  412. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  413. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  414. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  415. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  416. return r;
  417. }
  418. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  419. {
  420. uint32_t seprom_cntl1;
  421. uint32_t viph_control;
  422. uint32_t bus_cntl;
  423. uint32_t crtc_gen_cntl;
  424. uint32_t crtc2_gen_cntl;
  425. uint32_t crtc_ext_cntl;
  426. uint32_t fp2_gen_cntl;
  427. bool r;
  428. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  429. viph_control = RREG32(RADEON_VIPH_CONTROL);
  430. if (rdev->flags & RADEON_IS_PCIE)
  431. bus_cntl = RREG32(RV370_BUS_CNTL);
  432. else
  433. bus_cntl = RREG32(RADEON_BUS_CNTL);
  434. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  435. crtc2_gen_cntl = 0;
  436. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  437. fp2_gen_cntl = 0;
  438. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  439. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  440. }
  441. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  442. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  443. }
  444. WREG32(RADEON_SEPROM_CNTL1,
  445. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  446. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  447. /* disable VIP */
  448. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  449. /* enable the rom */
  450. if (rdev->flags & RADEON_IS_PCIE)
  451. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  452. else
  453. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  454. /* Turn off mem requests and CRTC for both controllers */
  455. WREG32(RADEON_CRTC_GEN_CNTL,
  456. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  457. (RADEON_CRTC_DISP_REQ_EN_B |
  458. RADEON_CRTC_EXT_DISP_EN)));
  459. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  460. WREG32(RADEON_CRTC2_GEN_CNTL,
  461. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  462. RADEON_CRTC2_DISP_REQ_EN_B));
  463. }
  464. /* Turn off CRTC */
  465. WREG32(RADEON_CRTC_EXT_CNTL,
  466. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  467. (RADEON_CRTC_SYNC_TRISTAT |
  468. RADEON_CRTC_DISPLAY_DIS)));
  469. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  470. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  471. }
  472. r = radeon_read_bios(rdev);
  473. /* restore regs */
  474. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  475. WREG32(RADEON_VIPH_CONTROL, viph_control);
  476. if (rdev->flags & RADEON_IS_PCIE)
  477. WREG32(RV370_BUS_CNTL, bus_cntl);
  478. else
  479. WREG32(RADEON_BUS_CNTL, bus_cntl);
  480. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  481. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  482. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  483. }
  484. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  485. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  486. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  487. }
  488. return r;
  489. }
  490. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  491. {
  492. if (rdev->flags & RADEON_IS_IGP)
  493. return igp_read_bios_from_vram(rdev);
  494. else if (rdev->family >= CHIP_BARTS)
  495. return ni_read_disabled_bios(rdev);
  496. else if (rdev->family >= CHIP_RV770)
  497. return r700_read_disabled_bios(rdev);
  498. else if (rdev->family >= CHIP_R600)
  499. return r600_read_disabled_bios(rdev);
  500. else if (rdev->family >= CHIP_RS600)
  501. return avivo_read_disabled_bios(rdev);
  502. else
  503. return legacy_read_disabled_bios(rdev);
  504. }
  505. #ifdef CONFIG_ACPI
  506. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  507. {
  508. bool ret = false;
  509. struct acpi_table_header *hdr;
  510. acpi_size tbl_size;
  511. UEFI_ACPI_VFCT *vfct;
  512. GOP_VBIOS_CONTENT *vbios;
  513. VFCT_IMAGE_HEADER *vhdr;
  514. if (!ACPI_SUCCESS(acpi_get_table_with_size("VFCT", 1, &hdr, &tbl_size)))
  515. return false;
  516. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  517. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  518. goto out_unmap;
  519. }
  520. vfct = (UEFI_ACPI_VFCT *)hdr;
  521. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) > tbl_size) {
  522. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  523. goto out_unmap;
  524. }
  525. vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + vfct->VBIOSImageOffset);
  526. vhdr = &vbios->VbiosHeader;
  527. DRM_INFO("ACPI VFCT contains a BIOS for %02x:%02x.%d %04x:%04x, size %d\n",
  528. vhdr->PCIBus, vhdr->PCIDevice, vhdr->PCIFunction,
  529. vhdr->VendorID, vhdr->DeviceID, vhdr->ImageLength);
  530. if (vhdr->PCIBus != rdev->pdev->bus->number ||
  531. vhdr->PCIDevice != PCI_SLOT(rdev->pdev->devfn) ||
  532. vhdr->PCIFunction != PCI_FUNC(rdev->pdev->devfn) ||
  533. vhdr->VendorID != rdev->pdev->vendor ||
  534. vhdr->DeviceID != rdev->pdev->device) {
  535. DRM_INFO("ACPI VFCT table is not for this card\n");
  536. goto out_unmap;
  537. };
  538. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) + vhdr->ImageLength > tbl_size) {
  539. DRM_ERROR("ACPI VFCT image truncated\n");
  540. goto out_unmap;
  541. }
  542. rdev->bios = kmemdup(&vbios->VbiosContent, vhdr->ImageLength, GFP_KERNEL);
  543. ret = !!rdev->bios;
  544. out_unmap:
  545. return ret;
  546. }
  547. #else
  548. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  549. {
  550. return false;
  551. }
  552. #endif
  553. bool radeon_get_bios(struct radeon_device *rdev)
  554. {
  555. bool r;
  556. uint16_t tmp;
  557. r = radeon_atrm_get_bios(rdev);
  558. if (r == false)
  559. r = radeon_acpi_vfct_bios(rdev);
  560. if (r == false)
  561. r = igp_read_bios_from_vram(rdev);
  562. if (r == false)
  563. r = radeon_read_bios(rdev);
  564. if (r == false) {
  565. r = radeon_read_disabled_bios(rdev);
  566. }
  567. if (r == false) {
  568. r = radeon_read_platform_bios(rdev);
  569. }
  570. if (r == false || rdev->bios == NULL) {
  571. DRM_ERROR("Unable to locate a BIOS ROM\n");
  572. rdev->bios = NULL;
  573. return false;
  574. }
  575. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  576. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  577. goto free_bios;
  578. }
  579. tmp = RBIOS16(0x18);
  580. if (RBIOS8(tmp + 0x14) != 0x0) {
  581. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  582. goto free_bios;
  583. }
  584. rdev->bios_header_start = RBIOS16(0x48);
  585. if (!rdev->bios_header_start) {
  586. goto free_bios;
  587. }
  588. tmp = rdev->bios_header_start + 4;
  589. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  590. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  591. rdev->is_atom_bios = true;
  592. } else {
  593. rdev->is_atom_bios = false;
  594. }
  595. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  596. return true;
  597. free_bios:
  598. kfree(rdev->bios);
  599. rdev->bios = NULL;
  600. return false;
  601. }