radeon_atombios.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device, u16 caps);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. /* local */
  55. static int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  56. u16 voltage_id, u16 *voltage);
  57. union atom_supported_devices {
  58. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  59. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  60. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  61. };
  62. static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
  63. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  64. u8 index)
  65. {
  66. /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
  67. if ((rdev->family == CHIP_R420) ||
  68. (rdev->family == CHIP_R423) ||
  69. (rdev->family == CHIP_RV410)) {
  70. if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
  71. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
  72. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
  73. gpio->ucClkMaskShift = 0x19;
  74. gpio->ucDataMaskShift = 0x18;
  75. }
  76. }
  77. /* some evergreen boards have bad data for this entry */
  78. if (ASIC_IS_DCE4(rdev)) {
  79. if ((index == 7) &&
  80. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
  81. (gpio->sucI2cId.ucAccess == 0)) {
  82. gpio->sucI2cId.ucAccess = 0x97;
  83. gpio->ucDataMaskShift = 8;
  84. gpio->ucDataEnShift = 8;
  85. gpio->ucDataY_Shift = 8;
  86. gpio->ucDataA_Shift = 8;
  87. }
  88. }
  89. /* some DCE3 boards have bad data for this entry */
  90. if (ASIC_IS_DCE3(rdev)) {
  91. if ((index == 4) &&
  92. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
  93. (gpio->sucI2cId.ucAccess == 0x94))
  94. gpio->sucI2cId.ucAccess = 0x14;
  95. }
  96. }
  97. static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  98. {
  99. struct radeon_i2c_bus_rec i2c;
  100. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  101. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  102. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  103. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  104. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  105. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  106. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  107. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  108. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  109. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  110. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  111. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  112. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  113. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  114. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  115. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  116. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  117. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  118. i2c.hw_capable = true;
  119. else
  120. i2c.hw_capable = false;
  121. if (gpio->sucI2cId.ucAccess == 0xa0)
  122. i2c.mm_i2c = true;
  123. else
  124. i2c.mm_i2c = false;
  125. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  126. if (i2c.mask_clk_reg)
  127. i2c.valid = true;
  128. else
  129. i2c.valid = false;
  130. return i2c;
  131. }
  132. static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  133. uint8_t id)
  134. {
  135. struct atom_context *ctx = rdev->mode_info.atom_context;
  136. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  137. struct radeon_i2c_bus_rec i2c;
  138. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  139. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  140. uint16_t data_offset, size;
  141. int i, num_indices;
  142. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  143. i2c.valid = false;
  144. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  145. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  146. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  147. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  148. for (i = 0; i < num_indices; i++) {
  149. gpio = &i2c_info->asGPIO_Info[i];
  150. radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
  151. if (gpio->sucI2cId.ucAccess == id) {
  152. i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
  153. break;
  154. }
  155. }
  156. }
  157. return i2c;
  158. }
  159. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  160. {
  161. struct atom_context *ctx = rdev->mode_info.atom_context;
  162. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  163. struct radeon_i2c_bus_rec i2c;
  164. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  165. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  166. uint16_t data_offset, size;
  167. int i, num_indices;
  168. char stmp[32];
  169. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  170. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  171. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  172. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  173. for (i = 0; i < num_indices; i++) {
  174. gpio = &i2c_info->asGPIO_Info[i];
  175. radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
  176. i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
  177. if (i2c.valid) {
  178. sprintf(stmp, "0x%x", i2c.i2c_id);
  179. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  180. }
  181. }
  182. }
  183. }
  184. static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  185. u8 id)
  186. {
  187. struct atom_context *ctx = rdev->mode_info.atom_context;
  188. struct radeon_gpio_rec gpio;
  189. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  190. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  191. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  192. u16 data_offset, size;
  193. int i, num_indices;
  194. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  195. gpio.valid = false;
  196. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  197. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  198. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  199. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  200. for (i = 0; i < num_indices; i++) {
  201. pin = &gpio_info->asGPIO_Pin[i];
  202. if (id == pin->ucGPIO_ID) {
  203. gpio.id = pin->ucGPIO_ID;
  204. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
  205. gpio.mask = (1 << pin->ucGpioPinBitShift);
  206. gpio.valid = true;
  207. break;
  208. }
  209. }
  210. }
  211. return gpio;
  212. }
  213. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  214. struct radeon_gpio_rec *gpio)
  215. {
  216. struct radeon_hpd hpd;
  217. u32 reg;
  218. memset(&hpd, 0, sizeof(struct radeon_hpd));
  219. if (ASIC_IS_DCE6(rdev))
  220. reg = SI_DC_GPIO_HPD_A;
  221. else if (ASIC_IS_DCE4(rdev))
  222. reg = EVERGREEN_DC_GPIO_HPD_A;
  223. else
  224. reg = AVIVO_DC_GPIO_HPD_A;
  225. hpd.gpio = *gpio;
  226. if (gpio->reg == reg) {
  227. switch(gpio->mask) {
  228. case (1 << 0):
  229. hpd.hpd = RADEON_HPD_1;
  230. break;
  231. case (1 << 8):
  232. hpd.hpd = RADEON_HPD_2;
  233. break;
  234. case (1 << 16):
  235. hpd.hpd = RADEON_HPD_3;
  236. break;
  237. case (1 << 24):
  238. hpd.hpd = RADEON_HPD_4;
  239. break;
  240. case (1 << 26):
  241. hpd.hpd = RADEON_HPD_5;
  242. break;
  243. case (1 << 28):
  244. hpd.hpd = RADEON_HPD_6;
  245. break;
  246. default:
  247. hpd.hpd = RADEON_HPD_NONE;
  248. break;
  249. }
  250. } else
  251. hpd.hpd = RADEON_HPD_NONE;
  252. return hpd;
  253. }
  254. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  255. uint32_t supported_device,
  256. int *connector_type,
  257. struct radeon_i2c_bus_rec *i2c_bus,
  258. uint16_t *line_mux,
  259. struct radeon_hpd *hpd)
  260. {
  261. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  262. if ((dev->pdev->device == 0x791e) &&
  263. (dev->pdev->subsystem_vendor == 0x1043) &&
  264. (dev->pdev->subsystem_device == 0x826d)) {
  265. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  266. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  267. *connector_type = DRM_MODE_CONNECTOR_DVID;
  268. }
  269. /* Asrock RS600 board lists the DVI port as HDMI */
  270. if ((dev->pdev->device == 0x7941) &&
  271. (dev->pdev->subsystem_vendor == 0x1849) &&
  272. (dev->pdev->subsystem_device == 0x7941)) {
  273. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  274. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  275. *connector_type = DRM_MODE_CONNECTOR_DVID;
  276. }
  277. /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
  278. if ((dev->pdev->device == 0x796e) &&
  279. (dev->pdev->subsystem_vendor == 0x1462) &&
  280. (dev->pdev->subsystem_device == 0x7302)) {
  281. if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
  282. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  283. return false;
  284. }
  285. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  286. if ((dev->pdev->device == 0x7941) &&
  287. (dev->pdev->subsystem_vendor == 0x147b) &&
  288. (dev->pdev->subsystem_device == 0x2412)) {
  289. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  290. return false;
  291. }
  292. /* Falcon NW laptop lists vga ddc line for LVDS */
  293. if ((dev->pdev->device == 0x5653) &&
  294. (dev->pdev->subsystem_vendor == 0x1462) &&
  295. (dev->pdev->subsystem_device == 0x0291)) {
  296. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  297. i2c_bus->valid = false;
  298. *line_mux = 53;
  299. }
  300. }
  301. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  302. if ((dev->pdev->device == 0x7146) &&
  303. (dev->pdev->subsystem_vendor == 0x17af) &&
  304. (dev->pdev->subsystem_device == 0x2058)) {
  305. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  306. return false;
  307. }
  308. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  309. if ((dev->pdev->device == 0x7142) &&
  310. (dev->pdev->subsystem_vendor == 0x1458) &&
  311. (dev->pdev->subsystem_device == 0x2134)) {
  312. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  313. return false;
  314. }
  315. /* Funky macbooks */
  316. if ((dev->pdev->device == 0x71C5) &&
  317. (dev->pdev->subsystem_vendor == 0x106b) &&
  318. (dev->pdev->subsystem_device == 0x0080)) {
  319. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  320. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  321. return false;
  322. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  323. *line_mux = 0x90;
  324. }
  325. /* mac rv630, rv730, others */
  326. if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
  327. (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
  328. *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
  329. *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
  330. }
  331. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  332. if ((dev->pdev->device == 0x9598) &&
  333. (dev->pdev->subsystem_vendor == 0x1043) &&
  334. (dev->pdev->subsystem_device == 0x01da)) {
  335. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  336. *connector_type = DRM_MODE_CONNECTOR_DVII;
  337. }
  338. }
  339. /* ASUS HD 3600 board lists the DVI port as HDMI */
  340. if ((dev->pdev->device == 0x9598) &&
  341. (dev->pdev->subsystem_vendor == 0x1043) &&
  342. (dev->pdev->subsystem_device == 0x01e4)) {
  343. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  344. *connector_type = DRM_MODE_CONNECTOR_DVII;
  345. }
  346. }
  347. /* ASUS HD 3450 board lists the DVI port as HDMI */
  348. if ((dev->pdev->device == 0x95C5) &&
  349. (dev->pdev->subsystem_vendor == 0x1043) &&
  350. (dev->pdev->subsystem_device == 0x01e2)) {
  351. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  352. *connector_type = DRM_MODE_CONNECTOR_DVII;
  353. }
  354. }
  355. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  356. * HDMI + VGA reporting as HDMI
  357. */
  358. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  359. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  360. *connector_type = DRM_MODE_CONNECTOR_VGA;
  361. *line_mux = 0;
  362. }
  363. }
  364. /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
  365. * on the laptop and a DVI port on the docking station and
  366. * both share the same encoder, hpd pin, and ddc line.
  367. * So while the bios table is technically correct,
  368. * we drop the DVI port here since xrandr has no concept of
  369. * encoders and will try and drive both connectors
  370. * with different crtcs which isn't possible on the hardware
  371. * side and leaves no crtcs for LVDS or VGA.
  372. */
  373. if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
  374. (dev->pdev->subsystem_vendor == 0x1025) &&
  375. (dev->pdev->subsystem_device == 0x013c)) {
  376. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  377. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  378. /* actually it's a DVI-D port not DVI-I */
  379. *connector_type = DRM_MODE_CONNECTOR_DVID;
  380. return false;
  381. }
  382. }
  383. /* XFX Pine Group device rv730 reports no VGA DDC lines
  384. * even though they are wired up to record 0x93
  385. */
  386. if ((dev->pdev->device == 0x9498) &&
  387. (dev->pdev->subsystem_vendor == 0x1682) &&
  388. (dev->pdev->subsystem_device == 0x2452) &&
  389. (i2c_bus->valid == false) &&
  390. !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
  391. struct radeon_device *rdev = dev->dev_private;
  392. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  393. }
  394. /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
  395. if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
  396. (dev->pdev->subsystem_vendor == 0x1734) &&
  397. (dev->pdev->subsystem_device == 0x11bd)) {
  398. if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
  399. *connector_type = DRM_MODE_CONNECTOR_DVII;
  400. *line_mux = 0x3103;
  401. } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
  402. *connector_type = DRM_MODE_CONNECTOR_DVII;
  403. }
  404. }
  405. return true;
  406. }
  407. const int supported_devices_connector_convert[] = {
  408. DRM_MODE_CONNECTOR_Unknown,
  409. DRM_MODE_CONNECTOR_VGA,
  410. DRM_MODE_CONNECTOR_DVII,
  411. DRM_MODE_CONNECTOR_DVID,
  412. DRM_MODE_CONNECTOR_DVIA,
  413. DRM_MODE_CONNECTOR_SVIDEO,
  414. DRM_MODE_CONNECTOR_Composite,
  415. DRM_MODE_CONNECTOR_LVDS,
  416. DRM_MODE_CONNECTOR_Unknown,
  417. DRM_MODE_CONNECTOR_Unknown,
  418. DRM_MODE_CONNECTOR_HDMIA,
  419. DRM_MODE_CONNECTOR_HDMIB,
  420. DRM_MODE_CONNECTOR_Unknown,
  421. DRM_MODE_CONNECTOR_Unknown,
  422. DRM_MODE_CONNECTOR_9PinDIN,
  423. DRM_MODE_CONNECTOR_DisplayPort
  424. };
  425. const uint16_t supported_devices_connector_object_id_convert[] = {
  426. CONNECTOR_OBJECT_ID_NONE,
  427. CONNECTOR_OBJECT_ID_VGA,
  428. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  429. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  430. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  431. CONNECTOR_OBJECT_ID_COMPOSITE,
  432. CONNECTOR_OBJECT_ID_SVIDEO,
  433. CONNECTOR_OBJECT_ID_LVDS,
  434. CONNECTOR_OBJECT_ID_9PIN_DIN,
  435. CONNECTOR_OBJECT_ID_9PIN_DIN,
  436. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  437. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  438. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  439. CONNECTOR_OBJECT_ID_SVIDEO
  440. };
  441. const int object_connector_convert[] = {
  442. DRM_MODE_CONNECTOR_Unknown,
  443. DRM_MODE_CONNECTOR_DVII,
  444. DRM_MODE_CONNECTOR_DVII,
  445. DRM_MODE_CONNECTOR_DVID,
  446. DRM_MODE_CONNECTOR_DVID,
  447. DRM_MODE_CONNECTOR_VGA,
  448. DRM_MODE_CONNECTOR_Composite,
  449. DRM_MODE_CONNECTOR_SVIDEO,
  450. DRM_MODE_CONNECTOR_Unknown,
  451. DRM_MODE_CONNECTOR_Unknown,
  452. DRM_MODE_CONNECTOR_9PinDIN,
  453. DRM_MODE_CONNECTOR_Unknown,
  454. DRM_MODE_CONNECTOR_HDMIA,
  455. DRM_MODE_CONNECTOR_HDMIB,
  456. DRM_MODE_CONNECTOR_LVDS,
  457. DRM_MODE_CONNECTOR_9PinDIN,
  458. DRM_MODE_CONNECTOR_Unknown,
  459. DRM_MODE_CONNECTOR_Unknown,
  460. DRM_MODE_CONNECTOR_Unknown,
  461. DRM_MODE_CONNECTOR_DisplayPort,
  462. DRM_MODE_CONNECTOR_eDP,
  463. DRM_MODE_CONNECTOR_Unknown
  464. };
  465. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  466. {
  467. struct radeon_device *rdev = dev->dev_private;
  468. struct radeon_mode_info *mode_info = &rdev->mode_info;
  469. struct atom_context *ctx = mode_info->atom_context;
  470. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  471. u16 size, data_offset;
  472. u8 frev, crev;
  473. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  474. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  475. ATOM_OBJECT_TABLE *router_obj;
  476. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  477. ATOM_OBJECT_HEADER *obj_header;
  478. int i, j, k, path_size, device_support;
  479. int connector_type;
  480. u16 igp_lane_info, conn_id, connector_object_id;
  481. struct radeon_i2c_bus_rec ddc_bus;
  482. struct radeon_router router;
  483. struct radeon_gpio_rec gpio;
  484. struct radeon_hpd hpd;
  485. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  486. return false;
  487. if (crev < 2)
  488. return false;
  489. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  490. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  491. (ctx->bios + data_offset +
  492. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  493. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  494. (ctx->bios + data_offset +
  495. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  496. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  497. (ctx->bios + data_offset +
  498. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  499. router_obj = (ATOM_OBJECT_TABLE *)
  500. (ctx->bios + data_offset +
  501. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  502. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  503. path_size = 0;
  504. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  505. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  506. ATOM_DISPLAY_OBJECT_PATH *path;
  507. addr += path_size;
  508. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  509. path_size += le16_to_cpu(path->usSize);
  510. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  511. uint8_t con_obj_id, con_obj_num, con_obj_type;
  512. con_obj_id =
  513. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  514. >> OBJECT_ID_SHIFT;
  515. con_obj_num =
  516. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  517. >> ENUM_ID_SHIFT;
  518. con_obj_type =
  519. (le16_to_cpu(path->usConnObjectId) &
  520. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  521. /* TODO CV support */
  522. if (le16_to_cpu(path->usDeviceTag) ==
  523. ATOM_DEVICE_CV_SUPPORT)
  524. continue;
  525. /* IGP chips */
  526. if ((rdev->flags & RADEON_IS_IGP) &&
  527. (con_obj_id ==
  528. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  529. uint16_t igp_offset = 0;
  530. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  531. index =
  532. GetIndexIntoMasterTable(DATA,
  533. IntegratedSystemInfo);
  534. if (atom_parse_data_header(ctx, index, &size, &frev,
  535. &crev, &igp_offset)) {
  536. if (crev >= 2) {
  537. igp_obj =
  538. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  539. *) (ctx->bios + igp_offset);
  540. if (igp_obj) {
  541. uint32_t slot_config, ct;
  542. if (con_obj_num == 1)
  543. slot_config =
  544. igp_obj->
  545. ulDDISlot1Config;
  546. else
  547. slot_config =
  548. igp_obj->
  549. ulDDISlot2Config;
  550. ct = (slot_config >> 16) & 0xff;
  551. connector_type =
  552. object_connector_convert
  553. [ct];
  554. connector_object_id = ct;
  555. igp_lane_info =
  556. slot_config & 0xffff;
  557. } else
  558. continue;
  559. } else
  560. continue;
  561. } else {
  562. igp_lane_info = 0;
  563. connector_type =
  564. object_connector_convert[con_obj_id];
  565. connector_object_id = con_obj_id;
  566. }
  567. } else {
  568. igp_lane_info = 0;
  569. connector_type =
  570. object_connector_convert[con_obj_id];
  571. connector_object_id = con_obj_id;
  572. }
  573. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  574. continue;
  575. router.ddc_valid = false;
  576. router.cd_valid = false;
  577. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  578. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  579. grph_obj_id =
  580. (le16_to_cpu(path->usGraphicObjIds[j]) &
  581. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  582. grph_obj_num =
  583. (le16_to_cpu(path->usGraphicObjIds[j]) &
  584. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  585. grph_obj_type =
  586. (le16_to_cpu(path->usGraphicObjIds[j]) &
  587. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  588. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  589. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  590. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  591. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  592. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  593. (ctx->bios + data_offset +
  594. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  595. ATOM_ENCODER_CAP_RECORD *cap_record;
  596. u16 caps = 0;
  597. while (record->ucRecordSize > 0 &&
  598. record->ucRecordType > 0 &&
  599. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  600. switch (record->ucRecordType) {
  601. case ATOM_ENCODER_CAP_RECORD_TYPE:
  602. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  603. record;
  604. caps = le16_to_cpu(cap_record->usEncoderCap);
  605. break;
  606. }
  607. record = (ATOM_COMMON_RECORD_HEADER *)
  608. ((char *)record + record->ucRecordSize);
  609. }
  610. radeon_add_atom_encoder(dev,
  611. encoder_obj,
  612. le16_to_cpu
  613. (path->
  614. usDeviceTag),
  615. caps);
  616. }
  617. }
  618. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  619. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  620. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  621. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  622. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  623. (ctx->bios + data_offset +
  624. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  625. ATOM_I2C_RECORD *i2c_record;
  626. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  627. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  628. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  629. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  630. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  631. (ctx->bios + data_offset +
  632. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  633. int enum_id;
  634. router.router_id = router_obj_id;
  635. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  636. enum_id++) {
  637. if (le16_to_cpu(path->usConnObjectId) ==
  638. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  639. break;
  640. }
  641. while (record->ucRecordSize > 0 &&
  642. record->ucRecordType > 0 &&
  643. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  644. switch (record->ucRecordType) {
  645. case ATOM_I2C_RECORD_TYPE:
  646. i2c_record =
  647. (ATOM_I2C_RECORD *)
  648. record;
  649. i2c_config =
  650. (ATOM_I2C_ID_CONFIG_ACCESS *)
  651. &i2c_record->sucI2cId;
  652. router.i2c_info =
  653. radeon_lookup_i2c_gpio(rdev,
  654. i2c_config->
  655. ucAccess);
  656. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  657. break;
  658. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  659. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  660. record;
  661. router.ddc_valid = true;
  662. router.ddc_mux_type = ddc_path->ucMuxType;
  663. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  664. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  665. break;
  666. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  667. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  668. record;
  669. router.cd_valid = true;
  670. router.cd_mux_type = cd_path->ucMuxType;
  671. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  672. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  673. break;
  674. }
  675. record = (ATOM_COMMON_RECORD_HEADER *)
  676. ((char *)record + record->ucRecordSize);
  677. }
  678. }
  679. }
  680. }
  681. }
  682. /* look up gpio for ddc, hpd */
  683. ddc_bus.valid = false;
  684. hpd.hpd = RADEON_HPD_NONE;
  685. if ((le16_to_cpu(path->usDeviceTag) &
  686. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  687. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  688. if (le16_to_cpu(path->usConnObjectId) ==
  689. le16_to_cpu(con_obj->asObjects[j].
  690. usObjectID)) {
  691. ATOM_COMMON_RECORD_HEADER
  692. *record =
  693. (ATOM_COMMON_RECORD_HEADER
  694. *)
  695. (ctx->bios + data_offset +
  696. le16_to_cpu(con_obj->
  697. asObjects[j].
  698. usRecordOffset));
  699. ATOM_I2C_RECORD *i2c_record;
  700. ATOM_HPD_INT_RECORD *hpd_record;
  701. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  702. while (record->ucRecordSize > 0 &&
  703. record->ucRecordType > 0 &&
  704. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  705. switch (record->ucRecordType) {
  706. case ATOM_I2C_RECORD_TYPE:
  707. i2c_record =
  708. (ATOM_I2C_RECORD *)
  709. record;
  710. i2c_config =
  711. (ATOM_I2C_ID_CONFIG_ACCESS *)
  712. &i2c_record->sucI2cId;
  713. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  714. i2c_config->
  715. ucAccess);
  716. break;
  717. case ATOM_HPD_INT_RECORD_TYPE:
  718. hpd_record =
  719. (ATOM_HPD_INT_RECORD *)
  720. record;
  721. gpio = radeon_lookup_gpio(rdev,
  722. hpd_record->ucHPDIntGPIOID);
  723. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  724. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  725. break;
  726. }
  727. record =
  728. (ATOM_COMMON_RECORD_HEADER
  729. *) ((char *)record
  730. +
  731. record->
  732. ucRecordSize);
  733. }
  734. break;
  735. }
  736. }
  737. }
  738. /* needed for aux chan transactions */
  739. ddc_bus.hpd = hpd.hpd;
  740. conn_id = le16_to_cpu(path->usConnObjectId);
  741. if (!radeon_atom_apply_quirks
  742. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  743. &ddc_bus, &conn_id, &hpd))
  744. continue;
  745. radeon_add_atom_connector(dev,
  746. conn_id,
  747. le16_to_cpu(path->
  748. usDeviceTag),
  749. connector_type, &ddc_bus,
  750. igp_lane_info,
  751. connector_object_id,
  752. &hpd,
  753. &router);
  754. }
  755. }
  756. radeon_link_encoder_connector(dev);
  757. return true;
  758. }
  759. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  760. int connector_type,
  761. uint16_t devices)
  762. {
  763. struct radeon_device *rdev = dev->dev_private;
  764. if (rdev->flags & RADEON_IS_IGP) {
  765. return supported_devices_connector_object_id_convert
  766. [connector_type];
  767. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  768. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  769. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  770. struct radeon_mode_info *mode_info = &rdev->mode_info;
  771. struct atom_context *ctx = mode_info->atom_context;
  772. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  773. uint16_t size, data_offset;
  774. uint8_t frev, crev;
  775. ATOM_XTMDS_INFO *xtmds;
  776. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  777. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  778. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  779. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  780. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  781. else
  782. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  783. } else {
  784. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  785. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  786. else
  787. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  788. }
  789. } else
  790. return supported_devices_connector_object_id_convert
  791. [connector_type];
  792. } else {
  793. return supported_devices_connector_object_id_convert
  794. [connector_type];
  795. }
  796. }
  797. struct bios_connector {
  798. bool valid;
  799. uint16_t line_mux;
  800. uint16_t devices;
  801. int connector_type;
  802. struct radeon_i2c_bus_rec ddc_bus;
  803. struct radeon_hpd hpd;
  804. };
  805. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  806. drm_device
  807. *dev)
  808. {
  809. struct radeon_device *rdev = dev->dev_private;
  810. struct radeon_mode_info *mode_info = &rdev->mode_info;
  811. struct atom_context *ctx = mode_info->atom_context;
  812. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  813. uint16_t size, data_offset;
  814. uint8_t frev, crev;
  815. uint16_t device_support;
  816. uint8_t dac;
  817. union atom_supported_devices *supported_devices;
  818. int i, j, max_device;
  819. struct bios_connector *bios_connectors;
  820. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  821. struct radeon_router router;
  822. router.ddc_valid = false;
  823. router.cd_valid = false;
  824. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  825. if (!bios_connectors)
  826. return false;
  827. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  828. &data_offset)) {
  829. kfree(bios_connectors);
  830. return false;
  831. }
  832. supported_devices =
  833. (union atom_supported_devices *)(ctx->bios + data_offset);
  834. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  835. if (frev > 1)
  836. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  837. else
  838. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  839. for (i = 0; i < max_device; i++) {
  840. ATOM_CONNECTOR_INFO_I2C ci =
  841. supported_devices->info.asConnInfo[i];
  842. bios_connectors[i].valid = false;
  843. if (!(device_support & (1 << i))) {
  844. continue;
  845. }
  846. if (i == ATOM_DEVICE_CV_INDEX) {
  847. DRM_DEBUG_KMS("Skipping Component Video\n");
  848. continue;
  849. }
  850. bios_connectors[i].connector_type =
  851. supported_devices_connector_convert[ci.sucConnectorInfo.
  852. sbfAccess.
  853. bfConnectorType];
  854. if (bios_connectors[i].connector_type ==
  855. DRM_MODE_CONNECTOR_Unknown)
  856. continue;
  857. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  858. bios_connectors[i].line_mux =
  859. ci.sucI2cId.ucAccess;
  860. /* give tv unique connector ids */
  861. if (i == ATOM_DEVICE_TV1_INDEX) {
  862. bios_connectors[i].ddc_bus.valid = false;
  863. bios_connectors[i].line_mux = 50;
  864. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  865. bios_connectors[i].ddc_bus.valid = false;
  866. bios_connectors[i].line_mux = 51;
  867. } else if (i == ATOM_DEVICE_CV_INDEX) {
  868. bios_connectors[i].ddc_bus.valid = false;
  869. bios_connectors[i].line_mux = 52;
  870. } else
  871. bios_connectors[i].ddc_bus =
  872. radeon_lookup_i2c_gpio(rdev,
  873. bios_connectors[i].line_mux);
  874. if ((crev > 1) && (frev > 1)) {
  875. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  876. switch (isb) {
  877. case 0x4:
  878. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  879. break;
  880. case 0xa:
  881. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  882. break;
  883. default:
  884. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  885. break;
  886. }
  887. } else {
  888. if (i == ATOM_DEVICE_DFP1_INDEX)
  889. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  890. else if (i == ATOM_DEVICE_DFP2_INDEX)
  891. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  892. else
  893. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  894. }
  895. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  896. * shared with a DVI port, we'll pick up the DVI connector when we
  897. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  898. */
  899. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  900. bios_connectors[i].connector_type =
  901. DRM_MODE_CONNECTOR_VGA;
  902. if (!radeon_atom_apply_quirks
  903. (dev, (1 << i), &bios_connectors[i].connector_type,
  904. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  905. &bios_connectors[i].hpd))
  906. continue;
  907. bios_connectors[i].valid = true;
  908. bios_connectors[i].devices = (1 << i);
  909. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  910. radeon_add_atom_encoder(dev,
  911. radeon_get_encoder_enum(dev,
  912. (1 << i),
  913. dac),
  914. (1 << i),
  915. 0);
  916. else
  917. radeon_add_legacy_encoder(dev,
  918. radeon_get_encoder_enum(dev,
  919. (1 << i),
  920. dac),
  921. (1 << i));
  922. }
  923. /* combine shared connectors */
  924. for (i = 0; i < max_device; i++) {
  925. if (bios_connectors[i].valid) {
  926. for (j = 0; j < max_device; j++) {
  927. if (bios_connectors[j].valid && (i != j)) {
  928. if (bios_connectors[i].line_mux ==
  929. bios_connectors[j].line_mux) {
  930. /* make sure not to combine LVDS */
  931. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  932. bios_connectors[i].line_mux = 53;
  933. bios_connectors[i].ddc_bus.valid = false;
  934. continue;
  935. }
  936. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  937. bios_connectors[j].line_mux = 53;
  938. bios_connectors[j].ddc_bus.valid = false;
  939. continue;
  940. }
  941. /* combine analog and digital for DVI-I */
  942. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  943. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  944. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  945. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  946. bios_connectors[i].devices |=
  947. bios_connectors[j].devices;
  948. bios_connectors[i].connector_type =
  949. DRM_MODE_CONNECTOR_DVII;
  950. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  951. bios_connectors[i].hpd =
  952. bios_connectors[j].hpd;
  953. bios_connectors[j].valid = false;
  954. }
  955. }
  956. }
  957. }
  958. }
  959. }
  960. /* add the connectors */
  961. for (i = 0; i < max_device; i++) {
  962. if (bios_connectors[i].valid) {
  963. uint16_t connector_object_id =
  964. atombios_get_connector_object_id(dev,
  965. bios_connectors[i].connector_type,
  966. bios_connectors[i].devices);
  967. radeon_add_atom_connector(dev,
  968. bios_connectors[i].line_mux,
  969. bios_connectors[i].devices,
  970. bios_connectors[i].
  971. connector_type,
  972. &bios_connectors[i].ddc_bus,
  973. 0,
  974. connector_object_id,
  975. &bios_connectors[i].hpd,
  976. &router);
  977. }
  978. }
  979. radeon_link_encoder_connector(dev);
  980. kfree(bios_connectors);
  981. return true;
  982. }
  983. union firmware_info {
  984. ATOM_FIRMWARE_INFO info;
  985. ATOM_FIRMWARE_INFO_V1_2 info_12;
  986. ATOM_FIRMWARE_INFO_V1_3 info_13;
  987. ATOM_FIRMWARE_INFO_V1_4 info_14;
  988. ATOM_FIRMWARE_INFO_V2_1 info_21;
  989. ATOM_FIRMWARE_INFO_V2_2 info_22;
  990. };
  991. bool radeon_atom_get_clock_info(struct drm_device *dev)
  992. {
  993. struct radeon_device *rdev = dev->dev_private;
  994. struct radeon_mode_info *mode_info = &rdev->mode_info;
  995. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  996. union firmware_info *firmware_info;
  997. uint8_t frev, crev;
  998. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  999. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  1000. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  1001. struct radeon_pll *spll = &rdev->clock.spll;
  1002. struct radeon_pll *mpll = &rdev->clock.mpll;
  1003. uint16_t data_offset;
  1004. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1005. &frev, &crev, &data_offset)) {
  1006. firmware_info =
  1007. (union firmware_info *)(mode_info->atom_context->bios +
  1008. data_offset);
  1009. /* pixel clocks */
  1010. p1pll->reference_freq =
  1011. le16_to_cpu(firmware_info->info.usReferenceClock);
  1012. p1pll->reference_div = 0;
  1013. if (crev < 2)
  1014. p1pll->pll_out_min =
  1015. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  1016. else
  1017. p1pll->pll_out_min =
  1018. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  1019. p1pll->pll_out_max =
  1020. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  1021. if (crev >= 4) {
  1022. p1pll->lcd_pll_out_min =
  1023. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  1024. if (p1pll->lcd_pll_out_min == 0)
  1025. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1026. p1pll->lcd_pll_out_max =
  1027. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  1028. if (p1pll->lcd_pll_out_max == 0)
  1029. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1030. } else {
  1031. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1032. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1033. }
  1034. if (p1pll->pll_out_min == 0) {
  1035. if (ASIC_IS_AVIVO(rdev))
  1036. p1pll->pll_out_min = 64800;
  1037. else
  1038. p1pll->pll_out_min = 20000;
  1039. }
  1040. p1pll->pll_in_min =
  1041. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  1042. p1pll->pll_in_max =
  1043. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  1044. *p2pll = *p1pll;
  1045. /* system clock */
  1046. if (ASIC_IS_DCE4(rdev))
  1047. spll->reference_freq =
  1048. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  1049. else
  1050. spll->reference_freq =
  1051. le16_to_cpu(firmware_info->info.usReferenceClock);
  1052. spll->reference_div = 0;
  1053. spll->pll_out_min =
  1054. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  1055. spll->pll_out_max =
  1056. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  1057. /* ??? */
  1058. if (spll->pll_out_min == 0) {
  1059. if (ASIC_IS_AVIVO(rdev))
  1060. spll->pll_out_min = 64800;
  1061. else
  1062. spll->pll_out_min = 20000;
  1063. }
  1064. spll->pll_in_min =
  1065. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1066. spll->pll_in_max =
  1067. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1068. /* memory clock */
  1069. if (ASIC_IS_DCE4(rdev))
  1070. mpll->reference_freq =
  1071. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  1072. else
  1073. mpll->reference_freq =
  1074. le16_to_cpu(firmware_info->info.usReferenceClock);
  1075. mpll->reference_div = 0;
  1076. mpll->pll_out_min =
  1077. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1078. mpll->pll_out_max =
  1079. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1080. /* ??? */
  1081. if (mpll->pll_out_min == 0) {
  1082. if (ASIC_IS_AVIVO(rdev))
  1083. mpll->pll_out_min = 64800;
  1084. else
  1085. mpll->pll_out_min = 20000;
  1086. }
  1087. mpll->pll_in_min =
  1088. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1089. mpll->pll_in_max =
  1090. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1091. rdev->clock.default_sclk =
  1092. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1093. rdev->clock.default_mclk =
  1094. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1095. if (ASIC_IS_DCE4(rdev)) {
  1096. rdev->clock.default_dispclk =
  1097. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1098. if (rdev->clock.default_dispclk == 0) {
  1099. if (ASIC_IS_DCE5(rdev))
  1100. rdev->clock.default_dispclk = 54000; /* 540 Mhz */
  1101. else
  1102. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1103. }
  1104. rdev->clock.dp_extclk =
  1105. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1106. }
  1107. *dcpll = *p1pll;
  1108. rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  1109. if (rdev->clock.max_pixel_clock == 0)
  1110. rdev->clock.max_pixel_clock = 40000;
  1111. /* not technically a clock, but... */
  1112. rdev->mode_info.firmware_flags =
  1113. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  1114. return true;
  1115. }
  1116. return false;
  1117. }
  1118. union igp_info {
  1119. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1120. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1121. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  1122. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  1123. };
  1124. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1125. {
  1126. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1127. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1128. union igp_info *igp_info;
  1129. u8 frev, crev;
  1130. u16 data_offset;
  1131. /* sideport is AMD only */
  1132. if (rdev->family == CHIP_RS600)
  1133. return false;
  1134. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1135. &frev, &crev, &data_offset)) {
  1136. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1137. data_offset);
  1138. switch (crev) {
  1139. case 1:
  1140. if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
  1141. return true;
  1142. break;
  1143. case 2:
  1144. if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
  1145. return true;
  1146. break;
  1147. default:
  1148. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1149. break;
  1150. }
  1151. }
  1152. return false;
  1153. }
  1154. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1155. struct radeon_encoder_int_tmds *tmds)
  1156. {
  1157. struct drm_device *dev = encoder->base.dev;
  1158. struct radeon_device *rdev = dev->dev_private;
  1159. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1160. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1161. uint16_t data_offset;
  1162. struct _ATOM_TMDS_INFO *tmds_info;
  1163. uint8_t frev, crev;
  1164. uint16_t maxfreq;
  1165. int i;
  1166. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1167. &frev, &crev, &data_offset)) {
  1168. tmds_info =
  1169. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1170. data_offset);
  1171. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1172. for (i = 0; i < 4; i++) {
  1173. tmds->tmds_pll[i].freq =
  1174. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1175. tmds->tmds_pll[i].value =
  1176. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1177. tmds->tmds_pll[i].value |=
  1178. (tmds_info->asMiscInfo[i].
  1179. ucPLL_VCO_Gain & 0x3f) << 6;
  1180. tmds->tmds_pll[i].value |=
  1181. (tmds_info->asMiscInfo[i].
  1182. ucPLL_DutyCycle & 0xf) << 12;
  1183. tmds->tmds_pll[i].value |=
  1184. (tmds_info->asMiscInfo[i].
  1185. ucPLL_VoltageSwing & 0xf) << 16;
  1186. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1187. tmds->tmds_pll[i].freq,
  1188. tmds->tmds_pll[i].value);
  1189. if (maxfreq == tmds->tmds_pll[i].freq) {
  1190. tmds->tmds_pll[i].freq = 0xffffffff;
  1191. break;
  1192. }
  1193. }
  1194. return true;
  1195. }
  1196. return false;
  1197. }
  1198. bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  1199. struct radeon_atom_ss *ss,
  1200. int id)
  1201. {
  1202. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1203. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1204. uint16_t data_offset, size;
  1205. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1206. uint8_t frev, crev;
  1207. int i, num_indices;
  1208. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1209. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1210. &frev, &crev, &data_offset)) {
  1211. ss_info =
  1212. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1213. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1214. sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
  1215. for (i = 0; i < num_indices; i++) {
  1216. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1217. ss->percentage =
  1218. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1219. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1220. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1221. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1222. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1223. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1224. return true;
  1225. }
  1226. }
  1227. }
  1228. return false;
  1229. }
  1230. static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
  1231. struct radeon_atom_ss *ss,
  1232. int id)
  1233. {
  1234. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1235. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1236. u16 data_offset, size;
  1237. union igp_info *igp_info;
  1238. u8 frev, crev;
  1239. u16 percentage = 0, rate = 0;
  1240. /* get any igp specific overrides */
  1241. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1242. &frev, &crev, &data_offset)) {
  1243. igp_info = (union igp_info *)
  1244. (mode_info->atom_context->bios + data_offset);
  1245. switch (crev) {
  1246. case 6:
  1247. switch (id) {
  1248. case ASIC_INTERNAL_SS_ON_TMDS:
  1249. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  1250. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  1251. break;
  1252. case ASIC_INTERNAL_SS_ON_HDMI:
  1253. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  1254. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  1255. break;
  1256. case ASIC_INTERNAL_SS_ON_LVDS:
  1257. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  1258. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  1259. break;
  1260. }
  1261. break;
  1262. case 7:
  1263. switch (id) {
  1264. case ASIC_INTERNAL_SS_ON_TMDS:
  1265. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  1266. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  1267. break;
  1268. case ASIC_INTERNAL_SS_ON_HDMI:
  1269. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  1270. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  1271. break;
  1272. case ASIC_INTERNAL_SS_ON_LVDS:
  1273. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  1274. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  1275. break;
  1276. }
  1277. break;
  1278. default:
  1279. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1280. break;
  1281. }
  1282. if (percentage)
  1283. ss->percentage = percentage;
  1284. if (rate)
  1285. ss->rate = rate;
  1286. }
  1287. }
  1288. union asic_ss_info {
  1289. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  1290. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  1291. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  1292. };
  1293. bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  1294. struct radeon_atom_ss *ss,
  1295. int id, u32 clock)
  1296. {
  1297. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1298. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1299. uint16_t data_offset, size;
  1300. union asic_ss_info *ss_info;
  1301. uint8_t frev, crev;
  1302. int i, num_indices;
  1303. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1304. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1305. &frev, &crev, &data_offset)) {
  1306. ss_info =
  1307. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  1308. switch (frev) {
  1309. case 1:
  1310. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1311. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  1312. for (i = 0; i < num_indices; i++) {
  1313. if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
  1314. (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
  1315. ss->percentage =
  1316. le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1317. ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1318. ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
  1319. return true;
  1320. }
  1321. }
  1322. break;
  1323. case 2:
  1324. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1325. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  1326. for (i = 0; i < num_indices; i++) {
  1327. if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
  1328. (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
  1329. ss->percentage =
  1330. le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1331. ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1332. ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1333. return true;
  1334. }
  1335. }
  1336. break;
  1337. case 3:
  1338. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1339. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  1340. for (i = 0; i < num_indices; i++) {
  1341. if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
  1342. (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
  1343. ss->percentage =
  1344. le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1345. ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1346. ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1347. if (rdev->flags & RADEON_IS_IGP)
  1348. radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
  1349. return true;
  1350. }
  1351. }
  1352. break;
  1353. default:
  1354. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  1355. break;
  1356. }
  1357. }
  1358. return false;
  1359. }
  1360. union lvds_info {
  1361. struct _ATOM_LVDS_INFO info;
  1362. struct _ATOM_LVDS_INFO_V12 info_12;
  1363. };
  1364. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1365. radeon_encoder
  1366. *encoder)
  1367. {
  1368. struct drm_device *dev = encoder->base.dev;
  1369. struct radeon_device *rdev = dev->dev_private;
  1370. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1371. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1372. uint16_t data_offset, misc;
  1373. union lvds_info *lvds_info;
  1374. uint8_t frev, crev;
  1375. struct radeon_encoder_atom_dig *lvds = NULL;
  1376. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1377. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1378. &frev, &crev, &data_offset)) {
  1379. lvds_info =
  1380. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1381. lvds =
  1382. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1383. if (!lvds)
  1384. return NULL;
  1385. lvds->native_mode.clock =
  1386. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1387. lvds->native_mode.hdisplay =
  1388. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1389. lvds->native_mode.vdisplay =
  1390. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1391. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1392. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1393. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1394. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1395. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1396. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1397. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1398. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1399. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1400. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1401. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1402. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1403. lvds->panel_pwr_delay =
  1404. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1405. lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
  1406. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1407. if (misc & ATOM_VSYNC_POLARITY)
  1408. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1409. if (misc & ATOM_HSYNC_POLARITY)
  1410. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1411. if (misc & ATOM_COMPOSITESYNC)
  1412. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1413. if (misc & ATOM_INTERLACE)
  1414. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1415. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1416. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1417. lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
  1418. lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
  1419. /* set crtc values */
  1420. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1421. lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
  1422. encoder->native_mode = lvds->native_mode;
  1423. if (encoder_enum == 2)
  1424. lvds->linkb = true;
  1425. else
  1426. lvds->linkb = false;
  1427. /* parse the lcd record table */
  1428. if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
  1429. ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
  1430. ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
  1431. bool bad_record = false;
  1432. u8 *record;
  1433. if ((frev == 1) && (crev < 2))
  1434. /* absolute */
  1435. record = (u8 *)(mode_info->atom_context->bios +
  1436. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1437. else
  1438. /* relative */
  1439. record = (u8 *)(mode_info->atom_context->bios +
  1440. data_offset +
  1441. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1442. while (*record != ATOM_RECORD_END_TYPE) {
  1443. switch (*record) {
  1444. case LCD_MODE_PATCH_RECORD_MODE_TYPE:
  1445. record += sizeof(ATOM_PATCH_RECORD_MODE);
  1446. break;
  1447. case LCD_RTS_RECORD_TYPE:
  1448. record += sizeof(ATOM_LCD_RTS_RECORD);
  1449. break;
  1450. case LCD_CAP_RECORD_TYPE:
  1451. record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
  1452. break;
  1453. case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
  1454. fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
  1455. if (fake_edid_record->ucFakeEDIDLength) {
  1456. struct edid *edid;
  1457. int edid_size =
  1458. max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
  1459. edid = kmalloc(edid_size, GFP_KERNEL);
  1460. if (edid) {
  1461. memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
  1462. fake_edid_record->ucFakeEDIDLength);
  1463. if (drm_edid_is_valid(edid)) {
  1464. rdev->mode_info.bios_hardcoded_edid = edid;
  1465. rdev->mode_info.bios_hardcoded_edid_size = edid_size;
  1466. } else
  1467. kfree(edid);
  1468. }
  1469. }
  1470. record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
  1471. break;
  1472. case LCD_PANEL_RESOLUTION_RECORD_TYPE:
  1473. panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
  1474. lvds->native_mode.width_mm = panel_res_record->usHSize;
  1475. lvds->native_mode.height_mm = panel_res_record->usVSize;
  1476. record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
  1477. break;
  1478. default:
  1479. DRM_ERROR("Bad LCD record %d\n", *record);
  1480. bad_record = true;
  1481. break;
  1482. }
  1483. if (bad_record)
  1484. break;
  1485. }
  1486. }
  1487. }
  1488. return lvds;
  1489. }
  1490. struct radeon_encoder_primary_dac *
  1491. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1492. {
  1493. struct drm_device *dev = encoder->base.dev;
  1494. struct radeon_device *rdev = dev->dev_private;
  1495. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1496. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1497. uint16_t data_offset;
  1498. struct _COMPASSIONATE_DATA *dac_info;
  1499. uint8_t frev, crev;
  1500. uint8_t bg, dac;
  1501. struct radeon_encoder_primary_dac *p_dac = NULL;
  1502. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1503. &frev, &crev, &data_offset)) {
  1504. dac_info = (struct _COMPASSIONATE_DATA *)
  1505. (mode_info->atom_context->bios + data_offset);
  1506. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1507. if (!p_dac)
  1508. return NULL;
  1509. bg = dac_info->ucDAC1_BG_Adjustment;
  1510. dac = dac_info->ucDAC1_DAC_Adjustment;
  1511. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1512. }
  1513. return p_dac;
  1514. }
  1515. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1516. struct drm_display_mode *mode)
  1517. {
  1518. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1519. ATOM_ANALOG_TV_INFO *tv_info;
  1520. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1521. ATOM_DTD_FORMAT *dtd_timings;
  1522. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1523. u8 frev, crev;
  1524. u16 data_offset, misc;
  1525. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1526. &frev, &crev, &data_offset))
  1527. return false;
  1528. switch (crev) {
  1529. case 1:
  1530. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1531. if (index >= MAX_SUPPORTED_TV_TIMING)
  1532. return false;
  1533. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1534. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1535. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1536. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1537. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1538. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1539. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1540. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1541. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1542. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1543. mode->flags = 0;
  1544. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1545. if (misc & ATOM_VSYNC_POLARITY)
  1546. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1547. if (misc & ATOM_HSYNC_POLARITY)
  1548. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1549. if (misc & ATOM_COMPOSITESYNC)
  1550. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1551. if (misc & ATOM_INTERLACE)
  1552. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1553. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1554. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1555. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1556. if (index == 1) {
  1557. /* PAL timings appear to have wrong values for totals */
  1558. mode->crtc_htotal -= 1;
  1559. mode->crtc_vtotal -= 1;
  1560. }
  1561. break;
  1562. case 2:
  1563. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1564. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1565. return false;
  1566. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1567. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1568. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1569. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1570. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1571. le16_to_cpu(dtd_timings->usHSyncOffset);
  1572. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1573. le16_to_cpu(dtd_timings->usHSyncWidth);
  1574. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1575. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1576. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1577. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1578. le16_to_cpu(dtd_timings->usVSyncOffset);
  1579. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1580. le16_to_cpu(dtd_timings->usVSyncWidth);
  1581. mode->flags = 0;
  1582. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1583. if (misc & ATOM_VSYNC_POLARITY)
  1584. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1585. if (misc & ATOM_HSYNC_POLARITY)
  1586. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1587. if (misc & ATOM_COMPOSITESYNC)
  1588. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1589. if (misc & ATOM_INTERLACE)
  1590. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1591. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1592. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1593. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1594. break;
  1595. }
  1596. return true;
  1597. }
  1598. enum radeon_tv_std
  1599. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1600. {
  1601. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1602. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1603. uint16_t data_offset;
  1604. uint8_t frev, crev;
  1605. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1606. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1607. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1608. &frev, &crev, &data_offset)) {
  1609. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1610. (mode_info->atom_context->bios + data_offset);
  1611. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1612. case ATOM_TV_NTSC:
  1613. tv_std = TV_STD_NTSC;
  1614. DRM_DEBUG_KMS("Default TV standard: NTSC\n");
  1615. break;
  1616. case ATOM_TV_NTSCJ:
  1617. tv_std = TV_STD_NTSC_J;
  1618. DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
  1619. break;
  1620. case ATOM_TV_PAL:
  1621. tv_std = TV_STD_PAL;
  1622. DRM_DEBUG_KMS("Default TV standard: PAL\n");
  1623. break;
  1624. case ATOM_TV_PALM:
  1625. tv_std = TV_STD_PAL_M;
  1626. DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
  1627. break;
  1628. case ATOM_TV_PALN:
  1629. tv_std = TV_STD_PAL_N;
  1630. DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
  1631. break;
  1632. case ATOM_TV_PALCN:
  1633. tv_std = TV_STD_PAL_CN;
  1634. DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
  1635. break;
  1636. case ATOM_TV_PAL60:
  1637. tv_std = TV_STD_PAL_60;
  1638. DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
  1639. break;
  1640. case ATOM_TV_SECAM:
  1641. tv_std = TV_STD_SECAM;
  1642. DRM_DEBUG_KMS("Default TV standard: SECAM\n");
  1643. break;
  1644. default:
  1645. tv_std = TV_STD_NTSC;
  1646. DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
  1647. break;
  1648. }
  1649. }
  1650. return tv_std;
  1651. }
  1652. struct radeon_encoder_tv_dac *
  1653. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1654. {
  1655. struct drm_device *dev = encoder->base.dev;
  1656. struct radeon_device *rdev = dev->dev_private;
  1657. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1658. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1659. uint16_t data_offset;
  1660. struct _COMPASSIONATE_DATA *dac_info;
  1661. uint8_t frev, crev;
  1662. uint8_t bg, dac;
  1663. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1664. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1665. &frev, &crev, &data_offset)) {
  1666. dac_info = (struct _COMPASSIONATE_DATA *)
  1667. (mode_info->atom_context->bios + data_offset);
  1668. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1669. if (!tv_dac)
  1670. return NULL;
  1671. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1672. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1673. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1674. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1675. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1676. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1677. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1678. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1679. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1680. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1681. }
  1682. return tv_dac;
  1683. }
  1684. static const char *thermal_controller_names[] = {
  1685. "NONE",
  1686. "lm63",
  1687. "adm1032",
  1688. "adm1030",
  1689. "max6649",
  1690. "lm64",
  1691. "f75375",
  1692. "asc7xxx",
  1693. };
  1694. static const char *pp_lib_thermal_controller_names[] = {
  1695. "NONE",
  1696. "lm63",
  1697. "adm1032",
  1698. "adm1030",
  1699. "max6649",
  1700. "lm64",
  1701. "f75375",
  1702. "RV6xx",
  1703. "RV770",
  1704. "adt7473",
  1705. "NONE",
  1706. "External GPIO",
  1707. "Evergreen",
  1708. "emc2103",
  1709. "Sumo",
  1710. "Northern Islands",
  1711. "Southern Islands",
  1712. "lm96163",
  1713. };
  1714. union power_info {
  1715. struct _ATOM_POWERPLAY_INFO info;
  1716. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1717. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1718. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1719. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1720. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1721. };
  1722. union pplib_clock_info {
  1723. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1724. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1725. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1726. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1727. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  1728. };
  1729. union pplib_power_state {
  1730. struct _ATOM_PPLIB_STATE v1;
  1731. struct _ATOM_PPLIB_STATE_V2 v2;
  1732. };
  1733. static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
  1734. int state_index,
  1735. u32 misc, u32 misc2)
  1736. {
  1737. rdev->pm.power_state[state_index].misc = misc;
  1738. rdev->pm.power_state[state_index].misc2 = misc2;
  1739. /* order matters! */
  1740. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1741. rdev->pm.power_state[state_index].type =
  1742. POWER_STATE_TYPE_POWERSAVE;
  1743. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1744. rdev->pm.power_state[state_index].type =
  1745. POWER_STATE_TYPE_BATTERY;
  1746. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1747. rdev->pm.power_state[state_index].type =
  1748. POWER_STATE_TYPE_BATTERY;
  1749. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1750. rdev->pm.power_state[state_index].type =
  1751. POWER_STATE_TYPE_BALANCED;
  1752. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1753. rdev->pm.power_state[state_index].type =
  1754. POWER_STATE_TYPE_PERFORMANCE;
  1755. rdev->pm.power_state[state_index].flags &=
  1756. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1757. }
  1758. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1759. rdev->pm.power_state[state_index].type =
  1760. POWER_STATE_TYPE_BALANCED;
  1761. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1762. rdev->pm.power_state[state_index].type =
  1763. POWER_STATE_TYPE_DEFAULT;
  1764. rdev->pm.default_power_state_index = state_index;
  1765. rdev->pm.power_state[state_index].default_clock_mode =
  1766. &rdev->pm.power_state[state_index].clock_info[0];
  1767. } else if (state_index == 0) {
  1768. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1769. RADEON_PM_MODE_NO_DISPLAY;
  1770. }
  1771. }
  1772. static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
  1773. {
  1774. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1775. u32 misc, misc2 = 0;
  1776. int num_modes = 0, i;
  1777. int state_index = 0;
  1778. struct radeon_i2c_bus_rec i2c_bus;
  1779. union power_info *power_info;
  1780. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1781. u16 data_offset;
  1782. u8 frev, crev;
  1783. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1784. &frev, &crev, &data_offset))
  1785. return state_index;
  1786. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1787. /* add the i2c bus for thermal/fan chip */
  1788. if ((power_info->info.ucOverdriveThermalController > 0) &&
  1789. (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
  1790. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1791. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1792. power_info->info.ucOverdriveControllerAddress >> 1);
  1793. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1794. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1795. if (rdev->pm.i2c_bus) {
  1796. struct i2c_board_info info = { };
  1797. const char *name = thermal_controller_names[power_info->info.
  1798. ucOverdriveThermalController];
  1799. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1800. strlcpy(info.type, name, sizeof(info.type));
  1801. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1802. }
  1803. }
  1804. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1805. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1806. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1807. if (num_modes == 0)
  1808. return state_index;
  1809. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
  1810. if (!rdev->pm.power_state)
  1811. return state_index;
  1812. /* last mode is usually default, array is low to high */
  1813. for (i = 0; i < num_modes; i++) {
  1814. rdev->pm.power_state[state_index].clock_info =
  1815. kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
  1816. if (!rdev->pm.power_state[state_index].clock_info)
  1817. return state_index;
  1818. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1819. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1820. switch (frev) {
  1821. case 1:
  1822. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1823. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1824. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1825. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1826. /* skip invalid modes */
  1827. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1828. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1829. continue;
  1830. rdev->pm.power_state[state_index].pcie_lanes =
  1831. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1832. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1833. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1834. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1835. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1836. VOLTAGE_GPIO;
  1837. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1838. radeon_lookup_gpio(rdev,
  1839. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1840. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1841. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1842. true;
  1843. else
  1844. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1845. false;
  1846. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1847. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1848. VOLTAGE_VDDC;
  1849. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1850. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1851. }
  1852. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1853. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
  1854. state_index++;
  1855. break;
  1856. case 2:
  1857. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1858. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1859. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1860. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1861. /* skip invalid modes */
  1862. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1863. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1864. continue;
  1865. rdev->pm.power_state[state_index].pcie_lanes =
  1866. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1867. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1868. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1869. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1870. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1871. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1872. VOLTAGE_GPIO;
  1873. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1874. radeon_lookup_gpio(rdev,
  1875. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1876. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1877. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1878. true;
  1879. else
  1880. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1881. false;
  1882. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1883. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1884. VOLTAGE_VDDC;
  1885. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1886. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1887. }
  1888. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1889. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1890. state_index++;
  1891. break;
  1892. case 3:
  1893. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1894. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1895. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1896. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1897. /* skip invalid modes */
  1898. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1899. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1900. continue;
  1901. rdev->pm.power_state[state_index].pcie_lanes =
  1902. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1903. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1904. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1905. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1906. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1907. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1908. VOLTAGE_GPIO;
  1909. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1910. radeon_lookup_gpio(rdev,
  1911. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1912. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1913. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1914. true;
  1915. else
  1916. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1917. false;
  1918. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1919. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1920. VOLTAGE_VDDC;
  1921. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1922. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1923. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1924. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1925. true;
  1926. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1927. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1928. }
  1929. }
  1930. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1931. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1932. state_index++;
  1933. break;
  1934. }
  1935. }
  1936. /* last mode is usually default */
  1937. if (rdev->pm.default_power_state_index == -1) {
  1938. rdev->pm.power_state[state_index - 1].type =
  1939. POWER_STATE_TYPE_DEFAULT;
  1940. rdev->pm.default_power_state_index = state_index - 1;
  1941. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1942. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1943. rdev->pm.power_state[state_index].flags &=
  1944. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1945. rdev->pm.power_state[state_index].misc = 0;
  1946. rdev->pm.power_state[state_index].misc2 = 0;
  1947. }
  1948. return state_index;
  1949. }
  1950. static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
  1951. ATOM_PPLIB_THERMALCONTROLLER *controller)
  1952. {
  1953. struct radeon_i2c_bus_rec i2c_bus;
  1954. /* add the i2c bus for thermal/fan chip */
  1955. if (controller->ucType > 0) {
  1956. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1957. DRM_INFO("Internal thermal controller %s fan control\n",
  1958. (controller->ucFanParameters &
  1959. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1960. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1961. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1962. DRM_INFO("Internal thermal controller %s fan control\n",
  1963. (controller->ucFanParameters &
  1964. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1965. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  1966. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  1967. DRM_INFO("Internal thermal controller %s fan control\n",
  1968. (controller->ucFanParameters &
  1969. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1970. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  1971. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  1972. DRM_INFO("Internal thermal controller %s fan control\n",
  1973. (controller->ucFanParameters &
  1974. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1975. rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  1976. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  1977. DRM_INFO("Internal thermal controller %s fan control\n",
  1978. (controller->ucFanParameters &
  1979. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1980. rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
  1981. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
  1982. DRM_INFO("Internal thermal controller %s fan control\n",
  1983. (controller->ucFanParameters &
  1984. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1985. rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
  1986. } else if ((controller->ucType ==
  1987. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1988. (controller->ucType ==
  1989. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
  1990. (controller->ucType ==
  1991. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
  1992. DRM_INFO("Special thermal controller config\n");
  1993. } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
  1994. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1995. pp_lib_thermal_controller_names[controller->ucType],
  1996. controller->ucI2cAddress >> 1,
  1997. (controller->ucFanParameters &
  1998. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1999. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  2000. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  2001. if (rdev->pm.i2c_bus) {
  2002. struct i2c_board_info info = { };
  2003. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  2004. info.addr = controller->ucI2cAddress >> 1;
  2005. strlcpy(info.type, name, sizeof(info.type));
  2006. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  2007. }
  2008. } else {
  2009. DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
  2010. controller->ucType,
  2011. controller->ucI2cAddress >> 1,
  2012. (controller->ucFanParameters &
  2013. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2014. }
  2015. }
  2016. }
  2017. static void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  2018. u16 *vddc, u16 *vddci)
  2019. {
  2020. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2021. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  2022. u8 frev, crev;
  2023. u16 data_offset;
  2024. union firmware_info *firmware_info;
  2025. *vddc = 0;
  2026. *vddci = 0;
  2027. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2028. &frev, &crev, &data_offset)) {
  2029. firmware_info =
  2030. (union firmware_info *)(mode_info->atom_context->bios +
  2031. data_offset);
  2032. *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
  2033. if ((frev == 2) && (crev >= 2))
  2034. *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
  2035. }
  2036. }
  2037. static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
  2038. int state_index, int mode_index,
  2039. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  2040. {
  2041. int j;
  2042. u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  2043. u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
  2044. u16 vddc, vddci;
  2045. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
  2046. rdev->pm.power_state[state_index].misc = misc;
  2047. rdev->pm.power_state[state_index].misc2 = misc2;
  2048. rdev->pm.power_state[state_index].pcie_lanes =
  2049. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  2050. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  2051. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  2052. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  2053. rdev->pm.power_state[state_index].type =
  2054. POWER_STATE_TYPE_BATTERY;
  2055. break;
  2056. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  2057. rdev->pm.power_state[state_index].type =
  2058. POWER_STATE_TYPE_BALANCED;
  2059. break;
  2060. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  2061. rdev->pm.power_state[state_index].type =
  2062. POWER_STATE_TYPE_PERFORMANCE;
  2063. break;
  2064. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  2065. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  2066. rdev->pm.power_state[state_index].type =
  2067. POWER_STATE_TYPE_PERFORMANCE;
  2068. break;
  2069. }
  2070. rdev->pm.power_state[state_index].flags = 0;
  2071. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  2072. rdev->pm.power_state[state_index].flags |=
  2073. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  2074. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2075. rdev->pm.power_state[state_index].type =
  2076. POWER_STATE_TYPE_DEFAULT;
  2077. rdev->pm.default_power_state_index = state_index;
  2078. rdev->pm.power_state[state_index].default_clock_mode =
  2079. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  2080. if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
  2081. /* NI chips post without MC ucode, so default clocks are strobe mode only */
  2082. rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
  2083. rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
  2084. rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
  2085. rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
  2086. } else {
  2087. /* patch the table values with the default slck/mclk from firmware info */
  2088. for (j = 0; j < mode_index; j++) {
  2089. rdev->pm.power_state[state_index].clock_info[j].mclk =
  2090. rdev->clock.default_mclk;
  2091. rdev->pm.power_state[state_index].clock_info[j].sclk =
  2092. rdev->clock.default_sclk;
  2093. if (vddc)
  2094. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  2095. vddc;
  2096. }
  2097. }
  2098. }
  2099. }
  2100. static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
  2101. int state_index, int mode_index,
  2102. union pplib_clock_info *clock_info)
  2103. {
  2104. u32 sclk, mclk;
  2105. u16 vddc;
  2106. if (rdev->flags & RADEON_IS_IGP) {
  2107. if (rdev->family >= CHIP_PALM) {
  2108. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2109. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2110. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2111. } else {
  2112. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  2113. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  2114. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2115. }
  2116. } else if (rdev->family >= CHIP_TAHITI) {
  2117. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  2118. sclk |= clock_info->si.ucEngineClockHigh << 16;
  2119. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  2120. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  2121. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2122. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2123. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2124. VOLTAGE_SW;
  2125. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2126. le16_to_cpu(clock_info->si.usVDDC);
  2127. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
  2128. le16_to_cpu(clock_info->si.usVDDCI);
  2129. } else if (rdev->family >= CHIP_CEDAR) {
  2130. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  2131. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  2132. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  2133. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  2134. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2135. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2136. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2137. VOLTAGE_SW;
  2138. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2139. le16_to_cpu(clock_info->evergreen.usVDDC);
  2140. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
  2141. le16_to_cpu(clock_info->evergreen.usVDDCI);
  2142. } else {
  2143. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  2144. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  2145. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  2146. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  2147. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2148. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2149. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2150. VOLTAGE_SW;
  2151. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2152. le16_to_cpu(clock_info->r600.usVDDC);
  2153. }
  2154. /* patch up vddc if necessary */
  2155. switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
  2156. case ATOM_VIRTUAL_VOLTAGE_ID0:
  2157. case ATOM_VIRTUAL_VOLTAGE_ID1:
  2158. case ATOM_VIRTUAL_VOLTAGE_ID2:
  2159. case ATOM_VIRTUAL_VOLTAGE_ID3:
  2160. if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
  2161. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
  2162. &vddc) == 0)
  2163. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
  2164. break;
  2165. default:
  2166. break;
  2167. }
  2168. if (rdev->flags & RADEON_IS_IGP) {
  2169. /* skip invalid modes */
  2170. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  2171. return false;
  2172. } else {
  2173. /* skip invalid modes */
  2174. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  2175. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  2176. return false;
  2177. }
  2178. return true;
  2179. }
  2180. static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
  2181. {
  2182. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2183. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2184. union pplib_power_state *power_state;
  2185. int i, j;
  2186. int state_index = 0, mode_index = 0;
  2187. union pplib_clock_info *clock_info;
  2188. bool valid;
  2189. union power_info *power_info;
  2190. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2191. u16 data_offset;
  2192. u8 frev, crev;
  2193. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2194. &frev, &crev, &data_offset))
  2195. return state_index;
  2196. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2197. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2198. if (power_info->pplib.ucNumStates == 0)
  2199. return state_index;
  2200. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2201. power_info->pplib.ucNumStates, GFP_KERNEL);
  2202. if (!rdev->pm.power_state)
  2203. return state_index;
  2204. /* first mode is usually default, followed by low to high */
  2205. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  2206. mode_index = 0;
  2207. power_state = (union pplib_power_state *)
  2208. (mode_info->atom_context->bios + data_offset +
  2209. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  2210. i * power_info->pplib.ucStateEntrySize);
  2211. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2212. (mode_info->atom_context->bios + data_offset +
  2213. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  2214. (power_state->v1.ucNonClockStateIndex *
  2215. power_info->pplib.ucNonClockSize));
  2216. rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
  2217. ((power_info->pplib.ucStateEntrySize - 1) ?
  2218. (power_info->pplib.ucStateEntrySize - 1) : 1),
  2219. GFP_KERNEL);
  2220. if (!rdev->pm.power_state[i].clock_info)
  2221. return state_index;
  2222. if (power_info->pplib.ucStateEntrySize - 1) {
  2223. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  2224. clock_info = (union pplib_clock_info *)
  2225. (mode_info->atom_context->bios + data_offset +
  2226. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  2227. (power_state->v1.ucClockStateIndices[j] *
  2228. power_info->pplib.ucClockInfoSize));
  2229. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2230. state_index, mode_index,
  2231. clock_info);
  2232. if (valid)
  2233. mode_index++;
  2234. }
  2235. } else {
  2236. rdev->pm.power_state[state_index].clock_info[0].mclk =
  2237. rdev->clock.default_mclk;
  2238. rdev->pm.power_state[state_index].clock_info[0].sclk =
  2239. rdev->clock.default_sclk;
  2240. mode_index++;
  2241. }
  2242. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2243. if (mode_index) {
  2244. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2245. non_clock_info);
  2246. state_index++;
  2247. }
  2248. }
  2249. /* if multiple clock modes, mark the lowest as no display */
  2250. for (i = 0; i < state_index; i++) {
  2251. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2252. rdev->pm.power_state[i].clock_info[0].flags |=
  2253. RADEON_PM_MODE_NO_DISPLAY;
  2254. }
  2255. /* first mode is usually default */
  2256. if (rdev->pm.default_power_state_index == -1) {
  2257. rdev->pm.power_state[0].type =
  2258. POWER_STATE_TYPE_DEFAULT;
  2259. rdev->pm.default_power_state_index = 0;
  2260. rdev->pm.power_state[0].default_clock_mode =
  2261. &rdev->pm.power_state[0].clock_info[0];
  2262. }
  2263. return state_index;
  2264. }
  2265. static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
  2266. {
  2267. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2268. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2269. union pplib_power_state *power_state;
  2270. int i, j, non_clock_array_index, clock_array_index;
  2271. int state_index = 0, mode_index = 0;
  2272. union pplib_clock_info *clock_info;
  2273. struct _StateArray *state_array;
  2274. struct _ClockInfoArray *clock_info_array;
  2275. struct _NonClockInfoArray *non_clock_info_array;
  2276. bool valid;
  2277. union power_info *power_info;
  2278. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2279. u16 data_offset;
  2280. u8 frev, crev;
  2281. u8 *power_state_offset;
  2282. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2283. &frev, &crev, &data_offset))
  2284. return state_index;
  2285. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2286. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2287. state_array = (struct _StateArray *)
  2288. (mode_info->atom_context->bios + data_offset +
  2289. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  2290. clock_info_array = (struct _ClockInfoArray *)
  2291. (mode_info->atom_context->bios + data_offset +
  2292. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  2293. non_clock_info_array = (struct _NonClockInfoArray *)
  2294. (mode_info->atom_context->bios + data_offset +
  2295. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  2296. if (state_array->ucNumEntries == 0)
  2297. return state_index;
  2298. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2299. state_array->ucNumEntries, GFP_KERNEL);
  2300. if (!rdev->pm.power_state)
  2301. return state_index;
  2302. power_state_offset = (u8 *)state_array->states;
  2303. for (i = 0; i < state_array->ucNumEntries; i++) {
  2304. mode_index = 0;
  2305. power_state = (union pplib_power_state *)power_state_offset;
  2306. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  2307. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2308. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2309. rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
  2310. (power_state->v2.ucNumDPMLevels ?
  2311. power_state->v2.ucNumDPMLevels : 1),
  2312. GFP_KERNEL);
  2313. if (!rdev->pm.power_state[i].clock_info)
  2314. return state_index;
  2315. if (power_state->v2.ucNumDPMLevels) {
  2316. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2317. clock_array_index = power_state->v2.clockInfoIndex[j];
  2318. clock_info = (union pplib_clock_info *)
  2319. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  2320. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2321. state_index, mode_index,
  2322. clock_info);
  2323. if (valid)
  2324. mode_index++;
  2325. }
  2326. } else {
  2327. rdev->pm.power_state[state_index].clock_info[0].mclk =
  2328. rdev->clock.default_mclk;
  2329. rdev->pm.power_state[state_index].clock_info[0].sclk =
  2330. rdev->clock.default_sclk;
  2331. mode_index++;
  2332. }
  2333. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2334. if (mode_index) {
  2335. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2336. non_clock_info);
  2337. state_index++;
  2338. }
  2339. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  2340. }
  2341. /* if multiple clock modes, mark the lowest as no display */
  2342. for (i = 0; i < state_index; i++) {
  2343. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2344. rdev->pm.power_state[i].clock_info[0].flags |=
  2345. RADEON_PM_MODE_NO_DISPLAY;
  2346. }
  2347. /* first mode is usually default */
  2348. if (rdev->pm.default_power_state_index == -1) {
  2349. rdev->pm.power_state[0].type =
  2350. POWER_STATE_TYPE_DEFAULT;
  2351. rdev->pm.default_power_state_index = 0;
  2352. rdev->pm.power_state[0].default_clock_mode =
  2353. &rdev->pm.power_state[0].clock_info[0];
  2354. }
  2355. return state_index;
  2356. }
  2357. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  2358. {
  2359. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2360. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2361. u16 data_offset;
  2362. u8 frev, crev;
  2363. int state_index = 0;
  2364. rdev->pm.default_power_state_index = -1;
  2365. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2366. &frev, &crev, &data_offset)) {
  2367. switch (frev) {
  2368. case 1:
  2369. case 2:
  2370. case 3:
  2371. state_index = radeon_atombios_parse_power_table_1_3(rdev);
  2372. break;
  2373. case 4:
  2374. case 5:
  2375. state_index = radeon_atombios_parse_power_table_4_5(rdev);
  2376. break;
  2377. case 6:
  2378. state_index = radeon_atombios_parse_power_table_6(rdev);
  2379. break;
  2380. default:
  2381. break;
  2382. }
  2383. }
  2384. if (state_index == 0) {
  2385. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
  2386. if (rdev->pm.power_state) {
  2387. rdev->pm.power_state[0].clock_info =
  2388. kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
  2389. if (rdev->pm.power_state[0].clock_info) {
  2390. /* add the default mode */
  2391. rdev->pm.power_state[state_index].type =
  2392. POWER_STATE_TYPE_DEFAULT;
  2393. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2394. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2395. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2396. rdev->pm.power_state[state_index].default_clock_mode =
  2397. &rdev->pm.power_state[state_index].clock_info[0];
  2398. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2399. rdev->pm.power_state[state_index].pcie_lanes = 16;
  2400. rdev->pm.default_power_state_index = state_index;
  2401. rdev->pm.power_state[state_index].flags = 0;
  2402. state_index++;
  2403. }
  2404. }
  2405. }
  2406. rdev->pm.num_power_states = state_index;
  2407. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  2408. rdev->pm.current_clock_mode_index = 0;
  2409. if (rdev->pm.default_power_state_index >= 0)
  2410. rdev->pm.current_vddc =
  2411. rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  2412. else
  2413. rdev->pm.current_vddc = 0;
  2414. }
  2415. union get_clock_dividers {
  2416. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  2417. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  2418. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  2419. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  2420. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  2421. };
  2422. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  2423. u8 clock_type,
  2424. u32 clock,
  2425. bool strobe_mode,
  2426. struct atom_clock_dividers *dividers)
  2427. {
  2428. union get_clock_dividers args;
  2429. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  2430. u8 frev, crev;
  2431. memset(&args, 0, sizeof(args));
  2432. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  2433. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2434. return -EINVAL;
  2435. switch (crev) {
  2436. case 1:
  2437. /* r4xx, r5xx */
  2438. args.v1.ucAction = clock_type;
  2439. args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
  2440. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2441. dividers->post_div = args.v1.ucPostDiv;
  2442. dividers->fb_div = args.v1.ucFbDiv;
  2443. dividers->enable_post_div = true;
  2444. break;
  2445. case 2:
  2446. case 3:
  2447. /* r6xx, r7xx, evergreen, ni */
  2448. if (rdev->family <= CHIP_RV770) {
  2449. args.v2.ucAction = clock_type;
  2450. args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
  2451. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2452. dividers->post_div = args.v2.ucPostDiv;
  2453. dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
  2454. dividers->ref_div = args.v2.ucAction;
  2455. if (rdev->family == CHIP_RV770) {
  2456. dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
  2457. true : false;
  2458. dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
  2459. } else
  2460. dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
  2461. } else {
  2462. if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
  2463. args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  2464. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2465. dividers->post_div = args.v3.ucPostDiv;
  2466. dividers->enable_post_div = (args.v3.ucCntlFlag &
  2467. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  2468. dividers->enable_dithen = (args.v3.ucCntlFlag &
  2469. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  2470. dividers->fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
  2471. dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
  2472. dividers->ref_div = args.v3.ucRefDiv;
  2473. dividers->vco_mode = (args.v3.ucCntlFlag &
  2474. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  2475. } else {
  2476. args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  2477. if (strobe_mode)
  2478. args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
  2479. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2480. dividers->post_div = args.v5.ucPostDiv;
  2481. dividers->enable_post_div = (args.v5.ucCntlFlag &
  2482. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  2483. dividers->enable_dithen = (args.v5.ucCntlFlag &
  2484. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  2485. dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
  2486. dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
  2487. dividers->ref_div = args.v5.ucRefDiv;
  2488. dividers->vco_mode = (args.v5.ucCntlFlag &
  2489. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  2490. }
  2491. }
  2492. break;
  2493. case 4:
  2494. /* fusion */
  2495. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  2496. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2497. dividers->post_div = args.v4.ucPostDiv;
  2498. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  2499. break;
  2500. default:
  2501. return -EINVAL;
  2502. }
  2503. return 0;
  2504. }
  2505. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  2506. {
  2507. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  2508. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  2509. args.ucEnable = enable;
  2510. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2511. }
  2512. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  2513. {
  2514. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  2515. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  2516. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2517. return le32_to_cpu(args.ulReturnEngineClock);
  2518. }
  2519. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  2520. {
  2521. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  2522. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  2523. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2524. return le32_to_cpu(args.ulReturnMemoryClock);
  2525. }
  2526. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  2527. uint32_t eng_clock)
  2528. {
  2529. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2530. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  2531. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  2532. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2533. }
  2534. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  2535. uint32_t mem_clock)
  2536. {
  2537. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2538. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  2539. if (rdev->flags & RADEON_IS_IGP)
  2540. return;
  2541. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  2542. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2543. }
  2544. union set_voltage {
  2545. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  2546. struct _SET_VOLTAGE_PARAMETERS v1;
  2547. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  2548. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  2549. };
  2550. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
  2551. {
  2552. union set_voltage args;
  2553. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2554. u8 frev, crev, volt_index = voltage_level;
  2555. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2556. return;
  2557. /* 0xff01 is a flag rather then an actual voltage */
  2558. if (voltage_level == 0xff01)
  2559. return;
  2560. switch (crev) {
  2561. case 1:
  2562. args.v1.ucVoltageType = voltage_type;
  2563. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2564. args.v1.ucVoltageIndex = volt_index;
  2565. break;
  2566. case 2:
  2567. args.v2.ucVoltageType = voltage_type;
  2568. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2569. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2570. break;
  2571. case 3:
  2572. args.v3.ucVoltageType = voltage_type;
  2573. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  2574. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  2575. break;
  2576. default:
  2577. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2578. return;
  2579. }
  2580. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2581. }
  2582. static int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  2583. u16 voltage_id, u16 *voltage)
  2584. {
  2585. union set_voltage args;
  2586. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2587. u8 frev, crev;
  2588. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2589. return -EINVAL;
  2590. switch (crev) {
  2591. case 1:
  2592. return -EINVAL;
  2593. case 2:
  2594. args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
  2595. args.v2.ucVoltageMode = 0;
  2596. args.v2.usVoltageLevel = 0;
  2597. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2598. *voltage = le16_to_cpu(args.v2.usVoltageLevel);
  2599. break;
  2600. case 3:
  2601. args.v3.ucVoltageType = voltage_type;
  2602. args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
  2603. args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
  2604. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2605. *voltage = le16_to_cpu(args.v3.usVoltageLevel);
  2606. break;
  2607. default:
  2608. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2609. return -EINVAL;
  2610. }
  2611. return 0;
  2612. }
  2613. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  2614. {
  2615. struct radeon_device *rdev = dev->dev_private;
  2616. uint32_t bios_2_scratch, bios_6_scratch;
  2617. if (rdev->family >= CHIP_R600) {
  2618. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2619. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2620. } else {
  2621. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2622. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2623. }
  2624. /* let the bios control the backlight */
  2625. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  2626. /* tell the bios not to handle mode switching */
  2627. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  2628. if (rdev->family >= CHIP_R600) {
  2629. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2630. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2631. } else {
  2632. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2633. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2634. }
  2635. }
  2636. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  2637. {
  2638. uint32_t scratch_reg;
  2639. int i;
  2640. if (rdev->family >= CHIP_R600)
  2641. scratch_reg = R600_BIOS_0_SCRATCH;
  2642. else
  2643. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2644. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2645. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  2646. }
  2647. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  2648. {
  2649. uint32_t scratch_reg;
  2650. int i;
  2651. if (rdev->family >= CHIP_R600)
  2652. scratch_reg = R600_BIOS_0_SCRATCH;
  2653. else
  2654. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2655. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2656. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  2657. }
  2658. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  2659. {
  2660. struct drm_device *dev = encoder->dev;
  2661. struct radeon_device *rdev = dev->dev_private;
  2662. uint32_t bios_6_scratch;
  2663. if (rdev->family >= CHIP_R600)
  2664. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2665. else
  2666. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2667. if (lock) {
  2668. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  2669. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  2670. } else {
  2671. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  2672. bios_6_scratch |= ATOM_S6_ACC_MODE;
  2673. }
  2674. if (rdev->family >= CHIP_R600)
  2675. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2676. else
  2677. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2678. }
  2679. /* at some point we may want to break this out into individual functions */
  2680. void
  2681. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  2682. struct drm_encoder *encoder,
  2683. bool connected)
  2684. {
  2685. struct drm_device *dev = connector->dev;
  2686. struct radeon_device *rdev = dev->dev_private;
  2687. struct radeon_connector *radeon_connector =
  2688. to_radeon_connector(connector);
  2689. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2690. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  2691. if (rdev->family >= CHIP_R600) {
  2692. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2693. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2694. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2695. } else {
  2696. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2697. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2698. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2699. }
  2700. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  2701. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  2702. if (connected) {
  2703. DRM_DEBUG_KMS("TV1 connected\n");
  2704. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  2705. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  2706. } else {
  2707. DRM_DEBUG_KMS("TV1 disconnected\n");
  2708. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  2709. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  2710. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  2711. }
  2712. }
  2713. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  2714. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  2715. if (connected) {
  2716. DRM_DEBUG_KMS("CV connected\n");
  2717. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  2718. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  2719. } else {
  2720. DRM_DEBUG_KMS("CV disconnected\n");
  2721. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  2722. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  2723. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  2724. }
  2725. }
  2726. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  2727. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  2728. if (connected) {
  2729. DRM_DEBUG_KMS("LCD1 connected\n");
  2730. bios_0_scratch |= ATOM_S0_LCD1;
  2731. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  2732. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  2733. } else {
  2734. DRM_DEBUG_KMS("LCD1 disconnected\n");
  2735. bios_0_scratch &= ~ATOM_S0_LCD1;
  2736. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  2737. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  2738. }
  2739. }
  2740. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  2741. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  2742. if (connected) {
  2743. DRM_DEBUG_KMS("CRT1 connected\n");
  2744. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  2745. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  2746. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  2747. } else {
  2748. DRM_DEBUG_KMS("CRT1 disconnected\n");
  2749. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  2750. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  2751. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  2752. }
  2753. }
  2754. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2755. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2756. if (connected) {
  2757. DRM_DEBUG_KMS("CRT2 connected\n");
  2758. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2759. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2760. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2761. } else {
  2762. DRM_DEBUG_KMS("CRT2 disconnected\n");
  2763. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2764. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2765. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2766. }
  2767. }
  2768. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2769. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2770. if (connected) {
  2771. DRM_DEBUG_KMS("DFP1 connected\n");
  2772. bios_0_scratch |= ATOM_S0_DFP1;
  2773. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2774. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2775. } else {
  2776. DRM_DEBUG_KMS("DFP1 disconnected\n");
  2777. bios_0_scratch &= ~ATOM_S0_DFP1;
  2778. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2779. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2780. }
  2781. }
  2782. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2783. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2784. if (connected) {
  2785. DRM_DEBUG_KMS("DFP2 connected\n");
  2786. bios_0_scratch |= ATOM_S0_DFP2;
  2787. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2788. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2789. } else {
  2790. DRM_DEBUG_KMS("DFP2 disconnected\n");
  2791. bios_0_scratch &= ~ATOM_S0_DFP2;
  2792. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2793. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2794. }
  2795. }
  2796. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2797. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2798. if (connected) {
  2799. DRM_DEBUG_KMS("DFP3 connected\n");
  2800. bios_0_scratch |= ATOM_S0_DFP3;
  2801. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2802. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2803. } else {
  2804. DRM_DEBUG_KMS("DFP3 disconnected\n");
  2805. bios_0_scratch &= ~ATOM_S0_DFP3;
  2806. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2807. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2808. }
  2809. }
  2810. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2811. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2812. if (connected) {
  2813. DRM_DEBUG_KMS("DFP4 connected\n");
  2814. bios_0_scratch |= ATOM_S0_DFP4;
  2815. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2816. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2817. } else {
  2818. DRM_DEBUG_KMS("DFP4 disconnected\n");
  2819. bios_0_scratch &= ~ATOM_S0_DFP4;
  2820. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2821. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2822. }
  2823. }
  2824. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2825. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2826. if (connected) {
  2827. DRM_DEBUG_KMS("DFP5 connected\n");
  2828. bios_0_scratch |= ATOM_S0_DFP5;
  2829. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2830. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2831. } else {
  2832. DRM_DEBUG_KMS("DFP5 disconnected\n");
  2833. bios_0_scratch &= ~ATOM_S0_DFP5;
  2834. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2835. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2836. }
  2837. }
  2838. if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
  2839. (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
  2840. if (connected) {
  2841. DRM_DEBUG_KMS("DFP6 connected\n");
  2842. bios_0_scratch |= ATOM_S0_DFP6;
  2843. bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
  2844. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
  2845. } else {
  2846. DRM_DEBUG_KMS("DFP6 disconnected\n");
  2847. bios_0_scratch &= ~ATOM_S0_DFP6;
  2848. bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
  2849. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
  2850. }
  2851. }
  2852. if (rdev->family >= CHIP_R600) {
  2853. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2854. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2855. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2856. } else {
  2857. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2858. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2859. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2860. }
  2861. }
  2862. void
  2863. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2864. {
  2865. struct drm_device *dev = encoder->dev;
  2866. struct radeon_device *rdev = dev->dev_private;
  2867. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2868. uint32_t bios_3_scratch;
  2869. if (ASIC_IS_DCE4(rdev))
  2870. return;
  2871. if (rdev->family >= CHIP_R600)
  2872. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2873. else
  2874. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2875. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2876. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2877. bios_3_scratch |= (crtc << 18);
  2878. }
  2879. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2880. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2881. bios_3_scratch |= (crtc << 24);
  2882. }
  2883. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2884. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2885. bios_3_scratch |= (crtc << 16);
  2886. }
  2887. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2888. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2889. bios_3_scratch |= (crtc << 20);
  2890. }
  2891. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2892. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2893. bios_3_scratch |= (crtc << 17);
  2894. }
  2895. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2896. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2897. bios_3_scratch |= (crtc << 19);
  2898. }
  2899. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2900. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2901. bios_3_scratch |= (crtc << 23);
  2902. }
  2903. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2904. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2905. bios_3_scratch |= (crtc << 25);
  2906. }
  2907. if (rdev->family >= CHIP_R600)
  2908. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2909. else
  2910. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2911. }
  2912. void
  2913. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2914. {
  2915. struct drm_device *dev = encoder->dev;
  2916. struct radeon_device *rdev = dev->dev_private;
  2917. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2918. uint32_t bios_2_scratch;
  2919. if (ASIC_IS_DCE4(rdev))
  2920. return;
  2921. if (rdev->family >= CHIP_R600)
  2922. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2923. else
  2924. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2925. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2926. if (on)
  2927. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2928. else
  2929. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2930. }
  2931. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2932. if (on)
  2933. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2934. else
  2935. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2936. }
  2937. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2938. if (on)
  2939. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2940. else
  2941. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2942. }
  2943. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2944. if (on)
  2945. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2946. else
  2947. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2948. }
  2949. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2950. if (on)
  2951. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2952. else
  2953. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2954. }
  2955. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2956. if (on)
  2957. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2958. else
  2959. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2960. }
  2961. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2962. if (on)
  2963. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2964. else
  2965. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2966. }
  2967. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2968. if (on)
  2969. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2970. else
  2971. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2972. }
  2973. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2974. if (on)
  2975. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2976. else
  2977. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2978. }
  2979. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2980. if (on)
  2981. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2982. else
  2983. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2984. }
  2985. if (rdev->family >= CHIP_R600)
  2986. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2987. else
  2988. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2989. }