atmel-tdes.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for ATMEL DES/TDES HW acceleration.
  5. *
  6. * Copyright (c) 2012 Eukréa Electromatique - ATMEL
  7. * Author: Nicolas Royer <nicolas@eukrea.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from omap-aes.c drivers.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/slab.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/hw_random.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/device.h>
  24. #include <linux/init.h>
  25. #include <linux/errno.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/irq.h>
  28. #include <linux/scatterlist.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/delay.h>
  31. #include <linux/crypto.h>
  32. #include <linux/cryptohash.h>
  33. #include <crypto/scatterwalk.h>
  34. #include <crypto/algapi.h>
  35. #include <crypto/des.h>
  36. #include <crypto/hash.h>
  37. #include <crypto/internal/hash.h>
  38. #include <linux/platform_data/crypto-atmel.h>
  39. #include "atmel-tdes-regs.h"
  40. /* TDES flags */
  41. #define TDES_FLAGS_MODE_MASK 0x00ff
  42. #define TDES_FLAGS_ENCRYPT BIT(0)
  43. #define TDES_FLAGS_CBC BIT(1)
  44. #define TDES_FLAGS_CFB BIT(2)
  45. #define TDES_FLAGS_CFB8 BIT(3)
  46. #define TDES_FLAGS_CFB16 BIT(4)
  47. #define TDES_FLAGS_CFB32 BIT(5)
  48. #define TDES_FLAGS_CFB64 BIT(6)
  49. #define TDES_FLAGS_OFB BIT(7)
  50. #define TDES_FLAGS_INIT BIT(16)
  51. #define TDES_FLAGS_FAST BIT(17)
  52. #define TDES_FLAGS_BUSY BIT(18)
  53. #define TDES_FLAGS_DMA BIT(19)
  54. #define ATMEL_TDES_QUEUE_LENGTH 50
  55. #define CFB8_BLOCK_SIZE 1
  56. #define CFB16_BLOCK_SIZE 2
  57. #define CFB32_BLOCK_SIZE 4
  58. struct atmel_tdes_caps {
  59. bool has_dma;
  60. u32 has_cfb_3keys;
  61. };
  62. struct atmel_tdes_dev;
  63. struct atmel_tdes_ctx {
  64. struct atmel_tdes_dev *dd;
  65. int keylen;
  66. u32 key[3*DES_KEY_SIZE / sizeof(u32)];
  67. unsigned long flags;
  68. u16 block_size;
  69. };
  70. struct atmel_tdes_reqctx {
  71. unsigned long mode;
  72. };
  73. struct atmel_tdes_dma {
  74. struct dma_chan *chan;
  75. struct dma_slave_config dma_conf;
  76. };
  77. struct atmel_tdes_dev {
  78. struct list_head list;
  79. unsigned long phys_base;
  80. void __iomem *io_base;
  81. struct atmel_tdes_ctx *ctx;
  82. struct device *dev;
  83. struct clk *iclk;
  84. int irq;
  85. unsigned long flags;
  86. int err;
  87. spinlock_t lock;
  88. struct crypto_queue queue;
  89. struct tasklet_struct done_task;
  90. struct tasklet_struct queue_task;
  91. struct ablkcipher_request *req;
  92. size_t total;
  93. struct scatterlist *in_sg;
  94. unsigned int nb_in_sg;
  95. size_t in_offset;
  96. struct scatterlist *out_sg;
  97. unsigned int nb_out_sg;
  98. size_t out_offset;
  99. size_t buflen;
  100. size_t dma_size;
  101. void *buf_in;
  102. int dma_in;
  103. dma_addr_t dma_addr_in;
  104. struct atmel_tdes_dma dma_lch_in;
  105. void *buf_out;
  106. int dma_out;
  107. dma_addr_t dma_addr_out;
  108. struct atmel_tdes_dma dma_lch_out;
  109. struct atmel_tdes_caps caps;
  110. u32 hw_version;
  111. };
  112. struct atmel_tdes_drv {
  113. struct list_head dev_list;
  114. spinlock_t lock;
  115. };
  116. static struct atmel_tdes_drv atmel_tdes = {
  117. .dev_list = LIST_HEAD_INIT(atmel_tdes.dev_list),
  118. .lock = __SPIN_LOCK_UNLOCKED(atmel_tdes.lock),
  119. };
  120. static int atmel_tdes_sg_copy(struct scatterlist **sg, size_t *offset,
  121. void *buf, size_t buflen, size_t total, int out)
  122. {
  123. unsigned int count, off = 0;
  124. while (buflen && total) {
  125. count = min((*sg)->length - *offset, total);
  126. count = min(count, buflen);
  127. if (!count)
  128. return off;
  129. scatterwalk_map_and_copy(buf + off, *sg, *offset, count, out);
  130. off += count;
  131. buflen -= count;
  132. *offset += count;
  133. total -= count;
  134. if (*offset == (*sg)->length) {
  135. *sg = sg_next(*sg);
  136. if (*sg)
  137. *offset = 0;
  138. else
  139. total = 0;
  140. }
  141. }
  142. return off;
  143. }
  144. static inline u32 atmel_tdes_read(struct atmel_tdes_dev *dd, u32 offset)
  145. {
  146. return readl_relaxed(dd->io_base + offset);
  147. }
  148. static inline void atmel_tdes_write(struct atmel_tdes_dev *dd,
  149. u32 offset, u32 value)
  150. {
  151. writel_relaxed(value, dd->io_base + offset);
  152. }
  153. static void atmel_tdes_write_n(struct atmel_tdes_dev *dd, u32 offset,
  154. u32 *value, int count)
  155. {
  156. for (; count--; value++, offset += 4)
  157. atmel_tdes_write(dd, offset, *value);
  158. }
  159. static struct atmel_tdes_dev *atmel_tdes_find_dev(struct atmel_tdes_ctx *ctx)
  160. {
  161. struct atmel_tdes_dev *tdes_dd = NULL;
  162. struct atmel_tdes_dev *tmp;
  163. spin_lock_bh(&atmel_tdes.lock);
  164. if (!ctx->dd) {
  165. list_for_each_entry(tmp, &atmel_tdes.dev_list, list) {
  166. tdes_dd = tmp;
  167. break;
  168. }
  169. ctx->dd = tdes_dd;
  170. } else {
  171. tdes_dd = ctx->dd;
  172. }
  173. spin_unlock_bh(&atmel_tdes.lock);
  174. return tdes_dd;
  175. }
  176. static int atmel_tdes_hw_init(struct atmel_tdes_dev *dd)
  177. {
  178. clk_prepare_enable(dd->iclk);
  179. if (!(dd->flags & TDES_FLAGS_INIT)) {
  180. atmel_tdes_write(dd, TDES_CR, TDES_CR_SWRST);
  181. dd->flags |= TDES_FLAGS_INIT;
  182. dd->err = 0;
  183. }
  184. return 0;
  185. }
  186. static inline unsigned int atmel_tdes_get_version(struct atmel_tdes_dev *dd)
  187. {
  188. return atmel_tdes_read(dd, TDES_HW_VERSION) & 0x00000fff;
  189. }
  190. static void atmel_tdes_hw_version_init(struct atmel_tdes_dev *dd)
  191. {
  192. atmel_tdes_hw_init(dd);
  193. dd->hw_version = atmel_tdes_get_version(dd);
  194. dev_info(dd->dev,
  195. "version: 0x%x\n", dd->hw_version);
  196. clk_disable_unprepare(dd->iclk);
  197. }
  198. static void atmel_tdes_dma_callback(void *data)
  199. {
  200. struct atmel_tdes_dev *dd = data;
  201. /* dma_lch_out - completed */
  202. tasklet_schedule(&dd->done_task);
  203. }
  204. static int atmel_tdes_write_ctrl(struct atmel_tdes_dev *dd)
  205. {
  206. int err;
  207. u32 valcr = 0, valmr = TDES_MR_SMOD_PDC;
  208. err = atmel_tdes_hw_init(dd);
  209. if (err)
  210. return err;
  211. if (!dd->caps.has_dma)
  212. atmel_tdes_write(dd, TDES_PTCR,
  213. TDES_PTCR_TXTDIS | TDES_PTCR_RXTDIS);
  214. /* MR register must be set before IV registers */
  215. if (dd->ctx->keylen > (DES_KEY_SIZE << 1)) {
  216. valmr |= TDES_MR_KEYMOD_3KEY;
  217. valmr |= TDES_MR_TDESMOD_TDES;
  218. } else if (dd->ctx->keylen > DES_KEY_SIZE) {
  219. valmr |= TDES_MR_KEYMOD_2KEY;
  220. valmr |= TDES_MR_TDESMOD_TDES;
  221. } else {
  222. valmr |= TDES_MR_TDESMOD_DES;
  223. }
  224. if (dd->flags & TDES_FLAGS_CBC) {
  225. valmr |= TDES_MR_OPMOD_CBC;
  226. } else if (dd->flags & TDES_FLAGS_CFB) {
  227. valmr |= TDES_MR_OPMOD_CFB;
  228. if (dd->flags & TDES_FLAGS_CFB8)
  229. valmr |= TDES_MR_CFBS_8b;
  230. else if (dd->flags & TDES_FLAGS_CFB16)
  231. valmr |= TDES_MR_CFBS_16b;
  232. else if (dd->flags & TDES_FLAGS_CFB32)
  233. valmr |= TDES_MR_CFBS_32b;
  234. else if (dd->flags & TDES_FLAGS_CFB64)
  235. valmr |= TDES_MR_CFBS_64b;
  236. } else if (dd->flags & TDES_FLAGS_OFB) {
  237. valmr |= TDES_MR_OPMOD_OFB;
  238. }
  239. if ((dd->flags & TDES_FLAGS_ENCRYPT) || (dd->flags & TDES_FLAGS_OFB))
  240. valmr |= TDES_MR_CYPHER_ENC;
  241. atmel_tdes_write(dd, TDES_CR, valcr);
  242. atmel_tdes_write(dd, TDES_MR, valmr);
  243. atmel_tdes_write_n(dd, TDES_KEY1W1R, dd->ctx->key,
  244. dd->ctx->keylen >> 2);
  245. if (((dd->flags & TDES_FLAGS_CBC) || (dd->flags & TDES_FLAGS_CFB) ||
  246. (dd->flags & TDES_FLAGS_OFB)) && dd->req->info) {
  247. atmel_tdes_write_n(dd, TDES_IV1R, dd->req->info, 2);
  248. }
  249. return 0;
  250. }
  251. static int atmel_tdes_crypt_pdc_stop(struct atmel_tdes_dev *dd)
  252. {
  253. int err = 0;
  254. size_t count;
  255. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
  256. if (dd->flags & TDES_FLAGS_FAST) {
  257. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  258. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  259. } else {
  260. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  261. dd->dma_size, DMA_FROM_DEVICE);
  262. /* copy data */
  263. count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
  264. dd->buf_out, dd->buflen, dd->dma_size, 1);
  265. if (count != dd->dma_size) {
  266. err = -EINVAL;
  267. pr_err("not all data converted: %u\n", count);
  268. }
  269. }
  270. return err;
  271. }
  272. static int atmel_tdes_buff_init(struct atmel_tdes_dev *dd)
  273. {
  274. int err = -ENOMEM;
  275. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, 0);
  276. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, 0);
  277. dd->buflen = PAGE_SIZE;
  278. dd->buflen &= ~(DES_BLOCK_SIZE - 1);
  279. if (!dd->buf_in || !dd->buf_out) {
  280. dev_err(dd->dev, "unable to alloc pages.\n");
  281. goto err_alloc;
  282. }
  283. /* MAP here */
  284. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in,
  285. dd->buflen, DMA_TO_DEVICE);
  286. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  287. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  288. err = -EINVAL;
  289. goto err_map_in;
  290. }
  291. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out,
  292. dd->buflen, DMA_FROM_DEVICE);
  293. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  294. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  295. err = -EINVAL;
  296. goto err_map_out;
  297. }
  298. return 0;
  299. err_map_out:
  300. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
  301. DMA_TO_DEVICE);
  302. err_map_in:
  303. free_page((unsigned long)dd->buf_out);
  304. free_page((unsigned long)dd->buf_in);
  305. err_alloc:
  306. if (err)
  307. pr_err("error: %d\n", err);
  308. return err;
  309. }
  310. static void atmel_tdes_buff_cleanup(struct atmel_tdes_dev *dd)
  311. {
  312. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  313. DMA_FROM_DEVICE);
  314. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
  315. DMA_TO_DEVICE);
  316. free_page((unsigned long)dd->buf_out);
  317. free_page((unsigned long)dd->buf_in);
  318. }
  319. static int atmel_tdes_crypt_pdc(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  320. dma_addr_t dma_addr_out, int length)
  321. {
  322. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  323. struct atmel_tdes_dev *dd = ctx->dd;
  324. int len32;
  325. dd->dma_size = length;
  326. if (!(dd->flags & TDES_FLAGS_FAST)) {
  327. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  328. DMA_TO_DEVICE);
  329. }
  330. if ((dd->flags & TDES_FLAGS_CFB) && (dd->flags & TDES_FLAGS_CFB8))
  331. len32 = DIV_ROUND_UP(length, sizeof(u8));
  332. else if ((dd->flags & TDES_FLAGS_CFB) && (dd->flags & TDES_FLAGS_CFB16))
  333. len32 = DIV_ROUND_UP(length, sizeof(u16));
  334. else
  335. len32 = DIV_ROUND_UP(length, sizeof(u32));
  336. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
  337. atmel_tdes_write(dd, TDES_TPR, dma_addr_in);
  338. atmel_tdes_write(dd, TDES_TCR, len32);
  339. atmel_tdes_write(dd, TDES_RPR, dma_addr_out);
  340. atmel_tdes_write(dd, TDES_RCR, len32);
  341. /* Enable Interrupt */
  342. atmel_tdes_write(dd, TDES_IER, TDES_INT_ENDRX);
  343. /* Start DMA transfer */
  344. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTEN | TDES_PTCR_RXTEN);
  345. return 0;
  346. }
  347. static int atmel_tdes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  348. dma_addr_t dma_addr_out, int length)
  349. {
  350. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  351. struct atmel_tdes_dev *dd = ctx->dd;
  352. struct scatterlist sg[2];
  353. struct dma_async_tx_descriptor *in_desc, *out_desc;
  354. dd->dma_size = length;
  355. if (!(dd->flags & TDES_FLAGS_FAST)) {
  356. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  357. DMA_TO_DEVICE);
  358. }
  359. if (dd->flags & TDES_FLAGS_CFB8) {
  360. dd->dma_lch_in.dma_conf.dst_addr_width =
  361. DMA_SLAVE_BUSWIDTH_1_BYTE;
  362. dd->dma_lch_out.dma_conf.src_addr_width =
  363. DMA_SLAVE_BUSWIDTH_1_BYTE;
  364. } else if (dd->flags & TDES_FLAGS_CFB16) {
  365. dd->dma_lch_in.dma_conf.dst_addr_width =
  366. DMA_SLAVE_BUSWIDTH_2_BYTES;
  367. dd->dma_lch_out.dma_conf.src_addr_width =
  368. DMA_SLAVE_BUSWIDTH_2_BYTES;
  369. } else {
  370. dd->dma_lch_in.dma_conf.dst_addr_width =
  371. DMA_SLAVE_BUSWIDTH_4_BYTES;
  372. dd->dma_lch_out.dma_conf.src_addr_width =
  373. DMA_SLAVE_BUSWIDTH_4_BYTES;
  374. }
  375. dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
  376. dmaengine_slave_config(dd->dma_lch_out.chan, &dd->dma_lch_out.dma_conf);
  377. dd->flags |= TDES_FLAGS_DMA;
  378. sg_init_table(&sg[0], 1);
  379. sg_dma_address(&sg[0]) = dma_addr_in;
  380. sg_dma_len(&sg[0]) = length;
  381. sg_init_table(&sg[1], 1);
  382. sg_dma_address(&sg[1]) = dma_addr_out;
  383. sg_dma_len(&sg[1]) = length;
  384. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, &sg[0],
  385. 1, DMA_MEM_TO_DEV,
  386. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  387. if (!in_desc)
  388. return -EINVAL;
  389. out_desc = dmaengine_prep_slave_sg(dd->dma_lch_out.chan, &sg[1],
  390. 1, DMA_DEV_TO_MEM,
  391. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  392. if (!out_desc)
  393. return -EINVAL;
  394. out_desc->callback = atmel_tdes_dma_callback;
  395. out_desc->callback_param = dd;
  396. dmaengine_submit(out_desc);
  397. dma_async_issue_pending(dd->dma_lch_out.chan);
  398. dmaengine_submit(in_desc);
  399. dma_async_issue_pending(dd->dma_lch_in.chan);
  400. return 0;
  401. }
  402. static int atmel_tdes_crypt_start(struct atmel_tdes_dev *dd)
  403. {
  404. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  405. crypto_ablkcipher_reqtfm(dd->req));
  406. int err, fast = 0, in, out;
  407. size_t count;
  408. dma_addr_t addr_in, addr_out;
  409. if ((!dd->in_offset) && (!dd->out_offset)) {
  410. /* check for alignment */
  411. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32)) &&
  412. IS_ALIGNED(dd->in_sg->length, dd->ctx->block_size);
  413. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32)) &&
  414. IS_ALIGNED(dd->out_sg->length, dd->ctx->block_size);
  415. fast = in && out;
  416. if (sg_dma_len(dd->in_sg) != sg_dma_len(dd->out_sg))
  417. fast = 0;
  418. }
  419. if (fast) {
  420. count = min(dd->total, sg_dma_len(dd->in_sg));
  421. count = min(count, sg_dma_len(dd->out_sg));
  422. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  423. if (!err) {
  424. dev_err(dd->dev, "dma_map_sg() error\n");
  425. return -EINVAL;
  426. }
  427. err = dma_map_sg(dd->dev, dd->out_sg, 1,
  428. DMA_FROM_DEVICE);
  429. if (!err) {
  430. dev_err(dd->dev, "dma_map_sg() error\n");
  431. dma_unmap_sg(dd->dev, dd->in_sg, 1,
  432. DMA_TO_DEVICE);
  433. return -EINVAL;
  434. }
  435. addr_in = sg_dma_address(dd->in_sg);
  436. addr_out = sg_dma_address(dd->out_sg);
  437. dd->flags |= TDES_FLAGS_FAST;
  438. } else {
  439. /* use cache buffers */
  440. count = atmel_tdes_sg_copy(&dd->in_sg, &dd->in_offset,
  441. dd->buf_in, dd->buflen, dd->total, 0);
  442. addr_in = dd->dma_addr_in;
  443. addr_out = dd->dma_addr_out;
  444. dd->flags &= ~TDES_FLAGS_FAST;
  445. }
  446. dd->total -= count;
  447. if (dd->caps.has_dma)
  448. err = atmel_tdes_crypt_dma(tfm, addr_in, addr_out, count);
  449. else
  450. err = atmel_tdes_crypt_pdc(tfm, addr_in, addr_out, count);
  451. if (err && (dd->flags & TDES_FLAGS_FAST)) {
  452. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  453. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  454. }
  455. return err;
  456. }
  457. static void atmel_tdes_finish_req(struct atmel_tdes_dev *dd, int err)
  458. {
  459. struct ablkcipher_request *req = dd->req;
  460. clk_disable_unprepare(dd->iclk);
  461. dd->flags &= ~TDES_FLAGS_BUSY;
  462. req->base.complete(&req->base, err);
  463. }
  464. static int atmel_tdes_handle_queue(struct atmel_tdes_dev *dd,
  465. struct ablkcipher_request *req)
  466. {
  467. struct crypto_async_request *async_req, *backlog;
  468. struct atmel_tdes_ctx *ctx;
  469. struct atmel_tdes_reqctx *rctx;
  470. unsigned long flags;
  471. int err, ret = 0;
  472. spin_lock_irqsave(&dd->lock, flags);
  473. if (req)
  474. ret = ablkcipher_enqueue_request(&dd->queue, req);
  475. if (dd->flags & TDES_FLAGS_BUSY) {
  476. spin_unlock_irqrestore(&dd->lock, flags);
  477. return ret;
  478. }
  479. backlog = crypto_get_backlog(&dd->queue);
  480. async_req = crypto_dequeue_request(&dd->queue);
  481. if (async_req)
  482. dd->flags |= TDES_FLAGS_BUSY;
  483. spin_unlock_irqrestore(&dd->lock, flags);
  484. if (!async_req)
  485. return ret;
  486. if (backlog)
  487. backlog->complete(backlog, -EINPROGRESS);
  488. req = ablkcipher_request_cast(async_req);
  489. /* assign new request to device */
  490. dd->req = req;
  491. dd->total = req->nbytes;
  492. dd->in_offset = 0;
  493. dd->in_sg = req->src;
  494. dd->out_offset = 0;
  495. dd->out_sg = req->dst;
  496. rctx = ablkcipher_request_ctx(req);
  497. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  498. rctx->mode &= TDES_FLAGS_MODE_MASK;
  499. dd->flags = (dd->flags & ~TDES_FLAGS_MODE_MASK) | rctx->mode;
  500. dd->ctx = ctx;
  501. ctx->dd = dd;
  502. err = atmel_tdes_write_ctrl(dd);
  503. if (!err)
  504. err = atmel_tdes_crypt_start(dd);
  505. if (err) {
  506. /* des_task will not finish it, so do it here */
  507. atmel_tdes_finish_req(dd, err);
  508. tasklet_schedule(&dd->queue_task);
  509. }
  510. return ret;
  511. }
  512. static int atmel_tdes_crypt_dma_stop(struct atmel_tdes_dev *dd)
  513. {
  514. int err = -EINVAL;
  515. size_t count;
  516. if (dd->flags & TDES_FLAGS_DMA) {
  517. err = 0;
  518. if (dd->flags & TDES_FLAGS_FAST) {
  519. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  520. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  521. } else {
  522. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  523. dd->dma_size, DMA_FROM_DEVICE);
  524. /* copy data */
  525. count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
  526. dd->buf_out, dd->buflen, dd->dma_size, 1);
  527. if (count != dd->dma_size) {
  528. err = -EINVAL;
  529. pr_err("not all data converted: %u\n", count);
  530. }
  531. }
  532. }
  533. return err;
  534. }
  535. static int atmel_tdes_crypt(struct ablkcipher_request *req, unsigned long mode)
  536. {
  537. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(
  538. crypto_ablkcipher_reqtfm(req));
  539. struct atmel_tdes_reqctx *rctx = ablkcipher_request_ctx(req);
  540. if (mode & TDES_FLAGS_CFB8) {
  541. if (!IS_ALIGNED(req->nbytes, CFB8_BLOCK_SIZE)) {
  542. pr_err("request size is not exact amount of CFB8 blocks\n");
  543. return -EINVAL;
  544. }
  545. ctx->block_size = CFB8_BLOCK_SIZE;
  546. } else if (mode & TDES_FLAGS_CFB16) {
  547. if (!IS_ALIGNED(req->nbytes, CFB16_BLOCK_SIZE)) {
  548. pr_err("request size is not exact amount of CFB16 blocks\n");
  549. return -EINVAL;
  550. }
  551. ctx->block_size = CFB16_BLOCK_SIZE;
  552. } else if (mode & TDES_FLAGS_CFB32) {
  553. if (!IS_ALIGNED(req->nbytes, CFB32_BLOCK_SIZE)) {
  554. pr_err("request size is not exact amount of CFB32 blocks\n");
  555. return -EINVAL;
  556. }
  557. ctx->block_size = CFB32_BLOCK_SIZE;
  558. } else {
  559. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  560. pr_err("request size is not exact amount of DES blocks\n");
  561. return -EINVAL;
  562. }
  563. ctx->block_size = DES_BLOCK_SIZE;
  564. }
  565. rctx->mode = mode;
  566. return atmel_tdes_handle_queue(ctx->dd, req);
  567. }
  568. static bool atmel_tdes_filter(struct dma_chan *chan, void *slave)
  569. {
  570. struct at_dma_slave *sl = slave;
  571. if (sl && sl->dma_dev == chan->device->dev) {
  572. chan->private = sl;
  573. return true;
  574. } else {
  575. return false;
  576. }
  577. }
  578. static int atmel_tdes_dma_init(struct atmel_tdes_dev *dd,
  579. struct crypto_platform_data *pdata)
  580. {
  581. int err = -ENOMEM;
  582. dma_cap_mask_t mask_in, mask_out;
  583. if (pdata && pdata->dma_slave->txdata.dma_dev &&
  584. pdata->dma_slave->rxdata.dma_dev) {
  585. /* Try to grab 2 DMA channels */
  586. dma_cap_zero(mask_in);
  587. dma_cap_set(DMA_SLAVE, mask_in);
  588. dd->dma_lch_in.chan = dma_request_channel(mask_in,
  589. atmel_tdes_filter, &pdata->dma_slave->rxdata);
  590. if (!dd->dma_lch_in.chan)
  591. goto err_dma_in;
  592. dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
  593. dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
  594. TDES_IDATA1R;
  595. dd->dma_lch_in.dma_conf.src_maxburst = 1;
  596. dd->dma_lch_in.dma_conf.src_addr_width =
  597. DMA_SLAVE_BUSWIDTH_4_BYTES;
  598. dd->dma_lch_in.dma_conf.dst_maxburst = 1;
  599. dd->dma_lch_in.dma_conf.dst_addr_width =
  600. DMA_SLAVE_BUSWIDTH_4_BYTES;
  601. dd->dma_lch_in.dma_conf.device_fc = false;
  602. dma_cap_zero(mask_out);
  603. dma_cap_set(DMA_SLAVE, mask_out);
  604. dd->dma_lch_out.chan = dma_request_channel(mask_out,
  605. atmel_tdes_filter, &pdata->dma_slave->txdata);
  606. if (!dd->dma_lch_out.chan)
  607. goto err_dma_out;
  608. dd->dma_lch_out.dma_conf.direction = DMA_DEV_TO_MEM;
  609. dd->dma_lch_out.dma_conf.src_addr = dd->phys_base +
  610. TDES_ODATA1R;
  611. dd->dma_lch_out.dma_conf.src_maxburst = 1;
  612. dd->dma_lch_out.dma_conf.src_addr_width =
  613. DMA_SLAVE_BUSWIDTH_4_BYTES;
  614. dd->dma_lch_out.dma_conf.dst_maxburst = 1;
  615. dd->dma_lch_out.dma_conf.dst_addr_width =
  616. DMA_SLAVE_BUSWIDTH_4_BYTES;
  617. dd->dma_lch_out.dma_conf.device_fc = false;
  618. return 0;
  619. } else {
  620. return -ENODEV;
  621. }
  622. err_dma_out:
  623. dma_release_channel(dd->dma_lch_in.chan);
  624. err_dma_in:
  625. return err;
  626. }
  627. static void atmel_tdes_dma_cleanup(struct atmel_tdes_dev *dd)
  628. {
  629. dma_release_channel(dd->dma_lch_in.chan);
  630. dma_release_channel(dd->dma_lch_out.chan);
  631. }
  632. static int atmel_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  633. unsigned int keylen)
  634. {
  635. u32 tmp[DES_EXPKEY_WORDS];
  636. int err;
  637. struct crypto_tfm *ctfm = crypto_ablkcipher_tfm(tfm);
  638. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  639. if (keylen != DES_KEY_SIZE) {
  640. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  641. return -EINVAL;
  642. }
  643. err = des_ekey(tmp, key);
  644. if (err == 0 && (ctfm->crt_flags & CRYPTO_TFM_REQ_WEAK_KEY)) {
  645. ctfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
  646. return -EINVAL;
  647. }
  648. memcpy(ctx->key, key, keylen);
  649. ctx->keylen = keylen;
  650. return 0;
  651. }
  652. static int atmel_tdes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  653. unsigned int keylen)
  654. {
  655. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  656. const char *alg_name;
  657. alg_name = crypto_tfm_alg_name(crypto_ablkcipher_tfm(tfm));
  658. /*
  659. * HW bug in cfb 3-keys mode.
  660. */
  661. if (!ctx->dd->caps.has_cfb_3keys && strstr(alg_name, "cfb")
  662. && (keylen != 2*DES_KEY_SIZE)) {
  663. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  664. return -EINVAL;
  665. } else if ((keylen != 2*DES_KEY_SIZE) && (keylen != 3*DES_KEY_SIZE)) {
  666. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  667. return -EINVAL;
  668. }
  669. memcpy(ctx->key, key, keylen);
  670. ctx->keylen = keylen;
  671. return 0;
  672. }
  673. static int atmel_tdes_ecb_encrypt(struct ablkcipher_request *req)
  674. {
  675. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT);
  676. }
  677. static int atmel_tdes_ecb_decrypt(struct ablkcipher_request *req)
  678. {
  679. return atmel_tdes_crypt(req, 0);
  680. }
  681. static int atmel_tdes_cbc_encrypt(struct ablkcipher_request *req)
  682. {
  683. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CBC);
  684. }
  685. static int atmel_tdes_cbc_decrypt(struct ablkcipher_request *req)
  686. {
  687. return atmel_tdes_crypt(req, TDES_FLAGS_CBC);
  688. }
  689. static int atmel_tdes_cfb_encrypt(struct ablkcipher_request *req)
  690. {
  691. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB);
  692. }
  693. static int atmel_tdes_cfb_decrypt(struct ablkcipher_request *req)
  694. {
  695. return atmel_tdes_crypt(req, TDES_FLAGS_CFB);
  696. }
  697. static int atmel_tdes_cfb8_encrypt(struct ablkcipher_request *req)
  698. {
  699. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  700. TDES_FLAGS_CFB8);
  701. }
  702. static int atmel_tdes_cfb8_decrypt(struct ablkcipher_request *req)
  703. {
  704. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB8);
  705. }
  706. static int atmel_tdes_cfb16_encrypt(struct ablkcipher_request *req)
  707. {
  708. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  709. TDES_FLAGS_CFB16);
  710. }
  711. static int atmel_tdes_cfb16_decrypt(struct ablkcipher_request *req)
  712. {
  713. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB16);
  714. }
  715. static int atmel_tdes_cfb32_encrypt(struct ablkcipher_request *req)
  716. {
  717. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  718. TDES_FLAGS_CFB32);
  719. }
  720. static int atmel_tdes_cfb32_decrypt(struct ablkcipher_request *req)
  721. {
  722. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB32);
  723. }
  724. static int atmel_tdes_ofb_encrypt(struct ablkcipher_request *req)
  725. {
  726. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_OFB);
  727. }
  728. static int atmel_tdes_ofb_decrypt(struct ablkcipher_request *req)
  729. {
  730. return atmel_tdes_crypt(req, TDES_FLAGS_OFB);
  731. }
  732. static int atmel_tdes_cra_init(struct crypto_tfm *tfm)
  733. {
  734. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  735. struct atmel_tdes_dev *dd;
  736. tfm->crt_ablkcipher.reqsize = sizeof(struct atmel_tdes_reqctx);
  737. dd = atmel_tdes_find_dev(ctx);
  738. if (!dd)
  739. return -ENODEV;
  740. return 0;
  741. }
  742. static void atmel_tdes_cra_exit(struct crypto_tfm *tfm)
  743. {
  744. }
  745. static struct crypto_alg tdes_algs[] = {
  746. {
  747. .cra_name = "ecb(des)",
  748. .cra_driver_name = "atmel-ecb-des",
  749. .cra_priority = 100,
  750. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  751. .cra_blocksize = DES_BLOCK_SIZE,
  752. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  753. .cra_alignmask = 0x7,
  754. .cra_type = &crypto_ablkcipher_type,
  755. .cra_module = THIS_MODULE,
  756. .cra_init = atmel_tdes_cra_init,
  757. .cra_exit = atmel_tdes_cra_exit,
  758. .cra_u.ablkcipher = {
  759. .min_keysize = DES_KEY_SIZE,
  760. .max_keysize = DES_KEY_SIZE,
  761. .setkey = atmel_des_setkey,
  762. .encrypt = atmel_tdes_ecb_encrypt,
  763. .decrypt = atmel_tdes_ecb_decrypt,
  764. }
  765. },
  766. {
  767. .cra_name = "cbc(des)",
  768. .cra_driver_name = "atmel-cbc-des",
  769. .cra_priority = 100,
  770. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  771. .cra_blocksize = DES_BLOCK_SIZE,
  772. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  773. .cra_alignmask = 0x7,
  774. .cra_type = &crypto_ablkcipher_type,
  775. .cra_module = THIS_MODULE,
  776. .cra_init = atmel_tdes_cra_init,
  777. .cra_exit = atmel_tdes_cra_exit,
  778. .cra_u.ablkcipher = {
  779. .min_keysize = DES_KEY_SIZE,
  780. .max_keysize = DES_KEY_SIZE,
  781. .ivsize = DES_BLOCK_SIZE,
  782. .setkey = atmel_des_setkey,
  783. .encrypt = atmel_tdes_cbc_encrypt,
  784. .decrypt = atmel_tdes_cbc_decrypt,
  785. }
  786. },
  787. {
  788. .cra_name = "cfb(des)",
  789. .cra_driver_name = "atmel-cfb-des",
  790. .cra_priority = 100,
  791. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  792. .cra_blocksize = DES_BLOCK_SIZE,
  793. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  794. .cra_alignmask = 0x7,
  795. .cra_type = &crypto_ablkcipher_type,
  796. .cra_module = THIS_MODULE,
  797. .cra_init = atmel_tdes_cra_init,
  798. .cra_exit = atmel_tdes_cra_exit,
  799. .cra_u.ablkcipher = {
  800. .min_keysize = DES_KEY_SIZE,
  801. .max_keysize = DES_KEY_SIZE,
  802. .ivsize = DES_BLOCK_SIZE,
  803. .setkey = atmel_des_setkey,
  804. .encrypt = atmel_tdes_cfb_encrypt,
  805. .decrypt = atmel_tdes_cfb_decrypt,
  806. }
  807. },
  808. {
  809. .cra_name = "cfb8(des)",
  810. .cra_driver_name = "atmel-cfb8-des",
  811. .cra_priority = 100,
  812. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  813. .cra_blocksize = CFB8_BLOCK_SIZE,
  814. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  815. .cra_alignmask = 0,
  816. .cra_type = &crypto_ablkcipher_type,
  817. .cra_module = THIS_MODULE,
  818. .cra_init = atmel_tdes_cra_init,
  819. .cra_exit = atmel_tdes_cra_exit,
  820. .cra_u.ablkcipher = {
  821. .min_keysize = DES_KEY_SIZE,
  822. .max_keysize = DES_KEY_SIZE,
  823. .ivsize = DES_BLOCK_SIZE,
  824. .setkey = atmel_des_setkey,
  825. .encrypt = atmel_tdes_cfb8_encrypt,
  826. .decrypt = atmel_tdes_cfb8_decrypt,
  827. }
  828. },
  829. {
  830. .cra_name = "cfb16(des)",
  831. .cra_driver_name = "atmel-cfb16-des",
  832. .cra_priority = 100,
  833. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  834. .cra_blocksize = CFB16_BLOCK_SIZE,
  835. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  836. .cra_alignmask = 0x1,
  837. .cra_type = &crypto_ablkcipher_type,
  838. .cra_module = THIS_MODULE,
  839. .cra_init = atmel_tdes_cra_init,
  840. .cra_exit = atmel_tdes_cra_exit,
  841. .cra_u.ablkcipher = {
  842. .min_keysize = DES_KEY_SIZE,
  843. .max_keysize = DES_KEY_SIZE,
  844. .ivsize = DES_BLOCK_SIZE,
  845. .setkey = atmel_des_setkey,
  846. .encrypt = atmel_tdes_cfb16_encrypt,
  847. .decrypt = atmel_tdes_cfb16_decrypt,
  848. }
  849. },
  850. {
  851. .cra_name = "cfb32(des)",
  852. .cra_driver_name = "atmel-cfb32-des",
  853. .cra_priority = 100,
  854. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  855. .cra_blocksize = CFB32_BLOCK_SIZE,
  856. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  857. .cra_alignmask = 0x3,
  858. .cra_type = &crypto_ablkcipher_type,
  859. .cra_module = THIS_MODULE,
  860. .cra_init = atmel_tdes_cra_init,
  861. .cra_exit = atmel_tdes_cra_exit,
  862. .cra_u.ablkcipher = {
  863. .min_keysize = DES_KEY_SIZE,
  864. .max_keysize = DES_KEY_SIZE,
  865. .ivsize = DES_BLOCK_SIZE,
  866. .setkey = atmel_des_setkey,
  867. .encrypt = atmel_tdes_cfb32_encrypt,
  868. .decrypt = atmel_tdes_cfb32_decrypt,
  869. }
  870. },
  871. {
  872. .cra_name = "ofb(des)",
  873. .cra_driver_name = "atmel-ofb-des",
  874. .cra_priority = 100,
  875. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  876. .cra_blocksize = DES_BLOCK_SIZE,
  877. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  878. .cra_alignmask = 0x7,
  879. .cra_type = &crypto_ablkcipher_type,
  880. .cra_module = THIS_MODULE,
  881. .cra_init = atmel_tdes_cra_init,
  882. .cra_exit = atmel_tdes_cra_exit,
  883. .cra_u.ablkcipher = {
  884. .min_keysize = DES_KEY_SIZE,
  885. .max_keysize = DES_KEY_SIZE,
  886. .ivsize = DES_BLOCK_SIZE,
  887. .setkey = atmel_des_setkey,
  888. .encrypt = atmel_tdes_ofb_encrypt,
  889. .decrypt = atmel_tdes_ofb_decrypt,
  890. }
  891. },
  892. {
  893. .cra_name = "ecb(des3_ede)",
  894. .cra_driver_name = "atmel-ecb-tdes",
  895. .cra_priority = 100,
  896. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  897. .cra_blocksize = DES_BLOCK_SIZE,
  898. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  899. .cra_alignmask = 0x7,
  900. .cra_type = &crypto_ablkcipher_type,
  901. .cra_module = THIS_MODULE,
  902. .cra_init = atmel_tdes_cra_init,
  903. .cra_exit = atmel_tdes_cra_exit,
  904. .cra_u.ablkcipher = {
  905. .min_keysize = 2 * DES_KEY_SIZE,
  906. .max_keysize = 3 * DES_KEY_SIZE,
  907. .setkey = atmel_tdes_setkey,
  908. .encrypt = atmel_tdes_ecb_encrypt,
  909. .decrypt = atmel_tdes_ecb_decrypt,
  910. }
  911. },
  912. {
  913. .cra_name = "cbc(des3_ede)",
  914. .cra_driver_name = "atmel-cbc-tdes",
  915. .cra_priority = 100,
  916. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  917. .cra_blocksize = DES_BLOCK_SIZE,
  918. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  919. .cra_alignmask = 0x7,
  920. .cra_type = &crypto_ablkcipher_type,
  921. .cra_module = THIS_MODULE,
  922. .cra_init = atmel_tdes_cra_init,
  923. .cra_exit = atmel_tdes_cra_exit,
  924. .cra_u.ablkcipher = {
  925. .min_keysize = 2*DES_KEY_SIZE,
  926. .max_keysize = 3*DES_KEY_SIZE,
  927. .ivsize = DES_BLOCK_SIZE,
  928. .setkey = atmel_tdes_setkey,
  929. .encrypt = atmel_tdes_cbc_encrypt,
  930. .decrypt = atmel_tdes_cbc_decrypt,
  931. }
  932. },
  933. {
  934. .cra_name = "cfb(des3_ede)",
  935. .cra_driver_name = "atmel-cfb-tdes",
  936. .cra_priority = 100,
  937. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  938. .cra_blocksize = DES_BLOCK_SIZE,
  939. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  940. .cra_alignmask = 0x7,
  941. .cra_type = &crypto_ablkcipher_type,
  942. .cra_module = THIS_MODULE,
  943. .cra_init = atmel_tdes_cra_init,
  944. .cra_exit = atmel_tdes_cra_exit,
  945. .cra_u.ablkcipher = {
  946. .min_keysize = 2*DES_KEY_SIZE,
  947. .max_keysize = 2*DES_KEY_SIZE,
  948. .ivsize = DES_BLOCK_SIZE,
  949. .setkey = atmel_tdes_setkey,
  950. .encrypt = atmel_tdes_cfb_encrypt,
  951. .decrypt = atmel_tdes_cfb_decrypt,
  952. }
  953. },
  954. {
  955. .cra_name = "cfb8(des3_ede)",
  956. .cra_driver_name = "atmel-cfb8-tdes",
  957. .cra_priority = 100,
  958. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  959. .cra_blocksize = CFB8_BLOCK_SIZE,
  960. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  961. .cra_alignmask = 0,
  962. .cra_type = &crypto_ablkcipher_type,
  963. .cra_module = THIS_MODULE,
  964. .cra_init = atmel_tdes_cra_init,
  965. .cra_exit = atmel_tdes_cra_exit,
  966. .cra_u.ablkcipher = {
  967. .min_keysize = 2*DES_KEY_SIZE,
  968. .max_keysize = 2*DES_KEY_SIZE,
  969. .ivsize = DES_BLOCK_SIZE,
  970. .setkey = atmel_tdes_setkey,
  971. .encrypt = atmel_tdes_cfb8_encrypt,
  972. .decrypt = atmel_tdes_cfb8_decrypt,
  973. }
  974. },
  975. {
  976. .cra_name = "cfb16(des3_ede)",
  977. .cra_driver_name = "atmel-cfb16-tdes",
  978. .cra_priority = 100,
  979. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  980. .cra_blocksize = CFB16_BLOCK_SIZE,
  981. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  982. .cra_alignmask = 0x1,
  983. .cra_type = &crypto_ablkcipher_type,
  984. .cra_module = THIS_MODULE,
  985. .cra_init = atmel_tdes_cra_init,
  986. .cra_exit = atmel_tdes_cra_exit,
  987. .cra_u.ablkcipher = {
  988. .min_keysize = 2*DES_KEY_SIZE,
  989. .max_keysize = 2*DES_KEY_SIZE,
  990. .ivsize = DES_BLOCK_SIZE,
  991. .setkey = atmel_tdes_setkey,
  992. .encrypt = atmel_tdes_cfb16_encrypt,
  993. .decrypt = atmel_tdes_cfb16_decrypt,
  994. }
  995. },
  996. {
  997. .cra_name = "cfb32(des3_ede)",
  998. .cra_driver_name = "atmel-cfb32-tdes",
  999. .cra_priority = 100,
  1000. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  1001. .cra_blocksize = CFB32_BLOCK_SIZE,
  1002. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  1003. .cra_alignmask = 0x3,
  1004. .cra_type = &crypto_ablkcipher_type,
  1005. .cra_module = THIS_MODULE,
  1006. .cra_init = atmel_tdes_cra_init,
  1007. .cra_exit = atmel_tdes_cra_exit,
  1008. .cra_u.ablkcipher = {
  1009. .min_keysize = 2*DES_KEY_SIZE,
  1010. .max_keysize = 2*DES_KEY_SIZE,
  1011. .ivsize = DES_BLOCK_SIZE,
  1012. .setkey = atmel_tdes_setkey,
  1013. .encrypt = atmel_tdes_cfb32_encrypt,
  1014. .decrypt = atmel_tdes_cfb32_decrypt,
  1015. }
  1016. },
  1017. {
  1018. .cra_name = "ofb(des3_ede)",
  1019. .cra_driver_name = "atmel-ofb-tdes",
  1020. .cra_priority = 100,
  1021. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  1022. .cra_blocksize = DES_BLOCK_SIZE,
  1023. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  1024. .cra_alignmask = 0x7,
  1025. .cra_type = &crypto_ablkcipher_type,
  1026. .cra_module = THIS_MODULE,
  1027. .cra_init = atmel_tdes_cra_init,
  1028. .cra_exit = atmel_tdes_cra_exit,
  1029. .cra_u.ablkcipher = {
  1030. .min_keysize = 2*DES_KEY_SIZE,
  1031. .max_keysize = 3*DES_KEY_SIZE,
  1032. .ivsize = DES_BLOCK_SIZE,
  1033. .setkey = atmel_tdes_setkey,
  1034. .encrypt = atmel_tdes_ofb_encrypt,
  1035. .decrypt = atmel_tdes_ofb_decrypt,
  1036. }
  1037. },
  1038. };
  1039. static void atmel_tdes_queue_task(unsigned long data)
  1040. {
  1041. struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *)data;
  1042. atmel_tdes_handle_queue(dd, NULL);
  1043. }
  1044. static void atmel_tdes_done_task(unsigned long data)
  1045. {
  1046. struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *) data;
  1047. int err;
  1048. if (!(dd->flags & TDES_FLAGS_DMA))
  1049. err = atmel_tdes_crypt_pdc_stop(dd);
  1050. else
  1051. err = atmel_tdes_crypt_dma_stop(dd);
  1052. err = dd->err ? : err;
  1053. if (dd->total && !err) {
  1054. if (dd->flags & TDES_FLAGS_FAST) {
  1055. dd->in_sg = sg_next(dd->in_sg);
  1056. dd->out_sg = sg_next(dd->out_sg);
  1057. if (!dd->in_sg || !dd->out_sg)
  1058. err = -EINVAL;
  1059. }
  1060. if (!err)
  1061. err = atmel_tdes_crypt_start(dd);
  1062. if (!err)
  1063. return; /* DMA started. Not fininishing. */
  1064. }
  1065. atmel_tdes_finish_req(dd, err);
  1066. atmel_tdes_handle_queue(dd, NULL);
  1067. }
  1068. static irqreturn_t atmel_tdes_irq(int irq, void *dev_id)
  1069. {
  1070. struct atmel_tdes_dev *tdes_dd = dev_id;
  1071. u32 reg;
  1072. reg = atmel_tdes_read(tdes_dd, TDES_ISR);
  1073. if (reg & atmel_tdes_read(tdes_dd, TDES_IMR)) {
  1074. atmel_tdes_write(tdes_dd, TDES_IDR, reg);
  1075. if (TDES_FLAGS_BUSY & tdes_dd->flags)
  1076. tasklet_schedule(&tdes_dd->done_task);
  1077. else
  1078. dev_warn(tdes_dd->dev, "TDES interrupt when no active requests.\n");
  1079. return IRQ_HANDLED;
  1080. }
  1081. return IRQ_NONE;
  1082. }
  1083. static void atmel_tdes_unregister_algs(struct atmel_tdes_dev *dd)
  1084. {
  1085. int i;
  1086. for (i = 0; i < ARRAY_SIZE(tdes_algs); i++)
  1087. crypto_unregister_alg(&tdes_algs[i]);
  1088. }
  1089. static int atmel_tdes_register_algs(struct atmel_tdes_dev *dd)
  1090. {
  1091. int err, i, j;
  1092. for (i = 0; i < ARRAY_SIZE(tdes_algs); i++) {
  1093. err = crypto_register_alg(&tdes_algs[i]);
  1094. if (err)
  1095. goto err_tdes_algs;
  1096. }
  1097. return 0;
  1098. err_tdes_algs:
  1099. for (j = 0; j < i; j++)
  1100. crypto_unregister_alg(&tdes_algs[j]);
  1101. return err;
  1102. }
  1103. static void atmel_tdes_get_cap(struct atmel_tdes_dev *dd)
  1104. {
  1105. dd->caps.has_dma = 0;
  1106. dd->caps.has_cfb_3keys = 0;
  1107. /* keep only major version number */
  1108. switch (dd->hw_version & 0xf00) {
  1109. case 0x700:
  1110. dd->caps.has_dma = 1;
  1111. dd->caps.has_cfb_3keys = 1;
  1112. break;
  1113. case 0x600:
  1114. break;
  1115. default:
  1116. dev_warn(dd->dev,
  1117. "Unmanaged tdes version, set minimum capabilities\n");
  1118. break;
  1119. }
  1120. }
  1121. static int atmel_tdes_probe(struct platform_device *pdev)
  1122. {
  1123. struct atmel_tdes_dev *tdes_dd;
  1124. struct crypto_platform_data *pdata;
  1125. struct device *dev = &pdev->dev;
  1126. struct resource *tdes_res;
  1127. unsigned long tdes_phys_size;
  1128. int err;
  1129. tdes_dd = kzalloc(sizeof(struct atmel_tdes_dev), GFP_KERNEL);
  1130. if (tdes_dd == NULL) {
  1131. dev_err(dev, "unable to alloc data struct.\n");
  1132. err = -ENOMEM;
  1133. goto tdes_dd_err;
  1134. }
  1135. tdes_dd->dev = dev;
  1136. platform_set_drvdata(pdev, tdes_dd);
  1137. INIT_LIST_HEAD(&tdes_dd->list);
  1138. tasklet_init(&tdes_dd->done_task, atmel_tdes_done_task,
  1139. (unsigned long)tdes_dd);
  1140. tasklet_init(&tdes_dd->queue_task, atmel_tdes_queue_task,
  1141. (unsigned long)tdes_dd);
  1142. crypto_init_queue(&tdes_dd->queue, ATMEL_TDES_QUEUE_LENGTH);
  1143. tdes_dd->irq = -1;
  1144. /* Get the base address */
  1145. tdes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1146. if (!tdes_res) {
  1147. dev_err(dev, "no MEM resource info\n");
  1148. err = -ENODEV;
  1149. goto res_err;
  1150. }
  1151. tdes_dd->phys_base = tdes_res->start;
  1152. tdes_phys_size = resource_size(tdes_res);
  1153. /* Get the IRQ */
  1154. tdes_dd->irq = platform_get_irq(pdev, 0);
  1155. if (tdes_dd->irq < 0) {
  1156. dev_err(dev, "no IRQ resource info\n");
  1157. err = tdes_dd->irq;
  1158. goto res_err;
  1159. }
  1160. err = request_irq(tdes_dd->irq, atmel_tdes_irq, IRQF_SHARED,
  1161. "atmel-tdes", tdes_dd);
  1162. if (err) {
  1163. dev_err(dev, "unable to request tdes irq.\n");
  1164. goto tdes_irq_err;
  1165. }
  1166. /* Initializing the clock */
  1167. tdes_dd->iclk = clk_get(&pdev->dev, "tdes_clk");
  1168. if (IS_ERR(tdes_dd->iclk)) {
  1169. dev_err(dev, "clock intialization failed.\n");
  1170. err = PTR_ERR(tdes_dd->iclk);
  1171. goto clk_err;
  1172. }
  1173. tdes_dd->io_base = ioremap(tdes_dd->phys_base, tdes_phys_size);
  1174. if (!tdes_dd->io_base) {
  1175. dev_err(dev, "can't ioremap\n");
  1176. err = -ENOMEM;
  1177. goto tdes_io_err;
  1178. }
  1179. atmel_tdes_hw_version_init(tdes_dd);
  1180. atmel_tdes_get_cap(tdes_dd);
  1181. err = atmel_tdes_buff_init(tdes_dd);
  1182. if (err)
  1183. goto err_tdes_buff;
  1184. if (tdes_dd->caps.has_dma) {
  1185. pdata = pdev->dev.platform_data;
  1186. if (!pdata) {
  1187. dev_err(&pdev->dev, "platform data not available\n");
  1188. err = -ENXIO;
  1189. goto err_pdata;
  1190. }
  1191. err = atmel_tdes_dma_init(tdes_dd, pdata);
  1192. if (err)
  1193. goto err_tdes_dma;
  1194. }
  1195. spin_lock(&atmel_tdes.lock);
  1196. list_add_tail(&tdes_dd->list, &atmel_tdes.dev_list);
  1197. spin_unlock(&atmel_tdes.lock);
  1198. err = atmel_tdes_register_algs(tdes_dd);
  1199. if (err)
  1200. goto err_algs;
  1201. dev_info(dev, "Atmel DES/TDES\n");
  1202. return 0;
  1203. err_algs:
  1204. spin_lock(&atmel_tdes.lock);
  1205. list_del(&tdes_dd->list);
  1206. spin_unlock(&atmel_tdes.lock);
  1207. if (tdes_dd->caps.has_dma)
  1208. atmel_tdes_dma_cleanup(tdes_dd);
  1209. err_tdes_dma:
  1210. err_pdata:
  1211. atmel_tdes_buff_cleanup(tdes_dd);
  1212. err_tdes_buff:
  1213. iounmap(tdes_dd->io_base);
  1214. tdes_io_err:
  1215. clk_put(tdes_dd->iclk);
  1216. clk_err:
  1217. free_irq(tdes_dd->irq, tdes_dd);
  1218. tdes_irq_err:
  1219. res_err:
  1220. tasklet_kill(&tdes_dd->done_task);
  1221. tasklet_kill(&tdes_dd->queue_task);
  1222. kfree(tdes_dd);
  1223. tdes_dd = NULL;
  1224. tdes_dd_err:
  1225. dev_err(dev, "initialization failed.\n");
  1226. return err;
  1227. }
  1228. static int atmel_tdes_remove(struct platform_device *pdev)
  1229. {
  1230. static struct atmel_tdes_dev *tdes_dd;
  1231. tdes_dd = platform_get_drvdata(pdev);
  1232. if (!tdes_dd)
  1233. return -ENODEV;
  1234. spin_lock(&atmel_tdes.lock);
  1235. list_del(&tdes_dd->list);
  1236. spin_unlock(&atmel_tdes.lock);
  1237. atmel_tdes_unregister_algs(tdes_dd);
  1238. tasklet_kill(&tdes_dd->done_task);
  1239. tasklet_kill(&tdes_dd->queue_task);
  1240. if (tdes_dd->caps.has_dma)
  1241. atmel_tdes_dma_cleanup(tdes_dd);
  1242. atmel_tdes_buff_cleanup(tdes_dd);
  1243. iounmap(tdes_dd->io_base);
  1244. clk_put(tdes_dd->iclk);
  1245. if (tdes_dd->irq >= 0)
  1246. free_irq(tdes_dd->irq, tdes_dd);
  1247. kfree(tdes_dd);
  1248. tdes_dd = NULL;
  1249. return 0;
  1250. }
  1251. static struct platform_driver atmel_tdes_driver = {
  1252. .probe = atmel_tdes_probe,
  1253. .remove = atmel_tdes_remove,
  1254. .driver = {
  1255. .name = "atmel_tdes",
  1256. .owner = THIS_MODULE,
  1257. },
  1258. };
  1259. module_platform_driver(atmel_tdes_driver);
  1260. MODULE_DESCRIPTION("Atmel DES/TDES hw acceleration support.");
  1261. MODULE_LICENSE("GPL v2");
  1262. MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");