clk-tegra20.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/tegra.h>
  23. #include <linux/delay.h>
  24. #include "clk.h"
  25. #define RST_DEVICES_L 0x004
  26. #define RST_DEVICES_H 0x008
  27. #define RST_DEVICES_U 0x00c
  28. #define RST_DEVICES_SET_L 0x300
  29. #define RST_DEVICES_CLR_L 0x304
  30. #define RST_DEVICES_SET_H 0x308
  31. #define RST_DEVICES_CLR_H 0x30c
  32. #define RST_DEVICES_SET_U 0x310
  33. #define RST_DEVICES_CLR_U 0x314
  34. #define RST_DEVICES_NUM 3
  35. #define CLK_OUT_ENB_L 0x010
  36. #define CLK_OUT_ENB_H 0x014
  37. #define CLK_OUT_ENB_U 0x018
  38. #define CLK_OUT_ENB_SET_L 0x320
  39. #define CLK_OUT_ENB_CLR_L 0x324
  40. #define CLK_OUT_ENB_SET_H 0x328
  41. #define CLK_OUT_ENB_CLR_H 0x32c
  42. #define CLK_OUT_ENB_SET_U 0x330
  43. #define CLK_OUT_ENB_CLR_U 0x334
  44. #define CLK_OUT_ENB_NUM 3
  45. #define OSC_CTRL 0x50
  46. #define OSC_CTRL_OSC_FREQ_MASK (3<<30)
  47. #define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
  48. #define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
  49. #define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
  50. #define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
  51. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  52. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
  53. #define OSC_CTRL_PLL_REF_DIV_1 (0<<28)
  54. #define OSC_CTRL_PLL_REF_DIV_2 (1<<28)
  55. #define OSC_CTRL_PLL_REF_DIV_4 (2<<28)
  56. #define OSC_FREQ_DET 0x58
  57. #define OSC_FREQ_DET_TRIG (1<<31)
  58. #define OSC_FREQ_DET_STATUS 0x5c
  59. #define OSC_FREQ_DET_BUSY (1<<31)
  60. #define OSC_FREQ_DET_CNT_MASK 0xFFFF
  61. #define PLLS_BASE 0xf0
  62. #define PLLS_MISC 0xf4
  63. #define PLLC_BASE 0x80
  64. #define PLLC_MISC 0x8c
  65. #define PLLM_BASE 0x90
  66. #define PLLM_MISC 0x9c
  67. #define PLLP_BASE 0xa0
  68. #define PLLP_MISC 0xac
  69. #define PLLA_BASE 0xb0
  70. #define PLLA_MISC 0xbc
  71. #define PLLU_BASE 0xc0
  72. #define PLLU_MISC 0xcc
  73. #define PLLD_BASE 0xd0
  74. #define PLLD_MISC 0xdc
  75. #define PLLX_BASE 0xe0
  76. #define PLLX_MISC 0xe4
  77. #define PLLE_BASE 0xe8
  78. #define PLLE_MISC 0xec
  79. #define PLL_BASE_LOCK BIT(27)
  80. #define PLLE_MISC_LOCK BIT(11)
  81. #define PLL_MISC_LOCK_ENABLE 18
  82. #define PLLDU_MISC_LOCK_ENABLE 22
  83. #define PLLE_MISC_LOCK_ENABLE 9
  84. #define PLLC_OUT 0x84
  85. #define PLLM_OUT 0x94
  86. #define PLLP_OUTA 0xa4
  87. #define PLLP_OUTB 0xa8
  88. #define PLLA_OUT 0xb4
  89. #define CCLK_BURST_POLICY 0x20
  90. #define SUPER_CCLK_DIVIDER 0x24
  91. #define SCLK_BURST_POLICY 0x28
  92. #define SUPER_SCLK_DIVIDER 0x2c
  93. #define CLK_SYSTEM_RATE 0x30
  94. #define CCLK_BURST_POLICY_SHIFT 28
  95. #define CCLK_RUN_POLICY_SHIFT 4
  96. #define CCLK_IDLE_POLICY_SHIFT 0
  97. #define CCLK_IDLE_POLICY 1
  98. #define CCLK_RUN_POLICY 2
  99. #define CCLK_BURST_POLICY_PLLX 8
  100. #define CLK_SOURCE_I2S1 0x100
  101. #define CLK_SOURCE_I2S2 0x104
  102. #define CLK_SOURCE_SPDIF_OUT 0x108
  103. #define CLK_SOURCE_SPDIF_IN 0x10c
  104. #define CLK_SOURCE_PWM 0x110
  105. #define CLK_SOURCE_SPI 0x114
  106. #define CLK_SOURCE_SBC1 0x134
  107. #define CLK_SOURCE_SBC2 0x118
  108. #define CLK_SOURCE_SBC3 0x11c
  109. #define CLK_SOURCE_SBC4 0x1b4
  110. #define CLK_SOURCE_XIO 0x120
  111. #define CLK_SOURCE_TWC 0x12c
  112. #define CLK_SOURCE_IDE 0x144
  113. #define CLK_SOURCE_NDFLASH 0x160
  114. #define CLK_SOURCE_VFIR 0x168
  115. #define CLK_SOURCE_SDMMC1 0x150
  116. #define CLK_SOURCE_SDMMC2 0x154
  117. #define CLK_SOURCE_SDMMC3 0x1bc
  118. #define CLK_SOURCE_SDMMC4 0x164
  119. #define CLK_SOURCE_CVE 0x140
  120. #define CLK_SOURCE_TVO 0x188
  121. #define CLK_SOURCE_TVDAC 0x194
  122. #define CLK_SOURCE_HDMI 0x18c
  123. #define CLK_SOURCE_DISP1 0x138
  124. #define CLK_SOURCE_DISP2 0x13c
  125. #define CLK_SOURCE_CSITE 0x1d4
  126. #define CLK_SOURCE_LA 0x1f8
  127. #define CLK_SOURCE_OWR 0x1cc
  128. #define CLK_SOURCE_NOR 0x1d0
  129. #define CLK_SOURCE_MIPI 0x174
  130. #define CLK_SOURCE_I2C1 0x124
  131. #define CLK_SOURCE_I2C2 0x198
  132. #define CLK_SOURCE_I2C3 0x1b8
  133. #define CLK_SOURCE_DVC 0x128
  134. #define CLK_SOURCE_UARTA 0x178
  135. #define CLK_SOURCE_UARTB 0x17c
  136. #define CLK_SOURCE_UARTC 0x1a0
  137. #define CLK_SOURCE_UARTD 0x1c0
  138. #define CLK_SOURCE_UARTE 0x1c4
  139. #define CLK_SOURCE_3D 0x158
  140. #define CLK_SOURCE_2D 0x15c
  141. #define CLK_SOURCE_MPE 0x170
  142. #define CLK_SOURCE_EPP 0x16c
  143. #define CLK_SOURCE_HOST1X 0x180
  144. #define CLK_SOURCE_VDE 0x1c8
  145. #define CLK_SOURCE_VI 0x148
  146. #define CLK_SOURCE_VI_SENSOR 0x1a8
  147. #define CLK_SOURCE_EMC 0x19c
  148. #define AUDIO_SYNC_CLK 0x38
  149. #define PMC_CTRL 0x0
  150. #define PMC_CTRL_BLINK_ENB 7
  151. #define PMC_DPD_PADS_ORIDE 0x1c
  152. #define PMC_DPD_PADS_ORIDE_BLINK_ENB 20
  153. #define PMC_BLINK_TIMER 0x40
  154. /* Tegra CPU clock and reset control regs */
  155. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  156. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  157. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  158. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  159. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  160. #ifdef CONFIG_PM_SLEEP
  161. static struct cpu_clk_suspend_context {
  162. u32 pllx_misc;
  163. u32 pllx_base;
  164. u32 cpu_burst;
  165. u32 clk_csite_src;
  166. u32 cclk_divider;
  167. } tegra20_cpu_clk_sctx;
  168. #endif
  169. static int periph_clk_enb_refcnt[CLK_OUT_ENB_NUM * 32];
  170. static void __iomem *clk_base;
  171. static void __iomem *pmc_base;
  172. static DEFINE_SPINLOCK(pll_div_lock);
  173. static DEFINE_SPINLOCK(sysrate_lock);
  174. #define TEGRA_INIT_DATA_MUX(_name, _con_id, _dev_id, _parents, _offset, \
  175. _clk_num, _regs, _gate_flags, _clk_id) \
  176. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  177. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  178. _regs, _clk_num, periph_clk_enb_refcnt, \
  179. _gate_flags, _clk_id)
  180. #define TEGRA_INIT_DATA_INT(_name, _con_id, _dev_id, _parents, _offset, \
  181. _clk_num, _regs, _gate_flags, _clk_id) \
  182. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  183. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs, \
  184. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  185. _clk_id)
  186. #define TEGRA_INIT_DATA_DIV16(_name, _con_id, _dev_id, _parents, _offset, \
  187. _clk_num, _regs, _gate_flags, _clk_id) \
  188. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  189. 30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, _regs, \
  190. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  191. _clk_id)
  192. #define TEGRA_INIT_DATA_NODIV(_name, _con_id, _dev_id, _parents, _offset, \
  193. _mux_shift, _mux_width, _clk_num, _regs, \
  194. _gate_flags, _clk_id) \
  195. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  196. _mux_shift, _mux_width, 0, 0, 0, 0, 0, _regs, \
  197. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  198. _clk_id)
  199. /* IDs assigned here must be in sync with DT bindings definition
  200. * for Tegra20 clocks .
  201. */
  202. enum tegra20_clk {
  203. cpu, ac97 = 3, rtc, timer, uarta, gpio = 8, sdmmc2, i2s1 = 11, i2c1,
  204. ndflash, sdmmc1, sdmmc4, twc, pwm, i2s2, epp, gr2d = 21, usbd, isp,
  205. gr3d, ide, disp2, disp1, host1x, vcp, cache2 = 31, mem, ahbdma, apbdma,
  206. kbc = 36, stat_mon, pmc, fuse, kfuse, sbc1, nor, spi, sbc2, xio, sbc3,
  207. dvc, dsi, mipi = 50, hdmi, csi, tvdac, i2c2, uartc, emc = 57, usb2,
  208. usb3, mpe, vde, bsea, bsev, speedo, uartd, uarte, i2c3, sbc4, sdmmc3,
  209. pex, owr, afi, csite, pcie_xclk, avpucq = 75, la, irama = 84, iramb,
  210. iramc, iramd, cram2, audio_2x, clk_d, csus = 92, cdev2, cdev1,
  211. uartb = 96, vfir, spdif_in, spdif_out, vi, vi_sensor, tvo, cve,
  212. osc, clk_32k, clk_m, sclk, cclk, hclk, pclk, blink, pll_a, pll_a_out0,
  213. pll_c, pll_c_out1, pll_d, pll_d_out0, pll_e, pll_m, pll_m_out1,
  214. pll_p, pll_p_out1, pll_p_out2, pll_p_out3, pll_p_out4, pll_s, pll_u,
  215. pll_x, cop, audio, pll_ref, twd, clk_max,
  216. };
  217. static struct clk *clks[clk_max];
  218. static struct clk_onecell_data clk_data;
  219. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  220. { 12000000, 600000000, 600, 12, 0, 8 },
  221. { 13000000, 600000000, 600, 13, 0, 8 },
  222. { 19200000, 600000000, 500, 16, 0, 6 },
  223. { 26000000, 600000000, 600, 26, 0, 8 },
  224. { 0, 0, 0, 0, 0, 0 },
  225. };
  226. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  227. { 12000000, 666000000, 666, 12, 0, 8},
  228. { 13000000, 666000000, 666, 13, 0, 8},
  229. { 19200000, 666000000, 555, 16, 0, 8},
  230. { 26000000, 666000000, 666, 26, 0, 8},
  231. { 12000000, 600000000, 600, 12, 0, 8},
  232. { 13000000, 600000000, 600, 13, 0, 8},
  233. { 19200000, 600000000, 375, 12, 0, 6},
  234. { 26000000, 600000000, 600, 26, 0, 8},
  235. { 0, 0, 0, 0, 0, 0 },
  236. };
  237. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  238. { 12000000, 216000000, 432, 12, 1, 8},
  239. { 13000000, 216000000, 432, 13, 1, 8},
  240. { 19200000, 216000000, 90, 4, 1, 1},
  241. { 26000000, 216000000, 432, 26, 1, 8},
  242. { 12000000, 432000000, 432, 12, 0, 8},
  243. { 13000000, 432000000, 432, 13, 0, 8},
  244. { 19200000, 432000000, 90, 4, 0, 1},
  245. { 26000000, 432000000, 432, 26, 0, 8},
  246. { 0, 0, 0, 0, 0, 0 },
  247. };
  248. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  249. { 28800000, 56448000, 49, 25, 0, 1},
  250. { 28800000, 73728000, 64, 25, 0, 1},
  251. { 28800000, 24000000, 5, 6, 0, 1},
  252. { 0, 0, 0, 0, 0, 0 },
  253. };
  254. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  255. { 12000000, 216000000, 216, 12, 0, 4},
  256. { 13000000, 216000000, 216, 13, 0, 4},
  257. { 19200000, 216000000, 135, 12, 0, 3},
  258. { 26000000, 216000000, 216, 26, 0, 4},
  259. { 12000000, 594000000, 594, 12, 0, 8},
  260. { 13000000, 594000000, 594, 13, 0, 8},
  261. { 19200000, 594000000, 495, 16, 0, 8},
  262. { 26000000, 594000000, 594, 26, 0, 8},
  263. { 12000000, 1000000000, 1000, 12, 0, 12},
  264. { 13000000, 1000000000, 1000, 13, 0, 12},
  265. { 19200000, 1000000000, 625, 12, 0, 8},
  266. { 26000000, 1000000000, 1000, 26, 0, 12},
  267. { 0, 0, 0, 0, 0, 0 },
  268. };
  269. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  270. { 12000000, 480000000, 960, 12, 0, 0},
  271. { 13000000, 480000000, 960, 13, 0, 0},
  272. { 19200000, 480000000, 200, 4, 0, 0},
  273. { 26000000, 480000000, 960, 26, 0, 0},
  274. { 0, 0, 0, 0, 0, 0 },
  275. };
  276. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  277. /* 1 GHz */
  278. { 12000000, 1000000000, 1000, 12, 0, 12},
  279. { 13000000, 1000000000, 1000, 13, 0, 12},
  280. { 19200000, 1000000000, 625, 12, 0, 8},
  281. { 26000000, 1000000000, 1000, 26, 0, 12},
  282. /* 912 MHz */
  283. { 12000000, 912000000, 912, 12, 0, 12},
  284. { 13000000, 912000000, 912, 13, 0, 12},
  285. { 19200000, 912000000, 760, 16, 0, 8},
  286. { 26000000, 912000000, 912, 26, 0, 12},
  287. /* 816 MHz */
  288. { 12000000, 816000000, 816, 12, 0, 12},
  289. { 13000000, 816000000, 816, 13, 0, 12},
  290. { 19200000, 816000000, 680, 16, 0, 8},
  291. { 26000000, 816000000, 816, 26, 0, 12},
  292. /* 760 MHz */
  293. { 12000000, 760000000, 760, 12, 0, 12},
  294. { 13000000, 760000000, 760, 13, 0, 12},
  295. { 19200000, 760000000, 950, 24, 0, 8},
  296. { 26000000, 760000000, 760, 26, 0, 12},
  297. /* 750 MHz */
  298. { 12000000, 750000000, 750, 12, 0, 12},
  299. { 13000000, 750000000, 750, 13, 0, 12},
  300. { 19200000, 750000000, 625, 16, 0, 8},
  301. { 26000000, 750000000, 750, 26, 0, 12},
  302. /* 608 MHz */
  303. { 12000000, 608000000, 608, 12, 0, 12},
  304. { 13000000, 608000000, 608, 13, 0, 12},
  305. { 19200000, 608000000, 380, 12, 0, 8},
  306. { 26000000, 608000000, 608, 26, 0, 12},
  307. /* 456 MHz */
  308. { 12000000, 456000000, 456, 12, 0, 12},
  309. { 13000000, 456000000, 456, 13, 0, 12},
  310. { 19200000, 456000000, 380, 16, 0, 8},
  311. { 26000000, 456000000, 456, 26, 0, 12},
  312. /* 312 MHz */
  313. { 12000000, 312000000, 312, 12, 0, 12},
  314. { 13000000, 312000000, 312, 13, 0, 12},
  315. { 19200000, 312000000, 260, 16, 0, 8},
  316. { 26000000, 312000000, 312, 26, 0, 12},
  317. { 0, 0, 0, 0, 0, 0 },
  318. };
  319. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  320. { 12000000, 100000000, 200, 24, 0, 0 },
  321. { 0, 0, 0, 0, 0, 0 },
  322. };
  323. /* PLL parameters */
  324. static struct tegra_clk_pll_params pll_c_params = {
  325. .input_min = 2000000,
  326. .input_max = 31000000,
  327. .cf_min = 1000000,
  328. .cf_max = 6000000,
  329. .vco_min = 20000000,
  330. .vco_max = 1400000000,
  331. .base_reg = PLLC_BASE,
  332. .misc_reg = PLLC_MISC,
  333. .lock_mask = PLL_BASE_LOCK,
  334. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  335. .lock_delay = 300,
  336. };
  337. static struct tegra_clk_pll_params pll_m_params = {
  338. .input_min = 2000000,
  339. .input_max = 31000000,
  340. .cf_min = 1000000,
  341. .cf_max = 6000000,
  342. .vco_min = 20000000,
  343. .vco_max = 1200000000,
  344. .base_reg = PLLM_BASE,
  345. .misc_reg = PLLM_MISC,
  346. .lock_mask = PLL_BASE_LOCK,
  347. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  348. .lock_delay = 300,
  349. };
  350. static struct tegra_clk_pll_params pll_p_params = {
  351. .input_min = 2000000,
  352. .input_max = 31000000,
  353. .cf_min = 1000000,
  354. .cf_max = 6000000,
  355. .vco_min = 20000000,
  356. .vco_max = 1400000000,
  357. .base_reg = PLLP_BASE,
  358. .misc_reg = PLLP_MISC,
  359. .lock_mask = PLL_BASE_LOCK,
  360. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  361. .lock_delay = 300,
  362. };
  363. static struct tegra_clk_pll_params pll_a_params = {
  364. .input_min = 2000000,
  365. .input_max = 31000000,
  366. .cf_min = 1000000,
  367. .cf_max = 6000000,
  368. .vco_min = 20000000,
  369. .vco_max = 1400000000,
  370. .base_reg = PLLA_BASE,
  371. .misc_reg = PLLA_MISC,
  372. .lock_mask = PLL_BASE_LOCK,
  373. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  374. .lock_delay = 300,
  375. };
  376. static struct tegra_clk_pll_params pll_d_params = {
  377. .input_min = 2000000,
  378. .input_max = 40000000,
  379. .cf_min = 1000000,
  380. .cf_max = 6000000,
  381. .vco_min = 40000000,
  382. .vco_max = 1000000000,
  383. .base_reg = PLLD_BASE,
  384. .misc_reg = PLLD_MISC,
  385. .lock_mask = PLL_BASE_LOCK,
  386. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  387. .lock_delay = 1000,
  388. };
  389. static struct pdiv_map pllu_p[] = {
  390. { .pdiv = 1, .hw_val = 1 },
  391. { .pdiv = 2, .hw_val = 0 },
  392. { .pdiv = 0, .hw_val = 0 },
  393. };
  394. static struct tegra_clk_pll_params pll_u_params = {
  395. .input_min = 2000000,
  396. .input_max = 40000000,
  397. .cf_min = 1000000,
  398. .cf_max = 6000000,
  399. .vco_min = 48000000,
  400. .vco_max = 960000000,
  401. .base_reg = PLLU_BASE,
  402. .misc_reg = PLLU_MISC,
  403. .lock_mask = PLL_BASE_LOCK,
  404. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  405. .lock_delay = 1000,
  406. .pdiv_tohw = pllu_p,
  407. };
  408. static struct tegra_clk_pll_params pll_x_params = {
  409. .input_min = 2000000,
  410. .input_max = 31000000,
  411. .cf_min = 1000000,
  412. .cf_max = 6000000,
  413. .vco_min = 20000000,
  414. .vco_max = 1200000000,
  415. .base_reg = PLLX_BASE,
  416. .misc_reg = PLLX_MISC,
  417. .lock_mask = PLL_BASE_LOCK,
  418. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  419. .lock_delay = 300,
  420. };
  421. static struct tegra_clk_pll_params pll_e_params = {
  422. .input_min = 12000000,
  423. .input_max = 12000000,
  424. .cf_min = 0,
  425. .cf_max = 0,
  426. .vco_min = 0,
  427. .vco_max = 0,
  428. .base_reg = PLLE_BASE,
  429. .misc_reg = PLLE_MISC,
  430. .lock_mask = PLLE_MISC_LOCK,
  431. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  432. .lock_delay = 0,
  433. };
  434. /* Peripheral clock registers */
  435. static struct tegra_clk_periph_regs periph_l_regs = {
  436. .enb_reg = CLK_OUT_ENB_L,
  437. .enb_set_reg = CLK_OUT_ENB_SET_L,
  438. .enb_clr_reg = CLK_OUT_ENB_CLR_L,
  439. .rst_reg = RST_DEVICES_L,
  440. .rst_set_reg = RST_DEVICES_SET_L,
  441. .rst_clr_reg = RST_DEVICES_CLR_L,
  442. };
  443. static struct tegra_clk_periph_regs periph_h_regs = {
  444. .enb_reg = CLK_OUT_ENB_H,
  445. .enb_set_reg = CLK_OUT_ENB_SET_H,
  446. .enb_clr_reg = CLK_OUT_ENB_CLR_H,
  447. .rst_reg = RST_DEVICES_H,
  448. .rst_set_reg = RST_DEVICES_SET_H,
  449. .rst_clr_reg = RST_DEVICES_CLR_H,
  450. };
  451. static struct tegra_clk_periph_regs periph_u_regs = {
  452. .enb_reg = CLK_OUT_ENB_U,
  453. .enb_set_reg = CLK_OUT_ENB_SET_U,
  454. .enb_clr_reg = CLK_OUT_ENB_CLR_U,
  455. .rst_reg = RST_DEVICES_U,
  456. .rst_set_reg = RST_DEVICES_SET_U,
  457. .rst_clr_reg = RST_DEVICES_CLR_U,
  458. };
  459. static unsigned long tegra20_clk_measure_input_freq(void)
  460. {
  461. u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
  462. u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
  463. u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
  464. unsigned long input_freq;
  465. switch (auto_clk_control) {
  466. case OSC_CTRL_OSC_FREQ_12MHZ:
  467. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  468. input_freq = 12000000;
  469. break;
  470. case OSC_CTRL_OSC_FREQ_13MHZ:
  471. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  472. input_freq = 13000000;
  473. break;
  474. case OSC_CTRL_OSC_FREQ_19_2MHZ:
  475. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  476. input_freq = 19200000;
  477. break;
  478. case OSC_CTRL_OSC_FREQ_26MHZ:
  479. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  480. input_freq = 26000000;
  481. break;
  482. default:
  483. pr_err("Unexpected clock autodetect value %d",
  484. auto_clk_control);
  485. BUG();
  486. return 0;
  487. }
  488. return input_freq;
  489. }
  490. static unsigned int tegra20_get_pll_ref_div(void)
  491. {
  492. u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
  493. OSC_CTRL_PLL_REF_DIV_MASK;
  494. switch (pll_ref_div) {
  495. case OSC_CTRL_PLL_REF_DIV_1:
  496. return 1;
  497. case OSC_CTRL_PLL_REF_DIV_2:
  498. return 2;
  499. case OSC_CTRL_PLL_REF_DIV_4:
  500. return 4;
  501. default:
  502. pr_err("Invalied pll ref divider %d\n", pll_ref_div);
  503. BUG();
  504. }
  505. return 0;
  506. }
  507. static void tegra20_pll_init(void)
  508. {
  509. struct clk *clk;
  510. /* PLLC */
  511. clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
  512. 0, &pll_c_params, TEGRA_PLL_HAS_CPCON,
  513. pll_c_freq_table, NULL);
  514. clk_register_clkdev(clk, "pll_c", NULL);
  515. clks[pll_c] = clk;
  516. /* PLLC_OUT1 */
  517. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  518. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  519. 8, 8, 1, NULL);
  520. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  521. clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
  522. 0, NULL);
  523. clk_register_clkdev(clk, "pll_c_out1", NULL);
  524. clks[pll_c_out1] = clk;
  525. /* PLLP */
  526. clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base, NULL, 0,
  527. 216000000, &pll_p_params, TEGRA_PLL_FIXED |
  528. TEGRA_PLL_HAS_CPCON, pll_p_freq_table, NULL);
  529. clk_register_clkdev(clk, "pll_p", NULL);
  530. clks[pll_p] = clk;
  531. /* PLLP_OUT1 */
  532. clk = tegra_clk_register_divider("pll_p_out1_div", "pll_p",
  533. clk_base + PLLP_OUTA, 0,
  534. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  535. 8, 8, 1, &pll_div_lock);
  536. clk = tegra_clk_register_pll_out("pll_p_out1", "pll_p_out1_div",
  537. clk_base + PLLP_OUTA, 1, 0,
  538. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  539. &pll_div_lock);
  540. clk_register_clkdev(clk, "pll_p_out1", NULL);
  541. clks[pll_p_out1] = clk;
  542. /* PLLP_OUT2 */
  543. clk = tegra_clk_register_divider("pll_p_out2_div", "pll_p",
  544. clk_base + PLLP_OUTA, 0,
  545. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  546. 24, 8, 1, &pll_div_lock);
  547. clk = tegra_clk_register_pll_out("pll_p_out2", "pll_p_out2_div",
  548. clk_base + PLLP_OUTA, 17, 16,
  549. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  550. &pll_div_lock);
  551. clk_register_clkdev(clk, "pll_p_out2", NULL);
  552. clks[pll_p_out2] = clk;
  553. /* PLLP_OUT3 */
  554. clk = tegra_clk_register_divider("pll_p_out3_div", "pll_p",
  555. clk_base + PLLP_OUTB, 0,
  556. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  557. 8, 8, 1, &pll_div_lock);
  558. clk = tegra_clk_register_pll_out("pll_p_out3", "pll_p_out3_div",
  559. clk_base + PLLP_OUTB, 1, 0,
  560. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  561. &pll_div_lock);
  562. clk_register_clkdev(clk, "pll_p_out3", NULL);
  563. clks[pll_p_out3] = clk;
  564. /* PLLP_OUT4 */
  565. clk = tegra_clk_register_divider("pll_p_out4_div", "pll_p",
  566. clk_base + PLLP_OUTB, 0,
  567. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  568. 24, 8, 1, &pll_div_lock);
  569. clk = tegra_clk_register_pll_out("pll_p_out4", "pll_p_out4_div",
  570. clk_base + PLLP_OUTB, 17, 16,
  571. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  572. &pll_div_lock);
  573. clk_register_clkdev(clk, "pll_p_out4", NULL);
  574. clks[pll_p_out4] = clk;
  575. /* PLLM */
  576. clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
  577. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE, 0,
  578. &pll_m_params, TEGRA_PLL_HAS_CPCON,
  579. pll_m_freq_table, NULL);
  580. clk_register_clkdev(clk, "pll_m", NULL);
  581. clks[pll_m] = clk;
  582. /* PLLM_OUT1 */
  583. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  584. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  585. 8, 8, 1, NULL);
  586. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  587. clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
  588. CLK_SET_RATE_PARENT, 0, NULL);
  589. clk_register_clkdev(clk, "pll_m_out1", NULL);
  590. clks[pll_m_out1] = clk;
  591. /* PLLX */
  592. clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
  593. 0, &pll_x_params, TEGRA_PLL_HAS_CPCON,
  594. pll_x_freq_table, NULL);
  595. clk_register_clkdev(clk, "pll_x", NULL);
  596. clks[pll_x] = clk;
  597. /* PLLU */
  598. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
  599. 0, &pll_u_params, TEGRA_PLLU | TEGRA_PLL_HAS_CPCON,
  600. pll_u_freq_table, NULL);
  601. clk_register_clkdev(clk, "pll_u", NULL);
  602. clks[pll_u] = clk;
  603. /* PLLD */
  604. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
  605. 0, &pll_d_params, TEGRA_PLL_HAS_CPCON,
  606. pll_d_freq_table, NULL);
  607. clk_register_clkdev(clk, "pll_d", NULL);
  608. clks[pll_d] = clk;
  609. /* PLLD_OUT0 */
  610. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  611. CLK_SET_RATE_PARENT, 1, 2);
  612. clk_register_clkdev(clk, "pll_d_out0", NULL);
  613. clks[pll_d_out0] = clk;
  614. /* PLLA */
  615. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
  616. 0, &pll_a_params, TEGRA_PLL_HAS_CPCON,
  617. pll_a_freq_table, NULL);
  618. clk_register_clkdev(clk, "pll_a", NULL);
  619. clks[pll_a] = clk;
  620. /* PLLA_OUT0 */
  621. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  622. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  623. 8, 8, 1, NULL);
  624. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  625. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  626. CLK_SET_RATE_PARENT, 0, NULL);
  627. clk_register_clkdev(clk, "pll_a_out0", NULL);
  628. clks[pll_a_out0] = clk;
  629. /* PLLE */
  630. clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, pmc_base,
  631. 0, 100000000, &pll_e_params,
  632. 0, pll_e_freq_table, NULL);
  633. clk_register_clkdev(clk, "pll_e", NULL);
  634. clks[pll_e] = clk;
  635. }
  636. static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  637. "pll_p", "pll_p_out4",
  638. "pll_p_out3", "clk_d", "pll_x" };
  639. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  640. "pll_p_out3", "pll_p_out2", "clk_d",
  641. "clk_32k", "pll_m_out1" };
  642. static void tegra20_super_clk_init(void)
  643. {
  644. struct clk *clk;
  645. /* CCLK */
  646. clk = tegra_clk_register_super_mux("cclk", cclk_parents,
  647. ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
  648. clk_base + CCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  649. clk_register_clkdev(clk, "cclk", NULL);
  650. clks[cclk] = clk;
  651. /* SCLK */
  652. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  653. ARRAY_SIZE(sclk_parents), CLK_SET_RATE_PARENT,
  654. clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  655. clk_register_clkdev(clk, "sclk", NULL);
  656. clks[sclk] = clk;
  657. /* HCLK */
  658. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  659. clk_base + CLK_SYSTEM_RATE, 4, 2, 0,
  660. &sysrate_lock);
  661. clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT,
  662. clk_base + CLK_SYSTEM_RATE, 7,
  663. CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  664. clk_register_clkdev(clk, "hclk", NULL);
  665. clks[hclk] = clk;
  666. /* PCLK */
  667. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  668. clk_base + CLK_SYSTEM_RATE, 0, 2, 0,
  669. &sysrate_lock);
  670. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT,
  671. clk_base + CLK_SYSTEM_RATE, 3,
  672. CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  673. clk_register_clkdev(clk, "pclk", NULL);
  674. clks[pclk] = clk;
  675. /* twd */
  676. clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
  677. clk_register_clkdev(clk, "twd", NULL);
  678. clks[twd] = clk;
  679. }
  680. static const char *audio_parents[] = {"spdif_in", "i2s1", "i2s2", "unused",
  681. "pll_a_out0", "unused", "unused",
  682. "unused"};
  683. static void __init tegra20_audio_clk_init(void)
  684. {
  685. struct clk *clk;
  686. /* audio */
  687. clk = clk_register_mux(NULL, "audio_mux", audio_parents,
  688. ARRAY_SIZE(audio_parents), 0,
  689. clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
  690. clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
  691. clk_base + AUDIO_SYNC_CLK, 4,
  692. CLK_GATE_SET_TO_DISABLE, NULL);
  693. clk_register_clkdev(clk, "audio", NULL);
  694. clks[audio] = clk;
  695. /* audio_2x */
  696. clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
  697. CLK_SET_RATE_PARENT, 2, 1);
  698. clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
  699. TEGRA_PERIPH_NO_RESET, clk_base,
  700. CLK_SET_RATE_PARENT, 89, &periph_u_regs,
  701. periph_clk_enb_refcnt);
  702. clk_register_clkdev(clk, "audio_2x", NULL);
  703. clks[audio_2x] = clk;
  704. }
  705. static const char *i2s1_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  706. "clk_m"};
  707. static const char *i2s2_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  708. "clk_m"};
  709. static const char *spdif_out_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  710. "clk_m"};
  711. static const char *spdif_in_parents[] = {"pll_p", "pll_c", "pll_m"};
  712. static const char *pwm_parents[] = {"pll_p", "pll_c", "audio", "clk_m",
  713. "clk_32k"};
  714. static const char *mux_pllpcm_clkm[] = {"pll_p", "pll_c", "pll_m", "clk_m"};
  715. static const char *mux_pllmcpa[] = {"pll_m", "pll_c", "pll_c", "pll_a"};
  716. static const char *mux_pllpdc_clkm[] = {"pll_p", "pll_d_out0", "pll_c",
  717. "clk_m"};
  718. static const char *mux_pllmcp_clkm[] = {"pll_m", "pll_c", "pll_p", "clk_m"};
  719. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  720. TEGRA_INIT_DATA_MUX("i2s1", NULL, "tegra20-i2s.0", i2s1_parents, CLK_SOURCE_I2S1, 11, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s1),
  721. TEGRA_INIT_DATA_MUX("i2s2", NULL, "tegra20-i2s.1", i2s2_parents, CLK_SOURCE_I2S2, 18, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s2),
  722. TEGRA_INIT_DATA_MUX("spdif_out", "spdif_out", "tegra20-spdif", spdif_out_parents, CLK_SOURCE_SPDIF_OUT, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_out),
  723. TEGRA_INIT_DATA_MUX("spdif_in", "spdif_in", "tegra20-spdif", spdif_in_parents, CLK_SOURCE_SPDIF_IN, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_in),
  724. TEGRA_INIT_DATA_MUX("sbc1", NULL, "spi_tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SBC1, 41, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc1),
  725. TEGRA_INIT_DATA_MUX("sbc2", NULL, "spi_tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SBC2, 44, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc2),
  726. TEGRA_INIT_DATA_MUX("sbc3", NULL, "spi_tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SBC3, 46, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc3),
  727. TEGRA_INIT_DATA_MUX("sbc4", NULL, "spi_tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SBC4, 68, &periph_u_regs, TEGRA_PERIPH_ON_APB, sbc4),
  728. TEGRA_INIT_DATA_MUX("spi", NULL, "spi", mux_pllpcm_clkm, CLK_SOURCE_SPI, 43, &periph_h_regs, TEGRA_PERIPH_ON_APB, spi),
  729. TEGRA_INIT_DATA_MUX("xio", NULL, "xio", mux_pllpcm_clkm, CLK_SOURCE_XIO, 45, &periph_h_regs, 0, xio),
  730. TEGRA_INIT_DATA_MUX("twc", NULL, "twc", mux_pllpcm_clkm, CLK_SOURCE_TWC, 16, &periph_l_regs, TEGRA_PERIPH_ON_APB, twc),
  731. TEGRA_INIT_DATA_MUX("ide", NULL, "ide", mux_pllpcm_clkm, CLK_SOURCE_XIO, 25, &periph_l_regs, 0, ide),
  732. TEGRA_INIT_DATA_MUX("ndflash", NULL, "tegra_nand", mux_pllpcm_clkm, CLK_SOURCE_NDFLASH, 13, &periph_l_regs, 0, ndflash),
  733. TEGRA_INIT_DATA_MUX("vfir", NULL, "vfir", mux_pllpcm_clkm, CLK_SOURCE_VFIR, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, vfir),
  734. TEGRA_INIT_DATA_MUX("csite", NULL, "csite", mux_pllpcm_clkm, CLK_SOURCE_CSITE, 73, &periph_u_regs, 0, csite),
  735. TEGRA_INIT_DATA_MUX("la", NULL, "la", mux_pllpcm_clkm, CLK_SOURCE_LA, 76, &periph_u_regs, 0, la),
  736. TEGRA_INIT_DATA_MUX("owr", NULL, "tegra_w1", mux_pllpcm_clkm, CLK_SOURCE_OWR, 71, &periph_u_regs, TEGRA_PERIPH_ON_APB, owr),
  737. TEGRA_INIT_DATA_MUX("mipi", NULL, "mipi", mux_pllpcm_clkm, CLK_SOURCE_MIPI, 50, &periph_h_regs, TEGRA_PERIPH_ON_APB, mipi),
  738. TEGRA_INIT_DATA_MUX("vde", NULL, "vde", mux_pllpcm_clkm, CLK_SOURCE_VDE, 61, &periph_h_regs, 0, vde),
  739. TEGRA_INIT_DATA_MUX("vi", "vi", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI, 20, &periph_l_regs, 0, vi),
  740. TEGRA_INIT_DATA_MUX("epp", NULL, "epp", mux_pllmcpa, CLK_SOURCE_EPP, 19, &periph_l_regs, 0, epp),
  741. TEGRA_INIT_DATA_MUX("mpe", NULL, "mpe", mux_pllmcpa, CLK_SOURCE_MPE, 60, &periph_h_regs, 0, mpe),
  742. TEGRA_INIT_DATA_MUX("host1x", NULL, "host1x", mux_pllmcpa, CLK_SOURCE_HOST1X, 28, &periph_l_regs, 0, host1x),
  743. TEGRA_INIT_DATA_MUX("3d", NULL, "3d", mux_pllmcpa, CLK_SOURCE_3D, 24, &periph_l_regs, TEGRA_PERIPH_MANUAL_RESET, gr3d),
  744. TEGRA_INIT_DATA_MUX("2d", NULL, "2d", mux_pllmcpa, CLK_SOURCE_2D, 21, &periph_l_regs, 0, gr2d),
  745. TEGRA_INIT_DATA_MUX("nor", NULL, "tegra-nor", mux_pllpcm_clkm, CLK_SOURCE_NOR, 42, &periph_h_regs, 0, nor),
  746. TEGRA_INIT_DATA_MUX("sdmmc1", NULL, "sdhci-tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SDMMC1, 14, &periph_l_regs, 0, sdmmc1),
  747. TEGRA_INIT_DATA_MUX("sdmmc2", NULL, "sdhci-tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SDMMC2, 9, &periph_l_regs, 0, sdmmc2),
  748. TEGRA_INIT_DATA_MUX("sdmmc3", NULL, "sdhci-tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SDMMC3, 69, &periph_u_regs, 0, sdmmc3),
  749. TEGRA_INIT_DATA_MUX("sdmmc4", NULL, "sdhci-tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SDMMC4, 15, &periph_l_regs, 0, sdmmc4),
  750. TEGRA_INIT_DATA_MUX("cve", NULL, "cve", mux_pllpdc_clkm, CLK_SOURCE_CVE, 49, &periph_h_regs, 0, cve),
  751. TEGRA_INIT_DATA_MUX("tvo", NULL, "tvo", mux_pllpdc_clkm, CLK_SOURCE_TVO, 49, &periph_h_regs, 0, tvo),
  752. TEGRA_INIT_DATA_MUX("tvdac", NULL, "tvdac", mux_pllpdc_clkm, CLK_SOURCE_TVDAC, 53, &periph_h_regs, 0, tvdac),
  753. TEGRA_INIT_DATA_MUX("vi_sensor", "vi_sensor", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI_SENSOR, 20, &periph_l_regs, TEGRA_PERIPH_NO_RESET, vi_sensor),
  754. TEGRA_INIT_DATA_DIV16("i2c1", "div-clk", "tegra-i2c.0", mux_pllpcm_clkm, CLK_SOURCE_I2C1, 12, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2c1),
  755. TEGRA_INIT_DATA_DIV16("i2c2", "div-clk", "tegra-i2c.1", mux_pllpcm_clkm, CLK_SOURCE_I2C2, 54, &periph_h_regs, TEGRA_PERIPH_ON_APB, i2c2),
  756. TEGRA_INIT_DATA_DIV16("i2c3", "div-clk", "tegra-i2c.2", mux_pllpcm_clkm, CLK_SOURCE_I2C3, 67, &periph_u_regs, TEGRA_PERIPH_ON_APB, i2c3),
  757. TEGRA_INIT_DATA_DIV16("dvc", "div-clk", "tegra-i2c.3", mux_pllpcm_clkm, CLK_SOURCE_DVC, 47, &periph_h_regs, TEGRA_PERIPH_ON_APB, dvc),
  758. TEGRA_INIT_DATA_MUX("hdmi", NULL, "hdmi", mux_pllpdc_clkm, CLK_SOURCE_HDMI, 51, &periph_h_regs, 0, hdmi),
  759. TEGRA_INIT_DATA("pwm", NULL, "tegra-pwm", pwm_parents, CLK_SOURCE_PWM, 28, 3, 0, 0, 8, 1, 0, &periph_l_regs, 17, periph_clk_enb_refcnt, TEGRA_PERIPH_ON_APB, pwm),
  760. };
  761. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  762. TEGRA_INIT_DATA_NODIV("uarta", NULL, "tegra_uart.0", mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6, &periph_l_regs, TEGRA_PERIPH_ON_APB, uarta),
  763. TEGRA_INIT_DATA_NODIV("uartb", NULL, "tegra_uart.1", mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, uartb),
  764. TEGRA_INIT_DATA_NODIV("uartc", NULL, "tegra_uart.2", mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55, &periph_h_regs, TEGRA_PERIPH_ON_APB, uartc),
  765. TEGRA_INIT_DATA_NODIV("uartd", NULL, "tegra_uart.3", mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65, &periph_u_regs, TEGRA_PERIPH_ON_APB, uartd),
  766. TEGRA_INIT_DATA_NODIV("uarte", NULL, "tegra_uart.4", mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66, &periph_u_regs, TEGRA_PERIPH_ON_APB, uarte),
  767. TEGRA_INIT_DATA_NODIV("disp1", NULL, "tegradc.0", mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27, &periph_l_regs, 0, disp1),
  768. TEGRA_INIT_DATA_NODIV("disp2", NULL, "tegradc.1", mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26, &periph_l_regs, 0, disp2),
  769. };
  770. static void __init tegra20_periph_clk_init(void)
  771. {
  772. struct tegra_periph_init_data *data;
  773. struct clk *clk;
  774. int i;
  775. /* apbdma */
  776. clk = tegra_clk_register_periph_gate("apbdma", "pclk", 0, clk_base,
  777. 0, 34, &periph_h_regs,
  778. periph_clk_enb_refcnt);
  779. clk_register_clkdev(clk, NULL, "tegra-apbdma");
  780. clks[apbdma] = clk;
  781. /* rtc */
  782. clk = tegra_clk_register_periph_gate("rtc", "clk_32k",
  783. TEGRA_PERIPH_NO_RESET,
  784. clk_base, 0, 4, &periph_l_regs,
  785. periph_clk_enb_refcnt);
  786. clk_register_clkdev(clk, NULL, "rtc-tegra");
  787. clks[rtc] = clk;
  788. /* timer */
  789. clk = tegra_clk_register_periph_gate("timer", "clk_m", 0, clk_base,
  790. 0, 5, &periph_l_regs,
  791. periph_clk_enb_refcnt);
  792. clk_register_clkdev(clk, NULL, "timer");
  793. clks[timer] = clk;
  794. /* kbc */
  795. clk = tegra_clk_register_periph_gate("kbc", "clk_32k",
  796. TEGRA_PERIPH_NO_RESET | TEGRA_PERIPH_ON_APB,
  797. clk_base, 0, 36, &periph_h_regs,
  798. periph_clk_enb_refcnt);
  799. clk_register_clkdev(clk, NULL, "tegra-kbc");
  800. clks[kbc] = clk;
  801. /* csus */
  802. clk = tegra_clk_register_periph_gate("csus", "clk_m",
  803. TEGRA_PERIPH_NO_RESET,
  804. clk_base, 0, 92, &periph_u_regs,
  805. periph_clk_enb_refcnt);
  806. clk_register_clkdev(clk, "csus", "tengra_camera");
  807. clks[csus] = clk;
  808. /* vcp */
  809. clk = tegra_clk_register_periph_gate("vcp", "clk_m", 0,
  810. clk_base, 0, 29, &periph_l_regs,
  811. periph_clk_enb_refcnt);
  812. clk_register_clkdev(clk, "vcp", "tegra-avp");
  813. clks[vcp] = clk;
  814. /* bsea */
  815. clk = tegra_clk_register_periph_gate("bsea", "clk_m", 0,
  816. clk_base, 0, 62, &periph_h_regs,
  817. periph_clk_enb_refcnt);
  818. clk_register_clkdev(clk, "bsea", "tegra-avp");
  819. clks[bsea] = clk;
  820. /* bsev */
  821. clk = tegra_clk_register_periph_gate("bsev", "clk_m", 0,
  822. clk_base, 0, 63, &periph_h_regs,
  823. periph_clk_enb_refcnt);
  824. clk_register_clkdev(clk, "bsev", "tegra-aes");
  825. clks[bsev] = clk;
  826. /* emc */
  827. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  828. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  829. clk_base + CLK_SOURCE_EMC,
  830. 30, 2, 0, NULL);
  831. clk = tegra_clk_register_periph_gate("emc", "emc_mux", 0, clk_base, 0,
  832. 57, &periph_h_regs, periph_clk_enb_refcnt);
  833. clk_register_clkdev(clk, "emc", NULL);
  834. clks[emc] = clk;
  835. /* usbd */
  836. clk = tegra_clk_register_periph_gate("usbd", "clk_m", 0, clk_base, 0,
  837. 22, &periph_l_regs, periph_clk_enb_refcnt);
  838. clk_register_clkdev(clk, NULL, "fsl-tegra-udc");
  839. clks[usbd] = clk;
  840. /* usb2 */
  841. clk = tegra_clk_register_periph_gate("usb2", "clk_m", 0, clk_base, 0,
  842. 58, &periph_h_regs, periph_clk_enb_refcnt);
  843. clk_register_clkdev(clk, NULL, "tegra-ehci.1");
  844. clks[usb2] = clk;
  845. /* usb3 */
  846. clk = tegra_clk_register_periph_gate("usb3", "clk_m", 0, clk_base, 0,
  847. 59, &periph_h_regs, periph_clk_enb_refcnt);
  848. clk_register_clkdev(clk, NULL, "tegra-ehci.2");
  849. clks[usb3] = clk;
  850. /* dsi */
  851. clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
  852. 48, &periph_h_regs, periph_clk_enb_refcnt);
  853. clk_register_clkdev(clk, NULL, "dsi");
  854. clks[dsi] = clk;
  855. /* csi */
  856. clk = tegra_clk_register_periph_gate("csi", "pll_p_out3", 0, clk_base,
  857. 0, 52, &periph_h_regs,
  858. periph_clk_enb_refcnt);
  859. clk_register_clkdev(clk, "csi", "tegra_camera");
  860. clks[csi] = clk;
  861. /* isp */
  862. clk = tegra_clk_register_periph_gate("isp", "clk_m", 0, clk_base, 0, 23,
  863. &periph_l_regs, periph_clk_enb_refcnt);
  864. clk_register_clkdev(clk, "isp", "tegra_camera");
  865. clks[isp] = clk;
  866. /* pex */
  867. clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
  868. &periph_u_regs, periph_clk_enb_refcnt);
  869. clk_register_clkdev(clk, "pex", NULL);
  870. clks[pex] = clk;
  871. /* afi */
  872. clk = tegra_clk_register_periph_gate("afi", "clk_m", 0, clk_base, 0, 72,
  873. &periph_u_regs, periph_clk_enb_refcnt);
  874. clk_register_clkdev(clk, "afi", NULL);
  875. clks[afi] = clk;
  876. /* pcie_xclk */
  877. clk = tegra_clk_register_periph_gate("pcie_xclk", "clk_m", 0, clk_base,
  878. 0, 74, &periph_u_regs,
  879. periph_clk_enb_refcnt);
  880. clk_register_clkdev(clk, "pcie_xclk", NULL);
  881. clks[pcie_xclk] = clk;
  882. /* cdev1 */
  883. clk = clk_register_fixed_rate(NULL, "cdev1_fixed", NULL, CLK_IS_ROOT,
  884. 26000000);
  885. clk = tegra_clk_register_periph_gate("cdev1", "cdev1_fixed", 0,
  886. clk_base, 0, 94, &periph_u_regs,
  887. periph_clk_enb_refcnt);
  888. clk_register_clkdev(clk, "cdev1", NULL);
  889. clks[cdev1] = clk;
  890. /* cdev2 */
  891. clk = clk_register_fixed_rate(NULL, "cdev2_fixed", NULL, CLK_IS_ROOT,
  892. 26000000);
  893. clk = tegra_clk_register_periph_gate("cdev2", "cdev2_fixed", 0,
  894. clk_base, 0, 93, &periph_u_regs,
  895. periph_clk_enb_refcnt);
  896. clk_register_clkdev(clk, "cdev2", NULL);
  897. clks[cdev2] = clk;
  898. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  899. data = &tegra_periph_clk_list[i];
  900. clk = tegra_clk_register_periph(data->name, data->parent_names,
  901. data->num_parents, &data->periph,
  902. clk_base, data->offset, data->flags);
  903. clk_register_clkdev(clk, data->con_id, data->dev_id);
  904. clks[data->clk_id] = clk;
  905. }
  906. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  907. data = &tegra_periph_nodiv_clk_list[i];
  908. clk = tegra_clk_register_periph_nodiv(data->name,
  909. data->parent_names,
  910. data->num_parents, &data->periph,
  911. clk_base, data->offset);
  912. clk_register_clkdev(clk, data->con_id, data->dev_id);
  913. clks[data->clk_id] = clk;
  914. }
  915. }
  916. static void __init tegra20_fixed_clk_init(void)
  917. {
  918. struct clk *clk;
  919. /* clk_32k */
  920. clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
  921. 32768);
  922. clk_register_clkdev(clk, "clk_32k", NULL);
  923. clks[clk_32k] = clk;
  924. }
  925. static void __init tegra20_pmc_clk_init(void)
  926. {
  927. struct clk *clk;
  928. /* blink */
  929. writel_relaxed(0, pmc_base + PMC_BLINK_TIMER);
  930. clk = clk_register_gate(NULL, "blink_override", "clk_32k", 0,
  931. pmc_base + PMC_DPD_PADS_ORIDE,
  932. PMC_DPD_PADS_ORIDE_BLINK_ENB, 0, NULL);
  933. clk = clk_register_gate(NULL, "blink", "blink_override", 0,
  934. pmc_base + PMC_CTRL,
  935. PMC_CTRL_BLINK_ENB, 0, NULL);
  936. clk_register_clkdev(clk, "blink", NULL);
  937. clks[blink] = clk;
  938. }
  939. static void __init tegra20_osc_clk_init(void)
  940. {
  941. struct clk *clk;
  942. unsigned long input_freq;
  943. unsigned int pll_ref_div;
  944. input_freq = tegra20_clk_measure_input_freq();
  945. /* clk_m */
  946. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT |
  947. CLK_IGNORE_UNUSED, input_freq);
  948. clk_register_clkdev(clk, "clk_m", NULL);
  949. clks[clk_m] = clk;
  950. /* pll_ref */
  951. pll_ref_div = tegra20_get_pll_ref_div();
  952. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  953. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  954. clk_register_clkdev(clk, "pll_ref", NULL);
  955. clks[pll_ref] = clk;
  956. }
  957. /* Tegra20 CPU clock and reset control functions */
  958. static void tegra20_wait_cpu_in_reset(u32 cpu)
  959. {
  960. unsigned int reg;
  961. do {
  962. reg = readl(clk_base +
  963. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  964. cpu_relax();
  965. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  966. return;
  967. }
  968. static void tegra20_put_cpu_in_reset(u32 cpu)
  969. {
  970. writel(CPU_RESET(cpu),
  971. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  972. dmb();
  973. }
  974. static void tegra20_cpu_out_of_reset(u32 cpu)
  975. {
  976. writel(CPU_RESET(cpu),
  977. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  978. wmb();
  979. }
  980. static void tegra20_enable_cpu_clock(u32 cpu)
  981. {
  982. unsigned int reg;
  983. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  984. writel(reg & ~CPU_CLOCK(cpu),
  985. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  986. barrier();
  987. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  988. }
  989. static void tegra20_disable_cpu_clock(u32 cpu)
  990. {
  991. unsigned int reg;
  992. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  993. writel(reg | CPU_CLOCK(cpu),
  994. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  995. }
  996. #ifdef CONFIG_PM_SLEEP
  997. static bool tegra20_cpu_rail_off_ready(void)
  998. {
  999. unsigned int cpu_rst_status;
  1000. cpu_rst_status = readl(clk_base +
  1001. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  1002. return !!(cpu_rst_status & 0x2);
  1003. }
  1004. static void tegra20_cpu_clock_suspend(void)
  1005. {
  1006. /* switch coresite to clk_m, save off original source */
  1007. tegra20_cpu_clk_sctx.clk_csite_src =
  1008. readl(clk_base + CLK_SOURCE_CSITE);
  1009. writel(3<<30, clk_base + CLK_SOURCE_CSITE);
  1010. tegra20_cpu_clk_sctx.cpu_burst =
  1011. readl(clk_base + CCLK_BURST_POLICY);
  1012. tegra20_cpu_clk_sctx.pllx_base =
  1013. readl(clk_base + PLLX_BASE);
  1014. tegra20_cpu_clk_sctx.pllx_misc =
  1015. readl(clk_base + PLLX_MISC);
  1016. tegra20_cpu_clk_sctx.cclk_divider =
  1017. readl(clk_base + SUPER_CCLK_DIVIDER);
  1018. }
  1019. static void tegra20_cpu_clock_resume(void)
  1020. {
  1021. unsigned int reg, policy;
  1022. /* Is CPU complex already running on PLLX? */
  1023. reg = readl(clk_base + CCLK_BURST_POLICY);
  1024. policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
  1025. if (policy == CCLK_IDLE_POLICY)
  1026. reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
  1027. else if (policy == CCLK_RUN_POLICY)
  1028. reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
  1029. else
  1030. BUG();
  1031. if (reg != CCLK_BURST_POLICY_PLLX) {
  1032. /* restore PLLX settings if CPU is on different PLL */
  1033. writel(tegra20_cpu_clk_sctx.pllx_misc,
  1034. clk_base + PLLX_MISC);
  1035. writel(tegra20_cpu_clk_sctx.pllx_base,
  1036. clk_base + PLLX_BASE);
  1037. /* wait for PLL stabilization if PLLX was enabled */
  1038. if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
  1039. udelay(300);
  1040. }
  1041. /*
  1042. * Restore original burst policy setting for calls resulting from CPU
  1043. * LP2 in idle or system suspend.
  1044. */
  1045. writel(tegra20_cpu_clk_sctx.cclk_divider,
  1046. clk_base + SUPER_CCLK_DIVIDER);
  1047. writel(tegra20_cpu_clk_sctx.cpu_burst,
  1048. clk_base + CCLK_BURST_POLICY);
  1049. writel(tegra20_cpu_clk_sctx.clk_csite_src,
  1050. clk_base + CLK_SOURCE_CSITE);
  1051. }
  1052. #endif
  1053. static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
  1054. .wait_for_reset = tegra20_wait_cpu_in_reset,
  1055. .put_in_reset = tegra20_put_cpu_in_reset,
  1056. .out_of_reset = tegra20_cpu_out_of_reset,
  1057. .enable_clock = tegra20_enable_cpu_clock,
  1058. .disable_clock = tegra20_disable_cpu_clock,
  1059. #ifdef CONFIG_PM_SLEEP
  1060. .rail_off_ready = tegra20_cpu_rail_off_ready,
  1061. .suspend = tegra20_cpu_clock_suspend,
  1062. .resume = tegra20_cpu_clock_resume,
  1063. #endif
  1064. };
  1065. static __initdata struct tegra_clk_init_table init_table[] = {
  1066. {pll_p, clk_max, 216000000, 1},
  1067. {pll_p_out1, clk_max, 28800000, 1},
  1068. {pll_p_out2, clk_max, 48000000, 1},
  1069. {pll_p_out3, clk_max, 72000000, 1},
  1070. {pll_p_out4, clk_max, 24000000, 1},
  1071. {pll_c, clk_max, 600000000, 1},
  1072. {pll_c_out1, clk_max, 120000000, 1},
  1073. {sclk, pll_c_out1, 0, 1},
  1074. {hclk, clk_max, 0, 1},
  1075. {pclk, clk_max, 60000000, 1},
  1076. {csite, clk_max, 0, 1},
  1077. {emc, clk_max, 0, 1},
  1078. {cclk, clk_max, 0, 1},
  1079. {uarta, pll_p, 0, 0},
  1080. {uartb, pll_p, 0, 0},
  1081. {uartc, pll_p, 0, 0},
  1082. {uartd, pll_p, 0, 0},
  1083. {uarte, pll_p, 0, 0},
  1084. {usbd, clk_max, 12000000, 0},
  1085. {usb2, clk_max, 12000000, 0},
  1086. {usb3, clk_max, 12000000, 0},
  1087. {pll_a, clk_max, 56448000, 1},
  1088. {pll_a_out0, clk_max, 11289600, 1},
  1089. {cdev1, clk_max, 0, 1},
  1090. {blink, clk_max, 32768, 1},
  1091. {i2s1, pll_a_out0, 11289600, 0},
  1092. {i2s2, pll_a_out0, 11289600, 0},
  1093. {sdmmc1, pll_p, 48000000, 0},
  1094. {sdmmc3, pll_p, 48000000, 0},
  1095. {sdmmc4, pll_p, 48000000, 0},
  1096. {spi, pll_p, 20000000, 0},
  1097. {sbc1, pll_p, 100000000, 0},
  1098. {sbc2, pll_p, 100000000, 0},
  1099. {sbc3, pll_p, 100000000, 0},
  1100. {sbc4, pll_p, 100000000, 0},
  1101. {host1x, pll_c, 150000000, 0},
  1102. {disp1, pll_p, 600000000, 0},
  1103. {disp2, pll_p, 600000000, 0},
  1104. {gr2d, pll_c, 300000000, 0},
  1105. {gr3d, pll_c, 300000000, 0},
  1106. {clk_max, clk_max, 0, 0}, /* This MUST be the last entry */
  1107. };
  1108. static void __init tegra20_clock_apply_init_table(void)
  1109. {
  1110. tegra_init_from_table(init_table, clks, clk_max);
  1111. }
  1112. /*
  1113. * Some clocks may be used by different drivers depending on the board
  1114. * configuration. List those here to register them twice in the clock lookup
  1115. * table under two names.
  1116. */
  1117. static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
  1118. TEGRA_CLK_DUPLICATE(usbd, "utmip-pad", NULL),
  1119. TEGRA_CLK_DUPLICATE(usbd, "tegra-ehci.0", NULL),
  1120. TEGRA_CLK_DUPLICATE(usbd, "tegra-otg", NULL),
  1121. TEGRA_CLK_DUPLICATE(cclk, NULL, "cpu"),
  1122. TEGRA_CLK_DUPLICATE(clk_max, NULL, NULL), /* Must be the last entry */
  1123. };
  1124. static const struct of_device_id pmc_match[] __initconst = {
  1125. { .compatible = "nvidia,tegra20-pmc" },
  1126. {},
  1127. };
  1128. void __init tegra20_clock_init(struct device_node *np)
  1129. {
  1130. int i;
  1131. struct device_node *node;
  1132. clk_base = of_iomap(np, 0);
  1133. if (!clk_base) {
  1134. pr_err("Can't map CAR registers\n");
  1135. BUG();
  1136. }
  1137. node = of_find_matching_node(NULL, pmc_match);
  1138. if (!node) {
  1139. pr_err("Failed to find pmc node\n");
  1140. BUG();
  1141. }
  1142. pmc_base = of_iomap(node, 0);
  1143. if (!pmc_base) {
  1144. pr_err("Can't map pmc registers\n");
  1145. BUG();
  1146. }
  1147. tegra20_osc_clk_init();
  1148. tegra20_pmc_clk_init();
  1149. tegra20_fixed_clk_init();
  1150. tegra20_pll_init();
  1151. tegra20_super_clk_init();
  1152. tegra20_periph_clk_init();
  1153. tegra20_audio_clk_init();
  1154. for (i = 0; i < ARRAY_SIZE(clks); i++) {
  1155. if (IS_ERR(clks[i])) {
  1156. pr_err("Tegra20 clk %d: register failed with %ld\n",
  1157. i, PTR_ERR(clks[i]));
  1158. BUG();
  1159. }
  1160. if (!clks[i])
  1161. clks[i] = ERR_PTR(-EINVAL);
  1162. }
  1163. tegra_init_dup_clks(tegra_clk_duplicates, clks, clk_max);
  1164. clk_data.clks = clks;
  1165. clk_data.clk_num = ARRAY_SIZE(clks);
  1166. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1167. tegra_clk_apply_init_table = tegra20_clock_apply_init_table;
  1168. tegra_cpu_car_ops = &tegra20_cpu_car_ops;
  1169. }