clk-pll.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PLLE_AUX_PLLP_SEL BIT(2)
  70. #define PLLE_AUX_ENABLE_SWCTL BIT(4)
  71. #define PLLE_AUX_SEQ_ENABLE BIT(24)
  72. #define PLLE_AUX_PLLRE_SEL BIT(28)
  73. #define PLLE_MISC_PLLE_PTS BIT(8)
  74. #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
  75. #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
  76. #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
  77. #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
  78. #define PLLE_MISC_VREG_CTRL_SHIFT 2
  79. #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
  80. #define PLLCX_MISC_STROBE BIT(31)
  81. #define PLLCX_MISC_RESET BIT(30)
  82. #define PLLCX_MISC_SDM_DIV_SHIFT 28
  83. #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
  84. #define PLLCX_MISC_FILT_DIV_SHIFT 26
  85. #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
  86. #define PLLCX_MISC_ALPHA_SHIFT 18
  87. #define PLLCX_MISC_DIV_LOW_RANGE \
  88. ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  89. (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
  90. #define PLLCX_MISC_DIV_HIGH_RANGE \
  91. ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  92. (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
  93. #define PLLCX_MISC_COEF_LOW_RANGE \
  94. ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
  95. #define PLLCX_MISC_KA_SHIFT 2
  96. #define PLLCX_MISC_KB_SHIFT 9
  97. #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
  98. (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
  99. PLLCX_MISC_DIV_LOW_RANGE | \
  100. PLLCX_MISC_RESET)
  101. #define PLLCX_MISC1_DEFAULT 0x000d2308
  102. #define PLLCX_MISC2_DEFAULT 0x30211200
  103. #define PLLCX_MISC3_DEFAULT 0x200
  104. #define PMC_PLLM_WB0_OVERRIDE 0x1dc
  105. #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
  106. #define PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK BIT(27)
  107. #define PMC_SATA_PWRGT 0x1ac
  108. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  109. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  110. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  111. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  112. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  113. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  114. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  115. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  116. #define mask(w) ((1 << (w)) - 1)
  117. #define divm_mask(p) mask(p->divm_width)
  118. #define divn_mask(p) mask(p->divn_width)
  119. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  120. mask(p->divp_width))
  121. #define divm_max(p) (divm_mask(p))
  122. #define divn_max(p) (divn_mask(p))
  123. #define divp_max(p) (1 << (divp_mask(p)))
  124. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  125. /* PLLXC has 4-bit PDIV, but entry 15 is not allowed in h/w */
  126. #define PLLXC_PDIV_MAX 14
  127. /* non-monotonic mapping below is not a typo */
  128. static u8 pllxc_p[PLLXC_PDIV_MAX + 1] = {
  129. /* PDIV: 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 */
  130. /* p: */ 1, 2, 3, 4, 5, 6, 8, 10, 12, 16, 12, 16, 20, 24, 32
  131. };
  132. #define PLLCX_PDIV_MAX 7
  133. static u8 pllcx_p[PLLCX_PDIV_MAX + 1] = {
  134. /* PDIV: 0, 1, 2, 3, 4, 5, 6, 7 */
  135. /* p: */ 1, 2, 3, 4, 6, 8, 12, 16
  136. };
  137. #endif
  138. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  139. {
  140. u32 val;
  141. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  142. return;
  143. if (!(pll->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  144. return;
  145. val = pll_readl_misc(pll);
  146. val |= BIT(pll->params->lock_enable_bit_idx);
  147. pll_writel_misc(val, pll);
  148. }
  149. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  150. {
  151. int i;
  152. u32 val, lock_mask;
  153. void __iomem *lock_addr;
  154. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  155. udelay(pll->params->lock_delay);
  156. return 0;
  157. }
  158. lock_addr = pll->clk_base;
  159. if (pll->flags & TEGRA_PLL_LOCK_MISC)
  160. lock_addr += pll->params->misc_reg;
  161. else
  162. lock_addr += pll->params->base_reg;
  163. lock_mask = pll->params->lock_mask;
  164. for (i = 0; i < pll->params->lock_delay; i++) {
  165. val = readl_relaxed(lock_addr);
  166. if ((val & lock_mask) == lock_mask) {
  167. udelay(PLL_POST_LOCK_DELAY);
  168. return 0;
  169. }
  170. udelay(2); /* timeout = 2 * lock time */
  171. }
  172. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  173. __clk_get_name(pll->hw.clk));
  174. return -1;
  175. }
  176. static int clk_pll_is_enabled(struct clk_hw *hw)
  177. {
  178. struct tegra_clk_pll *pll = to_clk_pll(hw);
  179. u32 val;
  180. if (pll->flags & TEGRA_PLLM) {
  181. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  182. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  183. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  184. }
  185. val = pll_readl_base(pll);
  186. return val & PLL_BASE_ENABLE ? 1 : 0;
  187. }
  188. static void _clk_pll_enable(struct clk_hw *hw)
  189. {
  190. struct tegra_clk_pll *pll = to_clk_pll(hw);
  191. u32 val;
  192. clk_pll_enable_lock(pll);
  193. val = pll_readl_base(pll);
  194. if (pll->flags & TEGRA_PLL_BYPASS)
  195. val &= ~PLL_BASE_BYPASS;
  196. val |= PLL_BASE_ENABLE;
  197. pll_writel_base(val, pll);
  198. if (pll->flags & TEGRA_PLLM) {
  199. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  200. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  201. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  202. }
  203. }
  204. static void _clk_pll_disable(struct clk_hw *hw)
  205. {
  206. struct tegra_clk_pll *pll = to_clk_pll(hw);
  207. u32 val;
  208. val = pll_readl_base(pll);
  209. if (pll->flags & TEGRA_PLL_BYPASS)
  210. val &= ~PLL_BASE_BYPASS;
  211. val &= ~PLL_BASE_ENABLE;
  212. pll_writel_base(val, pll);
  213. if (pll->flags & TEGRA_PLLM) {
  214. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  215. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  216. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  217. }
  218. }
  219. static int clk_pll_enable(struct clk_hw *hw)
  220. {
  221. struct tegra_clk_pll *pll = to_clk_pll(hw);
  222. unsigned long flags = 0;
  223. int ret;
  224. if (pll->lock)
  225. spin_lock_irqsave(pll->lock, flags);
  226. _clk_pll_enable(hw);
  227. ret = clk_pll_wait_for_lock(pll);
  228. if (pll->lock)
  229. spin_unlock_irqrestore(pll->lock, flags);
  230. return ret;
  231. }
  232. static void clk_pll_disable(struct clk_hw *hw)
  233. {
  234. struct tegra_clk_pll *pll = to_clk_pll(hw);
  235. unsigned long flags = 0;
  236. if (pll->lock)
  237. spin_lock_irqsave(pll->lock, flags);
  238. _clk_pll_disable(hw);
  239. if (pll->lock)
  240. spin_unlock_irqrestore(pll->lock, flags);
  241. }
  242. static int _get_table_rate(struct clk_hw *hw,
  243. struct tegra_clk_pll_freq_table *cfg,
  244. unsigned long rate, unsigned long parent_rate)
  245. {
  246. struct tegra_clk_pll *pll = to_clk_pll(hw);
  247. struct tegra_clk_pll_freq_table *sel;
  248. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  249. if (sel->input_rate == parent_rate &&
  250. sel->output_rate == rate)
  251. break;
  252. if (sel->input_rate == 0)
  253. return -EINVAL;
  254. cfg->input_rate = sel->input_rate;
  255. cfg->output_rate = sel->output_rate;
  256. cfg->m = sel->m;
  257. cfg->n = sel->n;
  258. cfg->p = sel->p;
  259. cfg->cpcon = sel->cpcon;
  260. return 0;
  261. }
  262. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  263. unsigned long rate, unsigned long parent_rate)
  264. {
  265. struct tegra_clk_pll *pll = to_clk_pll(hw);
  266. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  267. unsigned long cfreq;
  268. u32 p_div = 0;
  269. switch (parent_rate) {
  270. case 12000000:
  271. case 26000000:
  272. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  273. break;
  274. case 13000000:
  275. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  276. break;
  277. case 16800000:
  278. case 19200000:
  279. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  280. break;
  281. case 9600000:
  282. case 28800000:
  283. /*
  284. * PLL_P_OUT1 rate is not listed in PLLA table
  285. */
  286. cfreq = parent_rate/(parent_rate/1000000);
  287. break;
  288. default:
  289. pr_err("%s Unexpected reference rate %lu\n",
  290. __func__, parent_rate);
  291. BUG();
  292. }
  293. /* Raise VCO to guarantee 0.5% accuracy */
  294. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  295. cfg->output_rate <<= 1)
  296. p_div++;
  297. cfg->m = parent_rate / cfreq;
  298. cfg->n = cfg->output_rate / cfreq;
  299. cfg->cpcon = OUT_OF_TABLE_CPCON;
  300. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  301. (1 << p_div) > divp_max(pll)
  302. || cfg->output_rate > pll->params->vco_max) {
  303. pr_err("%s: Failed to set %s rate %lu\n",
  304. __func__, __clk_get_name(hw->clk), rate);
  305. return -EINVAL;
  306. }
  307. if (p_tohw) {
  308. p_div = 1 << p_div;
  309. while (p_tohw->pdiv) {
  310. if (p_div <= p_tohw->pdiv) {
  311. cfg->p = p_tohw->hw_val;
  312. break;
  313. }
  314. p_tohw++;
  315. }
  316. if (!p_tohw->pdiv)
  317. return -EINVAL;
  318. } else
  319. cfg->p = p_div;
  320. return 0;
  321. }
  322. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  323. struct tegra_clk_pll_freq_table *cfg)
  324. {
  325. u32 val;
  326. val = pll_readl_base(pll);
  327. val &= ~((divm_mask(pll) << pll->divm_shift) |
  328. (divn_mask(pll) << pll->divn_shift) |
  329. (divp_mask(pll) << pll->divp_shift));
  330. val |= ((cfg->m << pll->divm_shift) |
  331. (cfg->n << pll->divn_shift) |
  332. (cfg->p << pll->divp_shift));
  333. pll_writel_base(val, pll);
  334. }
  335. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  336. struct tegra_clk_pll_freq_table *cfg)
  337. {
  338. u32 val;
  339. val = pll_readl_base(pll);
  340. cfg->m = (val >> pll->divm_shift) & (divm_mask(pll));
  341. cfg->n = (val >> pll->divn_shift) & (divn_mask(pll));
  342. cfg->p = (val >> pll->divp_shift) & (divp_mask(pll));
  343. }
  344. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  345. struct tegra_clk_pll_freq_table *cfg,
  346. unsigned long rate)
  347. {
  348. u32 val;
  349. val = pll_readl_misc(pll);
  350. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  351. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  352. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  353. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  354. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  355. val |= 1 << PLL_MISC_LFCON_SHIFT;
  356. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  357. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  358. if (rate >= (pll->params->vco_max >> 1))
  359. val |= 1 << PLL_MISC_DCCON_SHIFT;
  360. }
  361. pll_writel_misc(val, pll);
  362. }
  363. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  364. unsigned long rate)
  365. {
  366. struct tegra_clk_pll *pll = to_clk_pll(hw);
  367. int state, ret = 0;
  368. state = clk_pll_is_enabled(hw);
  369. if (state)
  370. _clk_pll_disable(hw);
  371. _update_pll_mnp(pll, cfg);
  372. if (pll->flags & TEGRA_PLL_HAS_CPCON)
  373. _update_pll_cpcon(pll, cfg, rate);
  374. if (state) {
  375. _clk_pll_enable(hw);
  376. ret = clk_pll_wait_for_lock(pll);
  377. }
  378. return ret;
  379. }
  380. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  381. unsigned long parent_rate)
  382. {
  383. struct tegra_clk_pll *pll = to_clk_pll(hw);
  384. struct tegra_clk_pll_freq_table cfg, old_cfg;
  385. unsigned long flags = 0;
  386. int ret = 0;
  387. if (pll->flags & TEGRA_PLL_FIXED) {
  388. if (rate != pll->fixed_rate) {
  389. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  390. __func__, __clk_get_name(hw->clk),
  391. pll->fixed_rate, rate);
  392. return -EINVAL;
  393. }
  394. return 0;
  395. }
  396. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  397. _calc_rate(hw, &cfg, rate, parent_rate))
  398. return -EINVAL;
  399. if (pll->lock)
  400. spin_lock_irqsave(pll->lock, flags);
  401. _get_pll_mnp(pll, &old_cfg);
  402. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  403. ret = _program_pll(hw, &cfg, rate);
  404. if (pll->lock)
  405. spin_unlock_irqrestore(pll->lock, flags);
  406. return ret;
  407. }
  408. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  409. unsigned long *prate)
  410. {
  411. struct tegra_clk_pll *pll = to_clk_pll(hw);
  412. struct tegra_clk_pll_freq_table cfg;
  413. u64 output_rate = *prate;
  414. if (pll->flags & TEGRA_PLL_FIXED)
  415. return pll->fixed_rate;
  416. /* PLLM is used for memory; we do not change rate */
  417. if (pll->flags & TEGRA_PLLM)
  418. return __clk_get_rate(hw->clk);
  419. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  420. _calc_rate(hw, &cfg, rate, *prate))
  421. return -EINVAL;
  422. output_rate *= cfg.n;
  423. do_div(output_rate, cfg.m * (1 << cfg.p));
  424. return output_rate;
  425. }
  426. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  427. unsigned long parent_rate)
  428. {
  429. struct tegra_clk_pll *pll = to_clk_pll(hw);
  430. struct tegra_clk_pll_freq_table cfg;
  431. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  432. u32 val;
  433. u64 rate = parent_rate;
  434. int pdiv;
  435. val = pll_readl_base(pll);
  436. if ((pll->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  437. return parent_rate;
  438. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  439. struct tegra_clk_pll_freq_table sel;
  440. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  441. pr_err("Clock %s has unknown fixed frequency\n",
  442. __clk_get_name(hw->clk));
  443. BUG();
  444. }
  445. return pll->fixed_rate;
  446. }
  447. _get_pll_mnp(pll, &cfg);
  448. if (p_tohw) {
  449. while (p_tohw->pdiv) {
  450. if (cfg.p == p_tohw->hw_val) {
  451. pdiv = p_tohw->pdiv;
  452. break;
  453. }
  454. p_tohw++;
  455. }
  456. if (!p_tohw->pdiv) {
  457. WARN_ON(1);
  458. pdiv = 1;
  459. }
  460. } else
  461. pdiv = 1 << cfg.p;
  462. cfg.m *= pdiv;
  463. rate *= cfg.n;
  464. do_div(rate, cfg.m);
  465. return rate;
  466. }
  467. static int clk_plle_training(struct tegra_clk_pll *pll)
  468. {
  469. u32 val;
  470. unsigned long timeout;
  471. if (!pll->pmc)
  472. return -ENOSYS;
  473. /*
  474. * PLLE is already disabled, and setup cleared;
  475. * create falling edge on PLLE IDDQ input.
  476. */
  477. val = readl(pll->pmc + PMC_SATA_PWRGT);
  478. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  479. writel(val, pll->pmc + PMC_SATA_PWRGT);
  480. val = readl(pll->pmc + PMC_SATA_PWRGT);
  481. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  482. writel(val, pll->pmc + PMC_SATA_PWRGT);
  483. val = readl(pll->pmc + PMC_SATA_PWRGT);
  484. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  485. writel(val, pll->pmc + PMC_SATA_PWRGT);
  486. val = pll_readl_misc(pll);
  487. timeout = jiffies + msecs_to_jiffies(100);
  488. while (1) {
  489. val = pll_readl_misc(pll);
  490. if (val & PLLE_MISC_READY)
  491. break;
  492. if (time_after(jiffies, timeout)) {
  493. pr_err("%s: timeout waiting for PLLE\n", __func__);
  494. return -EBUSY;
  495. }
  496. udelay(300);
  497. }
  498. return 0;
  499. }
  500. static int clk_plle_enable(struct clk_hw *hw)
  501. {
  502. struct tegra_clk_pll *pll = to_clk_pll(hw);
  503. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  504. struct tegra_clk_pll_freq_table sel;
  505. u32 val;
  506. int err;
  507. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  508. return -EINVAL;
  509. clk_pll_disable(hw);
  510. val = pll_readl_misc(pll);
  511. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  512. pll_writel_misc(val, pll);
  513. val = pll_readl_misc(pll);
  514. if (!(val & PLLE_MISC_READY)) {
  515. err = clk_plle_training(pll);
  516. if (err)
  517. return err;
  518. }
  519. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  520. /* configure dividers */
  521. val = pll_readl_base(pll);
  522. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  523. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  524. val |= sel.m << pll->divm_shift;
  525. val |= sel.n << pll->divn_shift;
  526. val |= sel.p << pll->divp_shift;
  527. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  528. pll_writel_base(val, pll);
  529. }
  530. val = pll_readl_misc(pll);
  531. val |= PLLE_MISC_SETUP_VALUE;
  532. val |= PLLE_MISC_LOCK_ENABLE;
  533. pll_writel_misc(val, pll);
  534. val = readl(pll->clk_base + PLLE_SS_CTRL);
  535. val |= PLLE_SS_DISABLE;
  536. writel(val, pll->clk_base + PLLE_SS_CTRL);
  537. val |= pll_readl_base(pll);
  538. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  539. pll_writel_base(val, pll);
  540. clk_pll_wait_for_lock(pll);
  541. return 0;
  542. }
  543. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  544. unsigned long parent_rate)
  545. {
  546. struct tegra_clk_pll *pll = to_clk_pll(hw);
  547. u32 val = pll_readl_base(pll);
  548. u32 divn = 0, divm = 0, divp = 0;
  549. u64 rate = parent_rate;
  550. divp = (val >> pll->divp_shift) & (divp_mask(pll));
  551. divn = (val >> pll->divn_shift) & (divn_mask(pll));
  552. divm = (val >> pll->divm_shift) & (divm_mask(pll));
  553. divm *= divp;
  554. rate *= divn;
  555. do_div(rate, divm);
  556. return rate;
  557. }
  558. const struct clk_ops tegra_clk_pll_ops = {
  559. .is_enabled = clk_pll_is_enabled,
  560. .enable = clk_pll_enable,
  561. .disable = clk_pll_disable,
  562. .recalc_rate = clk_pll_recalc_rate,
  563. .round_rate = clk_pll_round_rate,
  564. .set_rate = clk_pll_set_rate,
  565. };
  566. const struct clk_ops tegra_clk_plle_ops = {
  567. .recalc_rate = clk_plle_recalc_rate,
  568. .is_enabled = clk_pll_is_enabled,
  569. .disable = clk_pll_disable,
  570. .enable = clk_plle_enable,
  571. };
  572. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  573. static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
  574. unsigned long parent_rate)
  575. {
  576. if (parent_rate > pll_params->cf_max)
  577. return 2;
  578. else
  579. return 1;
  580. }
  581. static int clk_pll_iddq_enable(struct clk_hw *hw)
  582. {
  583. struct tegra_clk_pll *pll = to_clk_pll(hw);
  584. unsigned long flags = 0;
  585. u32 val;
  586. int ret;
  587. if (pll->lock)
  588. spin_lock_irqsave(pll->lock, flags);
  589. val = pll_readl(pll->params->iddq_reg, pll);
  590. val &= ~BIT(pll->params->iddq_bit_idx);
  591. pll_writel(val, pll->params->iddq_reg, pll);
  592. udelay(2);
  593. _clk_pll_enable(hw);
  594. ret = clk_pll_wait_for_lock(pll);
  595. if (pll->lock)
  596. spin_unlock_irqrestore(pll->lock, flags);
  597. return 0;
  598. }
  599. static void clk_pll_iddq_disable(struct clk_hw *hw)
  600. {
  601. struct tegra_clk_pll *pll = to_clk_pll(hw);
  602. unsigned long flags = 0;
  603. u32 val;
  604. if (pll->lock)
  605. spin_lock_irqsave(pll->lock, flags);
  606. _clk_pll_disable(hw);
  607. val = pll_readl(pll->params->iddq_reg, pll);
  608. val |= BIT(pll->params->iddq_bit_idx);
  609. pll_writel(val, pll->params->iddq_reg, pll);
  610. udelay(2);
  611. if (pll->lock)
  612. spin_unlock_irqrestore(pll->lock, flags);
  613. }
  614. static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
  615. struct tegra_clk_pll_freq_table *cfg,
  616. unsigned long rate, unsigned long parent_rate)
  617. {
  618. struct tegra_clk_pll *pll = to_clk_pll(hw);
  619. unsigned int p;
  620. if (!rate)
  621. return -EINVAL;
  622. p = DIV_ROUND_UP(pll->params->vco_min, rate);
  623. cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
  624. cfg->p = p;
  625. cfg->output_rate = rate * cfg->p;
  626. cfg->n = cfg->output_rate * cfg->m / parent_rate;
  627. if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
  628. return -EINVAL;
  629. return 0;
  630. }
  631. static int _pll_ramp_calc_pll(struct clk_hw *hw,
  632. struct tegra_clk_pll_freq_table *cfg,
  633. unsigned long rate, unsigned long parent_rate)
  634. {
  635. struct tegra_clk_pll *pll = to_clk_pll(hw);
  636. int err = 0;
  637. err = _get_table_rate(hw, cfg, rate, parent_rate);
  638. if (err < 0)
  639. err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
  640. else if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
  641. WARN_ON(1);
  642. err = -EINVAL;
  643. goto out;
  644. }
  645. if (!cfg->p || (cfg->p > pll->params->max_p))
  646. err = -EINVAL;
  647. out:
  648. return err;
  649. }
  650. static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
  651. unsigned long parent_rate)
  652. {
  653. struct tegra_clk_pll *pll = to_clk_pll(hw);
  654. struct tegra_clk_pll_freq_table cfg, old_cfg;
  655. unsigned long flags = 0;
  656. int ret = 0;
  657. u8 old_p;
  658. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  659. if (ret < 0)
  660. return ret;
  661. if (pll->lock)
  662. spin_lock_irqsave(pll->lock, flags);
  663. _get_pll_mnp(pll, &old_cfg);
  664. old_p = pllxc_p[old_cfg.p];
  665. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_p != cfg.p) {
  666. cfg.p -= 1;
  667. ret = _program_pll(hw, &cfg, rate);
  668. }
  669. if (pll->lock)
  670. spin_unlock_irqrestore(pll->lock, flags);
  671. return ret;
  672. }
  673. static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
  674. unsigned long *prate)
  675. {
  676. struct tegra_clk_pll_freq_table cfg;
  677. int ret = 0;
  678. u64 output_rate = *prate;
  679. ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
  680. if (ret < 0)
  681. return ret;
  682. output_rate *= cfg.n;
  683. do_div(output_rate, cfg.m * cfg.p);
  684. return output_rate;
  685. }
  686. static int clk_pllm_set_rate(struct clk_hw *hw, unsigned long rate,
  687. unsigned long parent_rate)
  688. {
  689. struct tegra_clk_pll_freq_table cfg;
  690. struct tegra_clk_pll *pll = to_clk_pll(hw);
  691. unsigned long flags = 0;
  692. int state, ret = 0;
  693. u32 val;
  694. if (pll->lock)
  695. spin_lock_irqsave(pll->lock, flags);
  696. state = clk_pll_is_enabled(hw);
  697. if (state) {
  698. if (rate != clk_get_rate(hw->clk)) {
  699. pr_err("%s: Cannot change active PLLM\n", __func__);
  700. ret = -EINVAL;
  701. goto out;
  702. }
  703. goto out;
  704. }
  705. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  706. if (ret < 0)
  707. goto out;
  708. cfg.p -= 1;
  709. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  710. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE) {
  711. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE_2);
  712. val = cfg.p ? (val | PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK) :
  713. (val & ~PMC_PLLM_WB0_OVERRIDE_2_DIVP_MASK);
  714. writel_relaxed(val, pll->pmc + PMC_PLLM_WB0_OVERRIDE_2);
  715. val = readl_relaxed(pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  716. val &= ~(divn_mask(pll) | divm_mask(pll));
  717. val |= (cfg.m << pll->divm_shift) | (cfg.n << pll->divn_shift);
  718. writel_relaxed(val, pll->pmc + PMC_PLLM_WB0_OVERRIDE);
  719. } else
  720. _update_pll_mnp(pll, &cfg);
  721. out:
  722. if (pll->lock)
  723. spin_unlock_irqrestore(pll->lock, flags);
  724. return ret;
  725. }
  726. static void _pllcx_strobe(struct tegra_clk_pll *pll)
  727. {
  728. u32 val;
  729. val = pll_readl_misc(pll);
  730. val |= PLLCX_MISC_STROBE;
  731. pll_writel_misc(val, pll);
  732. udelay(2);
  733. val &= ~PLLCX_MISC_STROBE;
  734. pll_writel_misc(val, pll);
  735. }
  736. static int clk_pllc_enable(struct clk_hw *hw)
  737. {
  738. struct tegra_clk_pll *pll = to_clk_pll(hw);
  739. u32 val;
  740. int ret = 0;
  741. unsigned long flags = 0;
  742. if (pll->lock)
  743. spin_lock_irqsave(pll->lock, flags);
  744. _clk_pll_enable(hw);
  745. udelay(2);
  746. val = pll_readl_misc(pll);
  747. val &= ~PLLCX_MISC_RESET;
  748. pll_writel_misc(val, pll);
  749. udelay(2);
  750. _pllcx_strobe(pll);
  751. ret = clk_pll_wait_for_lock(pll);
  752. if (pll->lock)
  753. spin_unlock_irqrestore(pll->lock, flags);
  754. return ret;
  755. }
  756. static void _clk_pllc_disable(struct clk_hw *hw)
  757. {
  758. struct tegra_clk_pll *pll = to_clk_pll(hw);
  759. u32 val;
  760. _clk_pll_disable(hw);
  761. val = pll_readl_misc(pll);
  762. val |= PLLCX_MISC_RESET;
  763. pll_writel_misc(val, pll);
  764. udelay(2);
  765. }
  766. static void clk_pllc_disable(struct clk_hw *hw)
  767. {
  768. struct tegra_clk_pll *pll = to_clk_pll(hw);
  769. unsigned long flags = 0;
  770. if (pll->lock)
  771. spin_lock_irqsave(pll->lock, flags);
  772. _clk_pllc_disable(hw);
  773. if (pll->lock)
  774. spin_unlock_irqrestore(pll->lock, flags);
  775. }
  776. static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
  777. unsigned long input_rate, u32 n)
  778. {
  779. u32 val, n_threshold;
  780. switch (input_rate) {
  781. case 12000000:
  782. n_threshold = 70;
  783. break;
  784. case 13000000:
  785. case 26000000:
  786. n_threshold = 71;
  787. break;
  788. case 16800000:
  789. n_threshold = 55;
  790. break;
  791. case 19200000:
  792. n_threshold = 48;
  793. break;
  794. default:
  795. pr_err("%s: Unexpected reference rate %lu\n",
  796. __func__, input_rate);
  797. return -EINVAL;
  798. }
  799. val = pll_readl_misc(pll);
  800. val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
  801. val |= n <= n_threshold ?
  802. PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
  803. pll_writel_misc(val, pll);
  804. return 0;
  805. }
  806. static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
  807. unsigned long parent_rate)
  808. {
  809. struct tegra_clk_pll_freq_table cfg;
  810. struct tegra_clk_pll *pll = to_clk_pll(hw);
  811. unsigned long flags = 0;
  812. int state, ret = 0;
  813. u32 val;
  814. u16 old_m, old_n;
  815. u8 old_p;
  816. if (pll->lock)
  817. spin_lock_irqsave(pll->lock, flags);
  818. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  819. if (ret < 0)
  820. goto out;
  821. val = pll_readl_base(pll);
  822. old_m = (val >> pll->divm_shift) & (divm_mask(pll));
  823. old_n = (val >> pll->divn_shift) & (divn_mask(pll));
  824. old_p = pllcx_p[(val >> pll->divp_shift) & (divp_mask(pll))];
  825. if (cfg.m != old_m) {
  826. WARN_ON(1);
  827. goto out;
  828. }
  829. if (old_n == cfg.n && old_p == cfg.p)
  830. goto out;
  831. cfg.p -= 1;
  832. state = clk_pll_is_enabled(hw);
  833. if (state)
  834. _clk_pllc_disable(hw);
  835. ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  836. if (ret < 0)
  837. goto out;
  838. _update_pll_mnp(pll, &cfg);
  839. if (state)
  840. ret = clk_pllc_enable(hw);
  841. out:
  842. if (pll->lock)
  843. spin_unlock_irqrestore(pll->lock, flags);
  844. return ret;
  845. }
  846. static long _pllre_calc_rate(struct tegra_clk_pll *pll,
  847. struct tegra_clk_pll_freq_table *cfg,
  848. unsigned long rate, unsigned long parent_rate)
  849. {
  850. u16 m, n;
  851. u64 output_rate = parent_rate;
  852. m = _pll_fixed_mdiv(pll->params, parent_rate);
  853. n = rate * m / parent_rate;
  854. output_rate *= n;
  855. do_div(output_rate, m);
  856. if (cfg) {
  857. cfg->m = m;
  858. cfg->n = n;
  859. }
  860. return output_rate;
  861. }
  862. static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
  863. unsigned long parent_rate)
  864. {
  865. struct tegra_clk_pll_freq_table cfg, old_cfg;
  866. struct tegra_clk_pll *pll = to_clk_pll(hw);
  867. unsigned long flags = 0;
  868. int state, ret = 0;
  869. if (pll->lock)
  870. spin_lock_irqsave(pll->lock, flags);
  871. _pllre_calc_rate(pll, &cfg, rate, parent_rate);
  872. _get_pll_mnp(pll, &old_cfg);
  873. cfg.p = old_cfg.p;
  874. if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
  875. state = clk_pll_is_enabled(hw);
  876. if (state)
  877. _clk_pll_disable(hw);
  878. _update_pll_mnp(pll, &cfg);
  879. if (state) {
  880. _clk_pll_enable(hw);
  881. ret = clk_pll_wait_for_lock(pll);
  882. }
  883. }
  884. if (pll->lock)
  885. spin_unlock_irqrestore(pll->lock, flags);
  886. return ret;
  887. }
  888. static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
  889. unsigned long parent_rate)
  890. {
  891. struct tegra_clk_pll_freq_table cfg;
  892. struct tegra_clk_pll *pll = to_clk_pll(hw);
  893. u64 rate = parent_rate;
  894. _get_pll_mnp(pll, &cfg);
  895. rate *= cfg.n;
  896. do_div(rate, cfg.m);
  897. return rate;
  898. }
  899. static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
  900. unsigned long *prate)
  901. {
  902. struct tegra_clk_pll *pll = to_clk_pll(hw);
  903. return _pllre_calc_rate(pll, NULL, rate, *prate);
  904. }
  905. static int clk_plle_tegra114_enable(struct clk_hw *hw)
  906. {
  907. struct tegra_clk_pll *pll = to_clk_pll(hw);
  908. struct tegra_clk_pll_freq_table sel;
  909. u32 val;
  910. int ret;
  911. unsigned long flags = 0;
  912. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  913. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  914. return -EINVAL;
  915. if (pll->lock)
  916. spin_lock_irqsave(pll->lock, flags);
  917. val = pll_readl_base(pll);
  918. val &= ~BIT(29); /* Disable lock override */
  919. pll_writel_base(val, pll);
  920. val = pll_readl(pll->params->aux_reg, pll);
  921. val |= PLLE_AUX_ENABLE_SWCTL;
  922. val &= ~PLLE_AUX_SEQ_ENABLE;
  923. pll_writel(val, pll->params->aux_reg, pll);
  924. udelay(1);
  925. val = pll_readl_misc(pll);
  926. val |= PLLE_MISC_LOCK_ENABLE;
  927. val |= PLLE_MISC_IDDQ_SW_CTRL;
  928. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  929. val |= PLLE_MISC_PLLE_PTS;
  930. val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
  931. pll_writel_misc(val, pll);
  932. udelay(5);
  933. val = pll_readl(PLLE_SS_CTRL, pll);
  934. val |= PLLE_SS_DISABLE;
  935. pll_writel(val, PLLE_SS_CTRL, pll);
  936. val = pll_readl_base(pll);
  937. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  938. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  939. val |= sel.m << pll->divm_shift;
  940. val |= sel.n << pll->divn_shift;
  941. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  942. pll_writel_base(val, pll);
  943. udelay(1);
  944. _clk_pll_enable(hw);
  945. ret = clk_pll_wait_for_lock(pll);
  946. if (ret < 0)
  947. goto out;
  948. /* TODO: enable hw control of xusb brick pll */
  949. out:
  950. if (pll->lock)
  951. spin_unlock_irqrestore(pll->lock, flags);
  952. return ret;
  953. }
  954. static void clk_plle_tegra114_disable(struct clk_hw *hw)
  955. {
  956. struct tegra_clk_pll *pll = to_clk_pll(hw);
  957. unsigned long flags = 0;
  958. u32 val;
  959. if (pll->lock)
  960. spin_lock_irqsave(pll->lock, flags);
  961. _clk_pll_disable(hw);
  962. val = pll_readl_misc(pll);
  963. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  964. pll_writel_misc(val, pll);
  965. udelay(1);
  966. if (pll->lock)
  967. spin_unlock_irqrestore(pll->lock, flags);
  968. }
  969. #endif
  970. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  971. void __iomem *pmc, unsigned long fixed_rate,
  972. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  973. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  974. {
  975. struct tegra_clk_pll *pll;
  976. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  977. if (!pll)
  978. return ERR_PTR(-ENOMEM);
  979. pll->clk_base = clk_base;
  980. pll->pmc = pmc;
  981. pll->freq_table = freq_table;
  982. pll->params = pll_params;
  983. pll->fixed_rate = fixed_rate;
  984. pll->flags = pll_flags;
  985. pll->lock = lock;
  986. pll->divp_shift = PLL_BASE_DIVP_SHIFT;
  987. pll->divp_width = PLL_BASE_DIVP_WIDTH;
  988. pll->divn_shift = PLL_BASE_DIVN_SHIFT;
  989. pll->divn_width = PLL_BASE_DIVN_WIDTH;
  990. pll->divm_shift = PLL_BASE_DIVM_SHIFT;
  991. pll->divm_width = PLL_BASE_DIVM_WIDTH;
  992. return pll;
  993. }
  994. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  995. const char *name, const char *parent_name, unsigned long flags,
  996. const struct clk_ops *ops)
  997. {
  998. struct clk_init_data init;
  999. init.name = name;
  1000. init.ops = ops;
  1001. init.flags = flags;
  1002. init.parent_names = (parent_name ? &parent_name : NULL);
  1003. init.num_parents = (parent_name ? 1 : 0);
  1004. /* Data in .init is copied by clk_register(), so stack variable OK */
  1005. pll->hw.init = &init;
  1006. return clk_register(NULL, &pll->hw);
  1007. }
  1008. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  1009. void __iomem *clk_base, void __iomem *pmc,
  1010. unsigned long flags, unsigned long fixed_rate,
  1011. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1012. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1013. {
  1014. struct tegra_clk_pll *pll;
  1015. struct clk *clk;
  1016. pll_flags |= TEGRA_PLL_BYPASS;
  1017. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1018. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1019. freq_table, lock);
  1020. if (IS_ERR(pll))
  1021. return ERR_CAST(pll);
  1022. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1023. &tegra_clk_pll_ops);
  1024. if (IS_ERR(clk))
  1025. kfree(pll);
  1026. return clk;
  1027. }
  1028. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  1029. void __iomem *clk_base, void __iomem *pmc,
  1030. unsigned long flags, unsigned long fixed_rate,
  1031. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1032. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1033. {
  1034. struct tegra_clk_pll *pll;
  1035. struct clk *clk;
  1036. pll_flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
  1037. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1038. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1039. freq_table, lock);
  1040. if (IS_ERR(pll))
  1041. return ERR_CAST(pll);
  1042. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1043. &tegra_clk_plle_ops);
  1044. if (IS_ERR(clk))
  1045. kfree(pll);
  1046. return clk;
  1047. }
  1048. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  1049. const struct clk_ops tegra_clk_pllxc_ops = {
  1050. .is_enabled = clk_pll_is_enabled,
  1051. .enable = clk_pll_iddq_enable,
  1052. .disable = clk_pll_iddq_disable,
  1053. .recalc_rate = clk_pll_recalc_rate,
  1054. .round_rate = clk_pll_ramp_round_rate,
  1055. .set_rate = clk_pllxc_set_rate,
  1056. };
  1057. const struct clk_ops tegra_clk_pllm_ops = {
  1058. .is_enabled = clk_pll_is_enabled,
  1059. .enable = clk_pll_iddq_enable,
  1060. .disable = clk_pll_iddq_disable,
  1061. .recalc_rate = clk_pll_recalc_rate,
  1062. .round_rate = clk_pll_ramp_round_rate,
  1063. .set_rate = clk_pllm_set_rate,
  1064. };
  1065. const struct clk_ops tegra_clk_pllc_ops = {
  1066. .is_enabled = clk_pll_is_enabled,
  1067. .enable = clk_pllc_enable,
  1068. .disable = clk_pllc_disable,
  1069. .recalc_rate = clk_pll_recalc_rate,
  1070. .round_rate = clk_pll_ramp_round_rate,
  1071. .set_rate = clk_pllc_set_rate,
  1072. };
  1073. const struct clk_ops tegra_clk_pllre_ops = {
  1074. .is_enabled = clk_pll_is_enabled,
  1075. .enable = clk_pll_iddq_enable,
  1076. .disable = clk_pll_iddq_disable,
  1077. .recalc_rate = clk_pllre_recalc_rate,
  1078. .round_rate = clk_pllre_round_rate,
  1079. .set_rate = clk_pllre_set_rate,
  1080. };
  1081. const struct clk_ops tegra_clk_plle_tegra114_ops = {
  1082. .is_enabled = clk_pll_is_enabled,
  1083. .enable = clk_plle_tegra114_enable,
  1084. .disable = clk_plle_tegra114_disable,
  1085. .recalc_rate = clk_pll_recalc_rate,
  1086. };
  1087. struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
  1088. void __iomem *clk_base, void __iomem *pmc,
  1089. unsigned long flags, unsigned long fixed_rate,
  1090. struct tegra_clk_pll_params *pll_params,
  1091. u32 pll_flags,
  1092. struct tegra_clk_pll_freq_table *freq_table,
  1093. spinlock_t *lock)
  1094. {
  1095. struct tegra_clk_pll *pll;
  1096. struct clk *clk;
  1097. if (!pll_params->pdiv_tohw)
  1098. return ERR_PTR(-EINVAL);
  1099. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1100. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1101. freq_table, lock);
  1102. if (IS_ERR(pll))
  1103. return ERR_CAST(pll);
  1104. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1105. &tegra_clk_pllxc_ops);
  1106. if (IS_ERR(clk))
  1107. kfree(pll);
  1108. return clk;
  1109. }
  1110. struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
  1111. void __iomem *clk_base, void __iomem *pmc,
  1112. unsigned long flags, unsigned long fixed_rate,
  1113. struct tegra_clk_pll_params *pll_params,
  1114. u32 pll_flags,
  1115. struct tegra_clk_pll_freq_table *freq_table,
  1116. spinlock_t *lock, unsigned long parent_rate)
  1117. {
  1118. u32 val;
  1119. struct tegra_clk_pll *pll;
  1120. struct clk *clk;
  1121. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1122. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1123. freq_table, lock);
  1124. if (IS_ERR(pll))
  1125. return ERR_CAST(pll);
  1126. /* program minimum rate by default */
  1127. val = pll_readl_base(pll);
  1128. if (val & PLL_BASE_ENABLE)
  1129. WARN_ON(val & pll_params->iddq_bit_idx);
  1130. else {
  1131. int m;
  1132. m = _pll_fixed_mdiv(pll_params, parent_rate);
  1133. val = m << PLL_BASE_DIVM_SHIFT;
  1134. val |= (pll_params->vco_min / parent_rate)
  1135. << PLL_BASE_DIVN_SHIFT;
  1136. pll_writel_base(val, pll);
  1137. }
  1138. /* disable lock override */
  1139. val = pll_readl_misc(pll);
  1140. val &= ~BIT(29);
  1141. pll_writel_misc(val, pll);
  1142. pll_flags |= TEGRA_PLL_LOCK_MISC;
  1143. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1144. &tegra_clk_pllre_ops);
  1145. if (IS_ERR(clk))
  1146. kfree(pll);
  1147. return clk;
  1148. }
  1149. struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
  1150. void __iomem *clk_base, void __iomem *pmc,
  1151. unsigned long flags, unsigned long fixed_rate,
  1152. struct tegra_clk_pll_params *pll_params,
  1153. u32 pll_flags,
  1154. struct tegra_clk_pll_freq_table *freq_table,
  1155. spinlock_t *lock)
  1156. {
  1157. struct tegra_clk_pll *pll;
  1158. struct clk *clk;
  1159. if (!pll_params->pdiv_tohw)
  1160. return ERR_PTR(-EINVAL);
  1161. pll_flags |= TEGRA_PLL_BYPASS;
  1162. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1163. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1164. freq_table, lock);
  1165. if (IS_ERR(pll))
  1166. return ERR_CAST(pll);
  1167. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1168. &tegra_clk_pllm_ops);
  1169. if (IS_ERR(clk))
  1170. kfree(pll);
  1171. return clk;
  1172. }
  1173. struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
  1174. void __iomem *clk_base, void __iomem *pmc,
  1175. unsigned long flags, unsigned long fixed_rate,
  1176. struct tegra_clk_pll_params *pll_params,
  1177. u32 pll_flags,
  1178. struct tegra_clk_pll_freq_table *freq_table,
  1179. spinlock_t *lock)
  1180. {
  1181. struct clk *parent, *clk;
  1182. struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  1183. struct tegra_clk_pll *pll;
  1184. struct tegra_clk_pll_freq_table cfg;
  1185. unsigned long parent_rate;
  1186. if (!p_tohw)
  1187. return ERR_PTR(-EINVAL);
  1188. parent = __clk_lookup(parent_name);
  1189. if (IS_ERR(parent)) {
  1190. WARN(1, "parent clk %s of %s must be registered first\n",
  1191. name, parent_name);
  1192. return ERR_PTR(-EINVAL);
  1193. }
  1194. pll_flags |= TEGRA_PLL_BYPASS;
  1195. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1196. freq_table, lock);
  1197. if (IS_ERR(pll))
  1198. return ERR_CAST(pll);
  1199. parent_rate = __clk_get_rate(parent);
  1200. /*
  1201. * Most of PLLC register fields are shadowed, and can not be read
  1202. * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
  1203. * Initialize PLL to default state: disabled, reset; shadow registers
  1204. * loaded with default parameters; dividers are preset for half of
  1205. * minimum VCO rate (the latter assured that shadowed divider settings
  1206. * are within supported range).
  1207. */
  1208. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1209. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1210. while (p_tohw->pdiv) {
  1211. if (p_tohw->pdiv == 2) {
  1212. cfg.p = p_tohw->hw_val;
  1213. break;
  1214. }
  1215. p_tohw++;
  1216. }
  1217. if (!p_tohw->pdiv) {
  1218. WARN_ON(1);
  1219. return ERR_PTR(-EINVAL);
  1220. }
  1221. pll_writel_base(0, pll);
  1222. _update_pll_mnp(pll, &cfg);
  1223. pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
  1224. pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1225. pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1226. pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1227. _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1228. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1229. &tegra_clk_pllc_ops);
  1230. if (IS_ERR(clk))
  1231. kfree(pll);
  1232. return clk;
  1233. }
  1234. struct clk *tegra_clk_register_plle_tegra114(const char *name,
  1235. const char *parent_name,
  1236. void __iomem *clk_base, unsigned long flags,
  1237. unsigned long fixed_rate,
  1238. struct tegra_clk_pll_params *pll_params,
  1239. struct tegra_clk_pll_freq_table *freq_table,
  1240. spinlock_t *lock)
  1241. {
  1242. struct tegra_clk_pll *pll;
  1243. struct clk *clk;
  1244. u32 val, val_aux;
  1245. pll = _tegra_init_pll(clk_base, NULL, fixed_rate, pll_params,
  1246. TEGRA_PLL_HAS_LOCK_ENABLE, freq_table, lock);
  1247. if (IS_ERR(pll))
  1248. return ERR_CAST(pll);
  1249. /* ensure parent is set to pll_re_vco */
  1250. val = pll_readl_base(pll);
  1251. val_aux = pll_readl(pll_params->aux_reg, pll);
  1252. if (val & PLL_BASE_ENABLE) {
  1253. if (!(val_aux & PLLE_AUX_PLLRE_SEL))
  1254. WARN(1, "pll_e enabled with unsupported parent %s\n",
  1255. (val & PLLE_AUX_PLLP_SEL) ? "pllp_out0" : "pll_ref");
  1256. } else {
  1257. val_aux |= PLLE_AUX_PLLRE_SEL;
  1258. pll_writel(val, pll_params->aux_reg, pll);
  1259. }
  1260. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1261. &tegra_clk_plle_tegra114_ops);
  1262. if (IS_ERR(clk))
  1263. kfree(pll);
  1264. return clk;
  1265. }
  1266. #endif