processor_idle.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247
  1. /*
  2. * processor_idle - idle state submodule to the ACPI processor driver
  3. *
  4. * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
  5. * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
  6. * Copyright (C) 2004, 2005 Dominik Brodowski <linux@brodo.de>
  7. * Copyright (C) 2004 Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  8. * - Added processor hotplug support
  9. * Copyright (C) 2005 Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
  10. * - Added support for C3 on SMP
  11. *
  12. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or (at
  17. * your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
  27. *
  28. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  29. */
  30. #include <linux/module.h>
  31. #include <linux/acpi.h>
  32. #include <linux/dmi.h>
  33. #include <linux/sched.h> /* need_resched() */
  34. #include <linux/clockchips.h>
  35. #include <linux/cpuidle.h>
  36. /*
  37. * Include the apic definitions for x86 to have the APIC timer related defines
  38. * available also for UP (on SMP it gets magically included via linux/smp.h).
  39. * asm/acpi.h is not an option, as it would require more include magic. Also
  40. * creating an empty asm-ia64/apic.h would just trade pest vs. cholera.
  41. */
  42. #ifdef CONFIG_X86
  43. #include <asm/apic.h>
  44. #endif
  45. #include <acpi/acpi_bus.h>
  46. #include <acpi/processor.h>
  47. #define PREFIX "ACPI: "
  48. #define ACPI_PROCESSOR_CLASS "processor"
  49. #define _COMPONENT ACPI_PROCESSOR_COMPONENT
  50. ACPI_MODULE_NAME("processor_idle");
  51. static unsigned int max_cstate __read_mostly = ACPI_PROCESSOR_MAX_POWER;
  52. module_param(max_cstate, uint, 0000);
  53. static unsigned int nocst __read_mostly;
  54. module_param(nocst, uint, 0000);
  55. static int bm_check_disable __read_mostly;
  56. module_param(bm_check_disable, uint, 0000);
  57. static unsigned int latency_factor __read_mostly = 2;
  58. module_param(latency_factor, uint, 0644);
  59. static DEFINE_PER_CPU(struct cpuidle_device *, acpi_cpuidle_device);
  60. static DEFINE_PER_CPU(struct acpi_processor_cx * [CPUIDLE_STATE_MAX],
  61. acpi_cstate);
  62. static int disabled_by_idle_boot_param(void)
  63. {
  64. return boot_option_idle_override == IDLE_POLL ||
  65. boot_option_idle_override == IDLE_HALT;
  66. }
  67. /*
  68. * IBM ThinkPad R40e crashes mysteriously when going into C2 or C3.
  69. * For now disable this. Probably a bug somewhere else.
  70. *
  71. * To skip this limit, boot/load with a large max_cstate limit.
  72. */
  73. static int set_max_cstate(const struct dmi_system_id *id)
  74. {
  75. if (max_cstate > ACPI_PROCESSOR_MAX_POWER)
  76. return 0;
  77. printk(KERN_NOTICE PREFIX "%s detected - limiting to C%ld max_cstate."
  78. " Override with \"processor.max_cstate=%d\"\n", id->ident,
  79. (long)id->driver_data, ACPI_PROCESSOR_MAX_POWER + 1);
  80. max_cstate = (long)id->driver_data;
  81. return 0;
  82. }
  83. /* Actually this shouldn't be __cpuinitdata, would be better to fix the
  84. callers to only run once -AK */
  85. static struct dmi_system_id __cpuinitdata processor_power_dmi_table[] = {
  86. { set_max_cstate, "Clevo 5600D", {
  87. DMI_MATCH(DMI_BIOS_VENDOR,"Phoenix Technologies LTD"),
  88. DMI_MATCH(DMI_BIOS_VERSION,"SHE845M0.86C.0013.D.0302131307")},
  89. (void *)2},
  90. { set_max_cstate, "Pavilion zv5000", {
  91. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  92. DMI_MATCH(DMI_PRODUCT_NAME,"Pavilion zv5000 (DS502A#ABA)")},
  93. (void *)1},
  94. { set_max_cstate, "Asus L8400B", {
  95. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer Inc."),
  96. DMI_MATCH(DMI_PRODUCT_NAME,"L8400B series Notebook PC")},
  97. (void *)1},
  98. {},
  99. };
  100. /*
  101. * Callers should disable interrupts before the call and enable
  102. * interrupts after return.
  103. */
  104. static void acpi_safe_halt(void)
  105. {
  106. current_thread_info()->status &= ~TS_POLLING;
  107. /*
  108. * TS_POLLING-cleared state must be visible before we
  109. * test NEED_RESCHED:
  110. */
  111. smp_mb();
  112. if (!need_resched()) {
  113. safe_halt();
  114. local_irq_disable();
  115. }
  116. current_thread_info()->status |= TS_POLLING;
  117. }
  118. #ifdef ARCH_APICTIMER_STOPS_ON_C3
  119. /*
  120. * Some BIOS implementations switch to C3 in the published C2 state.
  121. * This seems to be a common problem on AMD boxen, but other vendors
  122. * are affected too. We pick the most conservative approach: we assume
  123. * that the local APIC stops in both C2 and C3.
  124. */
  125. static void lapic_timer_check_state(int state, struct acpi_processor *pr,
  126. struct acpi_processor_cx *cx)
  127. {
  128. struct acpi_processor_power *pwr = &pr->power;
  129. u8 type = local_apic_timer_c2_ok ? ACPI_STATE_C3 : ACPI_STATE_C2;
  130. if (cpu_has(&cpu_data(pr->id), X86_FEATURE_ARAT))
  131. return;
  132. if (amd_e400_c1e_detected)
  133. type = ACPI_STATE_C1;
  134. /*
  135. * Check, if one of the previous states already marked the lapic
  136. * unstable
  137. */
  138. if (pwr->timer_broadcast_on_state < state)
  139. return;
  140. if (cx->type >= type)
  141. pr->power.timer_broadcast_on_state = state;
  142. }
  143. static void __lapic_timer_propagate_broadcast(void *arg)
  144. {
  145. struct acpi_processor *pr = (struct acpi_processor *) arg;
  146. unsigned long reason;
  147. reason = pr->power.timer_broadcast_on_state < INT_MAX ?
  148. CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
  149. clockevents_notify(reason, &pr->id);
  150. }
  151. static void lapic_timer_propagate_broadcast(struct acpi_processor *pr)
  152. {
  153. smp_call_function_single(pr->id, __lapic_timer_propagate_broadcast,
  154. (void *)pr, 1);
  155. }
  156. /* Power(C) State timer broadcast control */
  157. static void lapic_timer_state_broadcast(struct acpi_processor *pr,
  158. struct acpi_processor_cx *cx,
  159. int broadcast)
  160. {
  161. int state = cx - pr->power.states;
  162. if (state >= pr->power.timer_broadcast_on_state) {
  163. unsigned long reason;
  164. reason = broadcast ? CLOCK_EVT_NOTIFY_BROADCAST_ENTER :
  165. CLOCK_EVT_NOTIFY_BROADCAST_EXIT;
  166. clockevents_notify(reason, &pr->id);
  167. }
  168. }
  169. #else
  170. static void lapic_timer_check_state(int state, struct acpi_processor *pr,
  171. struct acpi_processor_cx *cstate) { }
  172. static void lapic_timer_propagate_broadcast(struct acpi_processor *pr) { }
  173. static void lapic_timer_state_broadcast(struct acpi_processor *pr,
  174. struct acpi_processor_cx *cx,
  175. int broadcast)
  176. {
  177. }
  178. #endif
  179. static u32 saved_bm_rld;
  180. static void acpi_idle_bm_rld_save(void)
  181. {
  182. acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_RLD, &saved_bm_rld);
  183. }
  184. static void acpi_idle_bm_rld_restore(void)
  185. {
  186. u32 resumed_bm_rld;
  187. acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_RLD, &resumed_bm_rld);
  188. if (resumed_bm_rld != saved_bm_rld)
  189. acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, saved_bm_rld);
  190. }
  191. int acpi_processor_suspend(struct device *dev)
  192. {
  193. acpi_idle_bm_rld_save();
  194. return 0;
  195. }
  196. int acpi_processor_resume(struct device *dev)
  197. {
  198. acpi_idle_bm_rld_restore();
  199. return 0;
  200. }
  201. #if defined(CONFIG_X86)
  202. static void tsc_check_state(int state)
  203. {
  204. switch (boot_cpu_data.x86_vendor) {
  205. case X86_VENDOR_AMD:
  206. case X86_VENDOR_INTEL:
  207. /*
  208. * AMD Fam10h TSC will tick in all
  209. * C/P/S0/S1 states when this bit is set.
  210. */
  211. if (boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  212. return;
  213. /*FALL THROUGH*/
  214. default:
  215. /* TSC could halt in idle, so notify users */
  216. if (state > ACPI_STATE_C1)
  217. mark_tsc_unstable("TSC halts in idle");
  218. }
  219. }
  220. #else
  221. static void tsc_check_state(int state) { return; }
  222. #endif
  223. static int acpi_processor_get_power_info_fadt(struct acpi_processor *pr)
  224. {
  225. if (!pr)
  226. return -EINVAL;
  227. if (!pr->pblk)
  228. return -ENODEV;
  229. /* if info is obtained from pblk/fadt, type equals state */
  230. pr->power.states[ACPI_STATE_C2].type = ACPI_STATE_C2;
  231. pr->power.states[ACPI_STATE_C3].type = ACPI_STATE_C3;
  232. #ifndef CONFIG_HOTPLUG_CPU
  233. /*
  234. * Check for P_LVL2_UP flag before entering C2 and above on
  235. * an SMP system.
  236. */
  237. if ((num_online_cpus() > 1) &&
  238. !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
  239. return -ENODEV;
  240. #endif
  241. /* determine C2 and C3 address from pblk */
  242. pr->power.states[ACPI_STATE_C2].address = pr->pblk + 4;
  243. pr->power.states[ACPI_STATE_C3].address = pr->pblk + 5;
  244. /* determine latencies from FADT */
  245. pr->power.states[ACPI_STATE_C2].latency = acpi_gbl_FADT.c2_latency;
  246. pr->power.states[ACPI_STATE_C3].latency = acpi_gbl_FADT.c3_latency;
  247. /*
  248. * FADT specified C2 latency must be less than or equal to
  249. * 100 microseconds.
  250. */
  251. if (acpi_gbl_FADT.c2_latency > ACPI_PROCESSOR_MAX_C2_LATENCY) {
  252. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  253. "C2 latency too large [%d]\n", acpi_gbl_FADT.c2_latency));
  254. /* invalidate C2 */
  255. pr->power.states[ACPI_STATE_C2].address = 0;
  256. }
  257. /*
  258. * FADT supplied C3 latency must be less than or equal to
  259. * 1000 microseconds.
  260. */
  261. if (acpi_gbl_FADT.c3_latency > ACPI_PROCESSOR_MAX_C3_LATENCY) {
  262. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  263. "C3 latency too large [%d]\n", acpi_gbl_FADT.c3_latency));
  264. /* invalidate C3 */
  265. pr->power.states[ACPI_STATE_C3].address = 0;
  266. }
  267. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  268. "lvl2[0x%08x] lvl3[0x%08x]\n",
  269. pr->power.states[ACPI_STATE_C2].address,
  270. pr->power.states[ACPI_STATE_C3].address));
  271. return 0;
  272. }
  273. static int acpi_processor_get_power_info_default(struct acpi_processor *pr)
  274. {
  275. if (!pr->power.states[ACPI_STATE_C1].valid) {
  276. /* set the first C-State to C1 */
  277. /* all processors need to support C1 */
  278. pr->power.states[ACPI_STATE_C1].type = ACPI_STATE_C1;
  279. pr->power.states[ACPI_STATE_C1].valid = 1;
  280. pr->power.states[ACPI_STATE_C1].entry_method = ACPI_CSTATE_HALT;
  281. }
  282. /* the C0 state only exists as a filler in our array */
  283. pr->power.states[ACPI_STATE_C0].valid = 1;
  284. return 0;
  285. }
  286. static int acpi_processor_get_power_info_cst(struct acpi_processor *pr)
  287. {
  288. acpi_status status = 0;
  289. u64 count;
  290. int current_count;
  291. int i;
  292. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
  293. union acpi_object *cst;
  294. if (nocst)
  295. return -ENODEV;
  296. current_count = 0;
  297. status = acpi_evaluate_object(pr->handle, "_CST", NULL, &buffer);
  298. if (ACPI_FAILURE(status)) {
  299. ACPI_DEBUG_PRINT((ACPI_DB_INFO, "No _CST, giving up\n"));
  300. return -ENODEV;
  301. }
  302. cst = buffer.pointer;
  303. /* There must be at least 2 elements */
  304. if (!cst || (cst->type != ACPI_TYPE_PACKAGE) || cst->package.count < 2) {
  305. printk(KERN_ERR PREFIX "not enough elements in _CST\n");
  306. status = -EFAULT;
  307. goto end;
  308. }
  309. count = cst->package.elements[0].integer.value;
  310. /* Validate number of power states. */
  311. if (count < 1 || count != cst->package.count - 1) {
  312. printk(KERN_ERR PREFIX "count given by _CST is not valid\n");
  313. status = -EFAULT;
  314. goto end;
  315. }
  316. /* Tell driver that at least _CST is supported. */
  317. pr->flags.has_cst = 1;
  318. for (i = 1; i <= count; i++) {
  319. union acpi_object *element;
  320. union acpi_object *obj;
  321. struct acpi_power_register *reg;
  322. struct acpi_processor_cx cx;
  323. memset(&cx, 0, sizeof(cx));
  324. element = &(cst->package.elements[i]);
  325. if (element->type != ACPI_TYPE_PACKAGE)
  326. continue;
  327. if (element->package.count != 4)
  328. continue;
  329. obj = &(element->package.elements[0]);
  330. if (obj->type != ACPI_TYPE_BUFFER)
  331. continue;
  332. reg = (struct acpi_power_register *)obj->buffer.pointer;
  333. if (reg->space_id != ACPI_ADR_SPACE_SYSTEM_IO &&
  334. (reg->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE))
  335. continue;
  336. /* There should be an easy way to extract an integer... */
  337. obj = &(element->package.elements[1]);
  338. if (obj->type != ACPI_TYPE_INTEGER)
  339. continue;
  340. cx.type = obj->integer.value;
  341. /*
  342. * Some buggy BIOSes won't list C1 in _CST -
  343. * Let acpi_processor_get_power_info_default() handle them later
  344. */
  345. if (i == 1 && cx.type != ACPI_STATE_C1)
  346. current_count++;
  347. cx.address = reg->address;
  348. cx.index = current_count + 1;
  349. cx.entry_method = ACPI_CSTATE_SYSTEMIO;
  350. if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE) {
  351. if (acpi_processor_ffh_cstate_probe
  352. (pr->id, &cx, reg) == 0) {
  353. cx.entry_method = ACPI_CSTATE_FFH;
  354. } else if (cx.type == ACPI_STATE_C1) {
  355. /*
  356. * C1 is a special case where FIXED_HARDWARE
  357. * can be handled in non-MWAIT way as well.
  358. * In that case, save this _CST entry info.
  359. * Otherwise, ignore this info and continue.
  360. */
  361. cx.entry_method = ACPI_CSTATE_HALT;
  362. snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI HLT");
  363. } else {
  364. continue;
  365. }
  366. if (cx.type == ACPI_STATE_C1 &&
  367. (boot_option_idle_override == IDLE_NOMWAIT)) {
  368. /*
  369. * In most cases the C1 space_id obtained from
  370. * _CST object is FIXED_HARDWARE access mode.
  371. * But when the option of idle=halt is added,
  372. * the entry_method type should be changed from
  373. * CSTATE_FFH to CSTATE_HALT.
  374. * When the option of idle=nomwait is added,
  375. * the C1 entry_method type should be
  376. * CSTATE_HALT.
  377. */
  378. cx.entry_method = ACPI_CSTATE_HALT;
  379. snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI HLT");
  380. }
  381. } else {
  382. snprintf(cx.desc, ACPI_CX_DESC_LEN, "ACPI IOPORT 0x%x",
  383. cx.address);
  384. }
  385. if (cx.type == ACPI_STATE_C1) {
  386. cx.valid = 1;
  387. }
  388. obj = &(element->package.elements[2]);
  389. if (obj->type != ACPI_TYPE_INTEGER)
  390. continue;
  391. cx.latency = obj->integer.value;
  392. obj = &(element->package.elements[3]);
  393. if (obj->type != ACPI_TYPE_INTEGER)
  394. continue;
  395. current_count++;
  396. memcpy(&(pr->power.states[current_count]), &cx, sizeof(cx));
  397. /*
  398. * We support total ACPI_PROCESSOR_MAX_POWER - 1
  399. * (From 1 through ACPI_PROCESSOR_MAX_POWER - 1)
  400. */
  401. if (current_count >= (ACPI_PROCESSOR_MAX_POWER - 1)) {
  402. printk(KERN_WARNING
  403. "Limiting number of power states to max (%d)\n",
  404. ACPI_PROCESSOR_MAX_POWER);
  405. printk(KERN_WARNING
  406. "Please increase ACPI_PROCESSOR_MAX_POWER if needed.\n");
  407. break;
  408. }
  409. }
  410. ACPI_DEBUG_PRINT((ACPI_DB_INFO, "Found %d power states\n",
  411. current_count));
  412. /* Validate number of power states discovered */
  413. if (current_count < 2)
  414. status = -EFAULT;
  415. end:
  416. kfree(buffer.pointer);
  417. return status;
  418. }
  419. static void acpi_processor_power_verify_c3(struct acpi_processor *pr,
  420. struct acpi_processor_cx *cx)
  421. {
  422. static int bm_check_flag = -1;
  423. static int bm_control_flag = -1;
  424. if (!cx->address)
  425. return;
  426. /*
  427. * PIIX4 Erratum #18: We don't support C3 when Type-F (fast)
  428. * DMA transfers are used by any ISA device to avoid livelock.
  429. * Note that we could disable Type-F DMA (as recommended by
  430. * the erratum), but this is known to disrupt certain ISA
  431. * devices thus we take the conservative approach.
  432. */
  433. else if (errata.piix4.fdma) {
  434. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  435. "C3 not supported on PIIX4 with Type-F DMA\n"));
  436. return;
  437. }
  438. /* All the logic here assumes flags.bm_check is same across all CPUs */
  439. if (bm_check_flag == -1) {
  440. /* Determine whether bm_check is needed based on CPU */
  441. acpi_processor_power_init_bm_check(&(pr->flags), pr->id);
  442. bm_check_flag = pr->flags.bm_check;
  443. bm_control_flag = pr->flags.bm_control;
  444. } else {
  445. pr->flags.bm_check = bm_check_flag;
  446. pr->flags.bm_control = bm_control_flag;
  447. }
  448. if (pr->flags.bm_check) {
  449. if (!pr->flags.bm_control) {
  450. if (pr->flags.has_cst != 1) {
  451. /* bus mastering control is necessary */
  452. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  453. "C3 support requires BM control\n"));
  454. return;
  455. } else {
  456. /* Here we enter C3 without bus mastering */
  457. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  458. "C3 support without BM control\n"));
  459. }
  460. }
  461. } else {
  462. /*
  463. * WBINVD should be set in fadt, for C3 state to be
  464. * supported on when bm_check is not required.
  465. */
  466. if (!(acpi_gbl_FADT.flags & ACPI_FADT_WBINVD)) {
  467. ACPI_DEBUG_PRINT((ACPI_DB_INFO,
  468. "Cache invalidation should work properly"
  469. " for C3 to be enabled on SMP systems\n"));
  470. return;
  471. }
  472. }
  473. /*
  474. * Otherwise we've met all of our C3 requirements.
  475. * Normalize the C3 latency to expidite policy. Enable
  476. * checking of bus mastering status (bm_check) so we can
  477. * use this in our C3 policy
  478. */
  479. cx->valid = 1;
  480. /*
  481. * On older chipsets, BM_RLD needs to be set
  482. * in order for Bus Master activity to wake the
  483. * system from C3. Newer chipsets handle DMA
  484. * during C3 automatically and BM_RLD is a NOP.
  485. * In either case, the proper way to
  486. * handle BM_RLD is to set it and leave it set.
  487. */
  488. acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_RLD, 1);
  489. return;
  490. }
  491. static int acpi_processor_power_verify(struct acpi_processor *pr)
  492. {
  493. unsigned int i;
  494. unsigned int working = 0;
  495. pr->power.timer_broadcast_on_state = INT_MAX;
  496. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
  497. struct acpi_processor_cx *cx = &pr->power.states[i];
  498. switch (cx->type) {
  499. case ACPI_STATE_C1:
  500. cx->valid = 1;
  501. break;
  502. case ACPI_STATE_C2:
  503. if (!cx->address)
  504. break;
  505. cx->valid = 1;
  506. break;
  507. case ACPI_STATE_C3:
  508. acpi_processor_power_verify_c3(pr, cx);
  509. break;
  510. }
  511. if (!cx->valid)
  512. continue;
  513. lapic_timer_check_state(i, pr, cx);
  514. tsc_check_state(cx->type);
  515. working++;
  516. }
  517. lapic_timer_propagate_broadcast(pr);
  518. return (working);
  519. }
  520. static int acpi_processor_get_power_info(struct acpi_processor *pr)
  521. {
  522. unsigned int i;
  523. int result;
  524. /* NOTE: the idle thread may not be running while calling
  525. * this function */
  526. /* Zero initialize all the C-states info. */
  527. memset(pr->power.states, 0, sizeof(pr->power.states));
  528. result = acpi_processor_get_power_info_cst(pr);
  529. if (result == -ENODEV)
  530. result = acpi_processor_get_power_info_fadt(pr);
  531. if (result)
  532. return result;
  533. acpi_processor_get_power_info_default(pr);
  534. pr->power.count = acpi_processor_power_verify(pr);
  535. /*
  536. * if one state of type C2 or C3 is available, mark this
  537. * CPU as being "idle manageable"
  538. */
  539. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER; i++) {
  540. if (pr->power.states[i].valid) {
  541. pr->power.count = i;
  542. if (pr->power.states[i].type >= ACPI_STATE_C2)
  543. pr->flags.power = 1;
  544. }
  545. }
  546. return 0;
  547. }
  548. /**
  549. * acpi_idle_bm_check - checks if bus master activity was detected
  550. */
  551. static int acpi_idle_bm_check(void)
  552. {
  553. u32 bm_status = 0;
  554. if (bm_check_disable)
  555. return 0;
  556. acpi_read_bit_register(ACPI_BITREG_BUS_MASTER_STATUS, &bm_status);
  557. if (bm_status)
  558. acpi_write_bit_register(ACPI_BITREG_BUS_MASTER_STATUS, 1);
  559. /*
  560. * PIIX4 Erratum #18: Note that BM_STS doesn't always reflect
  561. * the true state of bus mastering activity; forcing us to
  562. * manually check the BMIDEA bit of each IDE channel.
  563. */
  564. else if (errata.piix4.bmisx) {
  565. if ((inb_p(errata.piix4.bmisx + 0x02) & 0x01)
  566. || (inb_p(errata.piix4.bmisx + 0x0A) & 0x01))
  567. bm_status = 1;
  568. }
  569. return bm_status;
  570. }
  571. /**
  572. * acpi_idle_do_entry - a helper function that does C2 and C3 type entry
  573. * @cx: cstate data
  574. *
  575. * Caller disables interrupt before call and enables interrupt after return.
  576. */
  577. static inline void acpi_idle_do_entry(struct acpi_processor_cx *cx)
  578. {
  579. /* Don't trace irqs off for idle */
  580. stop_critical_timings();
  581. if (cx->entry_method == ACPI_CSTATE_FFH) {
  582. /* Call into architectural FFH based C-state */
  583. acpi_processor_ffh_cstate_enter(cx);
  584. } else if (cx->entry_method == ACPI_CSTATE_HALT) {
  585. acpi_safe_halt();
  586. } else {
  587. /* IO port based C-state */
  588. inb(cx->address);
  589. /* Dummy wait op - must do something useless after P_LVL2 read
  590. because chipsets cannot guarantee that STPCLK# signal
  591. gets asserted in time to freeze execution properly. */
  592. inl(acpi_gbl_FADT.xpm_timer_block.address);
  593. }
  594. start_critical_timings();
  595. }
  596. /**
  597. * acpi_idle_enter_c1 - enters an ACPI C1 state-type
  598. * @dev: the target CPU
  599. * @drv: cpuidle driver containing cpuidle state info
  600. * @index: index of target state
  601. *
  602. * This is equivalent to the HALT instruction.
  603. */
  604. static int acpi_idle_enter_c1(struct cpuidle_device *dev,
  605. struct cpuidle_driver *drv, int index)
  606. {
  607. struct acpi_processor *pr;
  608. struct acpi_processor_cx *cx = per_cpu(acpi_cstate[index], dev->cpu);
  609. pr = __this_cpu_read(processors);
  610. if (unlikely(!pr))
  611. return -EINVAL;
  612. lapic_timer_state_broadcast(pr, cx, 1);
  613. acpi_idle_do_entry(cx);
  614. lapic_timer_state_broadcast(pr, cx, 0);
  615. return index;
  616. }
  617. /**
  618. * acpi_idle_play_dead - enters an ACPI state for long-term idle (i.e. off-lining)
  619. * @dev: the target CPU
  620. * @index: the index of suggested state
  621. */
  622. static int acpi_idle_play_dead(struct cpuidle_device *dev, int index)
  623. {
  624. struct acpi_processor_cx *cx = per_cpu(acpi_cstate[index], dev->cpu);
  625. ACPI_FLUSH_CPU_CACHE();
  626. while (1) {
  627. if (cx->entry_method == ACPI_CSTATE_HALT)
  628. safe_halt();
  629. else if (cx->entry_method == ACPI_CSTATE_SYSTEMIO) {
  630. inb(cx->address);
  631. /* See comment in acpi_idle_do_entry() */
  632. inl(acpi_gbl_FADT.xpm_timer_block.address);
  633. } else
  634. return -ENODEV;
  635. }
  636. /* Never reached */
  637. return 0;
  638. }
  639. /**
  640. * acpi_idle_enter_simple - enters an ACPI state without BM handling
  641. * @dev: the target CPU
  642. * @drv: cpuidle driver with cpuidle state information
  643. * @index: the index of suggested state
  644. */
  645. static int acpi_idle_enter_simple(struct cpuidle_device *dev,
  646. struct cpuidle_driver *drv, int index)
  647. {
  648. struct acpi_processor *pr;
  649. struct acpi_processor_cx *cx = per_cpu(acpi_cstate[index], dev->cpu);
  650. pr = __this_cpu_read(processors);
  651. if (unlikely(!pr))
  652. return -EINVAL;
  653. if (cx->entry_method != ACPI_CSTATE_FFH) {
  654. current_thread_info()->status &= ~TS_POLLING;
  655. /*
  656. * TS_POLLING-cleared state must be visible before we test
  657. * NEED_RESCHED:
  658. */
  659. smp_mb();
  660. if (unlikely(need_resched())) {
  661. current_thread_info()->status |= TS_POLLING;
  662. return -EINVAL;
  663. }
  664. }
  665. /*
  666. * Must be done before busmaster disable as we might need to
  667. * access HPET !
  668. */
  669. lapic_timer_state_broadcast(pr, cx, 1);
  670. if (cx->type == ACPI_STATE_C3)
  671. ACPI_FLUSH_CPU_CACHE();
  672. /* Tell the scheduler that we are going deep-idle: */
  673. sched_clock_idle_sleep_event();
  674. acpi_idle_do_entry(cx);
  675. sched_clock_idle_wakeup_event(0);
  676. if (cx->entry_method != ACPI_CSTATE_FFH)
  677. current_thread_info()->status |= TS_POLLING;
  678. lapic_timer_state_broadcast(pr, cx, 0);
  679. return index;
  680. }
  681. static int c3_cpu_count;
  682. static DEFINE_RAW_SPINLOCK(c3_lock);
  683. /**
  684. * acpi_idle_enter_bm - enters C3 with proper BM handling
  685. * @dev: the target CPU
  686. * @drv: cpuidle driver containing state data
  687. * @index: the index of suggested state
  688. *
  689. * If BM is detected, the deepest non-C3 idle state is entered instead.
  690. */
  691. static int acpi_idle_enter_bm(struct cpuidle_device *dev,
  692. struct cpuidle_driver *drv, int index)
  693. {
  694. struct acpi_processor *pr;
  695. struct acpi_processor_cx *cx = per_cpu(acpi_cstate[index], dev->cpu);
  696. pr = __this_cpu_read(processors);
  697. if (unlikely(!pr))
  698. return -EINVAL;
  699. if (!cx->bm_sts_skip && acpi_idle_bm_check()) {
  700. if (drv->safe_state_index >= 0) {
  701. return drv->states[drv->safe_state_index].enter(dev,
  702. drv, drv->safe_state_index);
  703. } else {
  704. acpi_safe_halt();
  705. return -EBUSY;
  706. }
  707. }
  708. if (cx->entry_method != ACPI_CSTATE_FFH) {
  709. current_thread_info()->status &= ~TS_POLLING;
  710. /*
  711. * TS_POLLING-cleared state must be visible before we test
  712. * NEED_RESCHED:
  713. */
  714. smp_mb();
  715. if (unlikely(need_resched())) {
  716. current_thread_info()->status |= TS_POLLING;
  717. return -EINVAL;
  718. }
  719. }
  720. acpi_unlazy_tlb(smp_processor_id());
  721. /* Tell the scheduler that we are going deep-idle: */
  722. sched_clock_idle_sleep_event();
  723. /*
  724. * Must be done before busmaster disable as we might need to
  725. * access HPET !
  726. */
  727. lapic_timer_state_broadcast(pr, cx, 1);
  728. /*
  729. * disable bus master
  730. * bm_check implies we need ARB_DIS
  731. * !bm_check implies we need cache flush
  732. * bm_control implies whether we can do ARB_DIS
  733. *
  734. * That leaves a case where bm_check is set and bm_control is
  735. * not set. In that case we cannot do much, we enter C3
  736. * without doing anything.
  737. */
  738. if (pr->flags.bm_check && pr->flags.bm_control) {
  739. raw_spin_lock(&c3_lock);
  740. c3_cpu_count++;
  741. /* Disable bus master arbitration when all CPUs are in C3 */
  742. if (c3_cpu_count == num_online_cpus())
  743. acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 1);
  744. raw_spin_unlock(&c3_lock);
  745. } else if (!pr->flags.bm_check) {
  746. ACPI_FLUSH_CPU_CACHE();
  747. }
  748. acpi_idle_do_entry(cx);
  749. /* Re-enable bus master arbitration */
  750. if (pr->flags.bm_check && pr->flags.bm_control) {
  751. raw_spin_lock(&c3_lock);
  752. acpi_write_bit_register(ACPI_BITREG_ARB_DISABLE, 0);
  753. c3_cpu_count--;
  754. raw_spin_unlock(&c3_lock);
  755. }
  756. sched_clock_idle_wakeup_event(0);
  757. if (cx->entry_method != ACPI_CSTATE_FFH)
  758. current_thread_info()->status |= TS_POLLING;
  759. lapic_timer_state_broadcast(pr, cx, 0);
  760. return index;
  761. }
  762. struct cpuidle_driver acpi_idle_driver = {
  763. .name = "acpi_idle",
  764. .owner = THIS_MODULE,
  765. };
  766. /**
  767. * acpi_processor_setup_cpuidle_cx - prepares and configures CPUIDLE
  768. * device i.e. per-cpu data
  769. *
  770. * @pr: the ACPI processor
  771. * @dev : the cpuidle device
  772. */
  773. static int acpi_processor_setup_cpuidle_cx(struct acpi_processor *pr,
  774. struct cpuidle_device *dev)
  775. {
  776. int i, count = CPUIDLE_DRIVER_STATE_START;
  777. struct acpi_processor_cx *cx;
  778. if (!pr->flags.power_setup_done)
  779. return -EINVAL;
  780. if (pr->flags.power == 0) {
  781. return -EINVAL;
  782. }
  783. if (!dev)
  784. return -EINVAL;
  785. dev->cpu = pr->id;
  786. if (max_cstate == 0)
  787. max_cstate = 1;
  788. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
  789. cx = &pr->power.states[i];
  790. if (!cx->valid)
  791. continue;
  792. #ifdef CONFIG_HOTPLUG_CPU
  793. if ((cx->type != ACPI_STATE_C1) && (num_online_cpus() > 1) &&
  794. !pr->flags.has_cst &&
  795. !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
  796. continue;
  797. #endif
  798. per_cpu(acpi_cstate[count], dev->cpu) = cx;
  799. count++;
  800. if (count == CPUIDLE_STATE_MAX)
  801. break;
  802. }
  803. dev->state_count = count;
  804. if (!count)
  805. return -EINVAL;
  806. return 0;
  807. }
  808. /**
  809. * acpi_processor_setup_cpuidle states- prepares and configures cpuidle
  810. * global state data i.e. idle routines
  811. *
  812. * @pr: the ACPI processor
  813. */
  814. static int acpi_processor_setup_cpuidle_states(struct acpi_processor *pr)
  815. {
  816. int i, count = CPUIDLE_DRIVER_STATE_START;
  817. struct acpi_processor_cx *cx;
  818. struct cpuidle_state *state;
  819. struct cpuidle_driver *drv = &acpi_idle_driver;
  820. if (!pr->flags.power_setup_done)
  821. return -EINVAL;
  822. if (pr->flags.power == 0)
  823. return -EINVAL;
  824. drv->safe_state_index = -1;
  825. for (i = 0; i < CPUIDLE_STATE_MAX; i++) {
  826. drv->states[i].name[0] = '\0';
  827. drv->states[i].desc[0] = '\0';
  828. }
  829. if (max_cstate == 0)
  830. max_cstate = 1;
  831. for (i = 1; i < ACPI_PROCESSOR_MAX_POWER && i <= max_cstate; i++) {
  832. cx = &pr->power.states[i];
  833. if (!cx->valid)
  834. continue;
  835. #ifdef CONFIG_HOTPLUG_CPU
  836. if ((cx->type != ACPI_STATE_C1) && (num_online_cpus() > 1) &&
  837. !pr->flags.has_cst &&
  838. !(acpi_gbl_FADT.flags & ACPI_FADT_C2_MP_SUPPORTED))
  839. continue;
  840. #endif
  841. state = &drv->states[count];
  842. snprintf(state->name, CPUIDLE_NAME_LEN, "C%d", i);
  843. strncpy(state->desc, cx->desc, CPUIDLE_DESC_LEN);
  844. state->exit_latency = cx->latency;
  845. state->target_residency = cx->latency * latency_factor;
  846. state->flags = 0;
  847. switch (cx->type) {
  848. case ACPI_STATE_C1:
  849. if (cx->entry_method == ACPI_CSTATE_FFH)
  850. state->flags |= CPUIDLE_FLAG_TIME_VALID;
  851. state->enter = acpi_idle_enter_c1;
  852. state->enter_dead = acpi_idle_play_dead;
  853. drv->safe_state_index = count;
  854. break;
  855. case ACPI_STATE_C2:
  856. state->flags |= CPUIDLE_FLAG_TIME_VALID;
  857. state->enter = acpi_idle_enter_simple;
  858. state->enter_dead = acpi_idle_play_dead;
  859. drv->safe_state_index = count;
  860. break;
  861. case ACPI_STATE_C3:
  862. state->flags |= CPUIDLE_FLAG_TIME_VALID;
  863. state->enter = pr->flags.bm_check ?
  864. acpi_idle_enter_bm :
  865. acpi_idle_enter_simple;
  866. break;
  867. }
  868. count++;
  869. if (count == CPUIDLE_STATE_MAX)
  870. break;
  871. }
  872. drv->state_count = count;
  873. if (!count)
  874. return -EINVAL;
  875. return 0;
  876. }
  877. int acpi_processor_hotplug(struct acpi_processor *pr)
  878. {
  879. int ret = 0;
  880. struct cpuidle_device *dev;
  881. if (disabled_by_idle_boot_param())
  882. return 0;
  883. if (!pr)
  884. return -EINVAL;
  885. if (nocst) {
  886. return -ENODEV;
  887. }
  888. if (!pr->flags.power_setup_done)
  889. return -ENODEV;
  890. dev = per_cpu(acpi_cpuidle_device, pr->id);
  891. cpuidle_pause_and_lock();
  892. cpuidle_disable_device(dev);
  893. acpi_processor_get_power_info(pr);
  894. if (pr->flags.power) {
  895. acpi_processor_setup_cpuidle_cx(pr, dev);
  896. ret = cpuidle_enable_device(dev);
  897. }
  898. cpuidle_resume_and_unlock();
  899. return ret;
  900. }
  901. int acpi_processor_cst_has_changed(struct acpi_processor *pr)
  902. {
  903. int cpu;
  904. struct acpi_processor *_pr;
  905. struct cpuidle_device *dev;
  906. if (disabled_by_idle_boot_param())
  907. return 0;
  908. if (!pr)
  909. return -EINVAL;
  910. if (nocst)
  911. return -ENODEV;
  912. if (!pr->flags.power_setup_done)
  913. return -ENODEV;
  914. /*
  915. * FIXME: Design the ACPI notification to make it once per
  916. * system instead of once per-cpu. This condition is a hack
  917. * to make the code that updates C-States be called once.
  918. */
  919. if (pr->id == 0 && cpuidle_get_driver() == &acpi_idle_driver) {
  920. cpuidle_pause_and_lock();
  921. /* Protect against cpu-hotplug */
  922. get_online_cpus();
  923. /* Disable all cpuidle devices */
  924. for_each_online_cpu(cpu) {
  925. _pr = per_cpu(processors, cpu);
  926. if (!_pr || !_pr->flags.power_setup_done)
  927. continue;
  928. dev = per_cpu(acpi_cpuidle_device, cpu);
  929. cpuidle_disable_device(dev);
  930. }
  931. /* Populate Updated C-state information */
  932. acpi_processor_get_power_info(pr);
  933. acpi_processor_setup_cpuidle_states(pr);
  934. /* Enable all cpuidle devices */
  935. for_each_online_cpu(cpu) {
  936. _pr = per_cpu(processors, cpu);
  937. if (!_pr || !_pr->flags.power_setup_done)
  938. continue;
  939. acpi_processor_get_power_info(_pr);
  940. if (_pr->flags.power) {
  941. dev = per_cpu(acpi_cpuidle_device, cpu);
  942. acpi_processor_setup_cpuidle_cx(_pr, dev);
  943. cpuidle_enable_device(dev);
  944. }
  945. }
  946. put_online_cpus();
  947. cpuidle_resume_and_unlock();
  948. }
  949. return 0;
  950. }
  951. static int acpi_processor_registered;
  952. int __cpuinit acpi_processor_power_init(struct acpi_processor *pr)
  953. {
  954. acpi_status status = 0;
  955. int retval;
  956. struct cpuidle_device *dev;
  957. static int first_run;
  958. if (disabled_by_idle_boot_param())
  959. return 0;
  960. if (!first_run) {
  961. dmi_check_system(processor_power_dmi_table);
  962. max_cstate = acpi_processor_cstate_check(max_cstate);
  963. if (max_cstate < ACPI_C_STATES_MAX)
  964. printk(KERN_NOTICE
  965. "ACPI: processor limited to max C-state %d\n",
  966. max_cstate);
  967. first_run++;
  968. }
  969. if (!pr)
  970. return -EINVAL;
  971. if (acpi_gbl_FADT.cst_control && !nocst) {
  972. status =
  973. acpi_os_write_port(acpi_gbl_FADT.smi_command, acpi_gbl_FADT.cst_control, 8);
  974. if (ACPI_FAILURE(status)) {
  975. ACPI_EXCEPTION((AE_INFO, status,
  976. "Notifying BIOS of _CST ability failed"));
  977. }
  978. }
  979. acpi_processor_get_power_info(pr);
  980. pr->flags.power_setup_done = 1;
  981. /*
  982. * Install the idle handler if processor power management is supported.
  983. * Note that we use previously set idle handler will be used on
  984. * platforms that only support C1.
  985. */
  986. if (pr->flags.power) {
  987. /* Register acpi_idle_driver if not already registered */
  988. if (!acpi_processor_registered) {
  989. acpi_processor_setup_cpuidle_states(pr);
  990. retval = cpuidle_register_driver(&acpi_idle_driver);
  991. if (retval)
  992. return retval;
  993. printk(KERN_DEBUG "ACPI: %s registered with cpuidle\n",
  994. acpi_idle_driver.name);
  995. }
  996. dev = kzalloc(sizeof(*dev), GFP_KERNEL);
  997. if (!dev)
  998. return -ENOMEM;
  999. per_cpu(acpi_cpuidle_device, pr->id) = dev;
  1000. acpi_processor_setup_cpuidle_cx(pr, dev);
  1001. /* Register per-cpu cpuidle_device. Cpuidle driver
  1002. * must already be registered before registering device
  1003. */
  1004. retval = cpuidle_register_device(dev);
  1005. if (retval) {
  1006. if (acpi_processor_registered == 0)
  1007. cpuidle_unregister_driver(&acpi_idle_driver);
  1008. return retval;
  1009. }
  1010. acpi_processor_registered++;
  1011. }
  1012. return 0;
  1013. }
  1014. int acpi_processor_power_exit(struct acpi_processor *pr)
  1015. {
  1016. struct cpuidle_device *dev = per_cpu(acpi_cpuidle_device, pr->id);
  1017. if (disabled_by_idle_boot_param())
  1018. return 0;
  1019. if (pr->flags.power) {
  1020. cpuidle_unregister_device(dev);
  1021. acpi_processor_registered--;
  1022. if (acpi_processor_registered == 0)
  1023. cpuidle_unregister_driver(&acpi_idle_driver);
  1024. }
  1025. pr->flags.power_setup_done = 0;
  1026. return 0;
  1027. }