emulate.c 126 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpBits 5 /* Width of operand field */
  62. #define OpMask ((1ull << OpBits) - 1)
  63. /*
  64. * Opcode effective-address decode tables.
  65. * Note that we only emulate instructions that have at least one memory
  66. * operand (excluding implicit stack references). We assume that stack
  67. * references and instruction fetches will never occur in special memory
  68. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  69. * not be handled.
  70. */
  71. /* Operand sizes: 8-bit operands or specified/overridden size. */
  72. #define ByteOp (1<<0) /* 8-bit operands. */
  73. /* Destination operand type. */
  74. #define DstShift 1
  75. #define ImplicitOps (OpImplicit << DstShift)
  76. #define DstReg (OpReg << DstShift)
  77. #define DstMem (OpMem << DstShift)
  78. #define DstAcc (OpAcc << DstShift)
  79. #define DstDI (OpDI << DstShift)
  80. #define DstMem64 (OpMem64 << DstShift)
  81. #define DstImmUByte (OpImmUByte << DstShift)
  82. #define DstDX (OpDX << DstShift)
  83. #define DstMask (OpMask << DstShift)
  84. /* Source operand type. */
  85. #define SrcShift 6
  86. #define SrcNone (OpNone << SrcShift)
  87. #define SrcReg (OpReg << SrcShift)
  88. #define SrcMem (OpMem << SrcShift)
  89. #define SrcMem16 (OpMem16 << SrcShift)
  90. #define SrcMem32 (OpMem32 << SrcShift)
  91. #define SrcImm (OpImm << SrcShift)
  92. #define SrcImmByte (OpImmByte << SrcShift)
  93. #define SrcOne (OpOne << SrcShift)
  94. #define SrcImmUByte (OpImmUByte << SrcShift)
  95. #define SrcImmU (OpImmU << SrcShift)
  96. #define SrcSI (OpSI << SrcShift)
  97. #define SrcXLat (OpXLat << SrcShift)
  98. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  99. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  100. #define SrcAcc (OpAcc << SrcShift)
  101. #define SrcImmU16 (OpImmU16 << SrcShift)
  102. #define SrcImm64 (OpImm64 << SrcShift)
  103. #define SrcDX (OpDX << SrcShift)
  104. #define SrcMem8 (OpMem8 << SrcShift)
  105. #define SrcMask (OpMask << SrcShift)
  106. #define BitOp (1<<11)
  107. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  108. #define String (1<<13) /* String instruction (rep capable) */
  109. #define Stack (1<<14) /* Stack instruction (push/pop) */
  110. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  111. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  112. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  113. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  114. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  115. #define Escape (5<<15) /* Escape to coprocessor instruction */
  116. #define Sse (1<<18) /* SSE Vector instruction */
  117. /* Generic ModRM decode. */
  118. #define ModRM (1<<19)
  119. /* Destination is only written; never read. */
  120. #define Mov (1<<20)
  121. /* Misc flags */
  122. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  123. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  124. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  125. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  126. #define Undefined (1<<25) /* No Such Instruction */
  127. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  128. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  129. #define No64 (1<<28)
  130. #define PageTable (1 << 29) /* instruction used to write page table */
  131. #define NotImpl (1 << 30) /* instruction is not implemented */
  132. /* Source 2 operand type */
  133. #define Src2Shift (31)
  134. #define Src2None (OpNone << Src2Shift)
  135. #define Src2CL (OpCL << Src2Shift)
  136. #define Src2ImmByte (OpImmByte << Src2Shift)
  137. #define Src2One (OpOne << Src2Shift)
  138. #define Src2Imm (OpImm << Src2Shift)
  139. #define Src2ES (OpES << Src2Shift)
  140. #define Src2CS (OpCS << Src2Shift)
  141. #define Src2SS (OpSS << Src2Shift)
  142. #define Src2DS (OpDS << Src2Shift)
  143. #define Src2FS (OpFS << Src2Shift)
  144. #define Src2GS (OpGS << Src2Shift)
  145. #define Src2Mask (OpMask << Src2Shift)
  146. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  147. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  148. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  149. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  150. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  151. #define NoWrite ((u64)1 << 45) /* No writeback */
  152. #define X2(x...) x, x
  153. #define X3(x...) X2(x), x
  154. #define X4(x...) X2(x), X2(x)
  155. #define X5(x...) X4(x), x
  156. #define X6(x...) X4(x), X2(x)
  157. #define X7(x...) X4(x), X3(x)
  158. #define X8(x...) X4(x), X4(x)
  159. #define X16(x...) X8(x), X8(x)
  160. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  161. #define FASTOP_SIZE 8
  162. /*
  163. * fastop functions have a special calling convention:
  164. *
  165. * dst: [rdx]:rax (in/out)
  166. * src: rbx (in/out)
  167. * src2: rcx (in)
  168. * flags: rflags (in/out)
  169. *
  170. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  171. * different operand sizes can be reached by calculation, rather than a jump
  172. * table (which would be bigger than the code).
  173. *
  174. * fastop functions are declared as taking a never-defined fastop parameter,
  175. * so they can't be called from C directly.
  176. */
  177. struct fastop;
  178. struct opcode {
  179. u64 flags : 56;
  180. u64 intercept : 8;
  181. union {
  182. int (*execute)(struct x86_emulate_ctxt *ctxt);
  183. const struct opcode *group;
  184. const struct group_dual *gdual;
  185. const struct gprefix *gprefix;
  186. const struct escape *esc;
  187. void (*fastop)(struct fastop *fake);
  188. } u;
  189. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  190. };
  191. struct group_dual {
  192. struct opcode mod012[8];
  193. struct opcode mod3[8];
  194. };
  195. struct gprefix {
  196. struct opcode pfx_no;
  197. struct opcode pfx_66;
  198. struct opcode pfx_f2;
  199. struct opcode pfx_f3;
  200. };
  201. struct escape {
  202. struct opcode op[8];
  203. struct opcode high[64];
  204. };
  205. /* EFLAGS bit definitions. */
  206. #define EFLG_ID (1<<21)
  207. #define EFLG_VIP (1<<20)
  208. #define EFLG_VIF (1<<19)
  209. #define EFLG_AC (1<<18)
  210. #define EFLG_VM (1<<17)
  211. #define EFLG_RF (1<<16)
  212. #define EFLG_IOPL (3<<12)
  213. #define EFLG_NT (1<<14)
  214. #define EFLG_OF (1<<11)
  215. #define EFLG_DF (1<<10)
  216. #define EFLG_IF (1<<9)
  217. #define EFLG_TF (1<<8)
  218. #define EFLG_SF (1<<7)
  219. #define EFLG_ZF (1<<6)
  220. #define EFLG_AF (1<<4)
  221. #define EFLG_PF (1<<2)
  222. #define EFLG_CF (1<<0)
  223. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  224. #define EFLG_RESERVED_ONE_MASK 2
  225. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  226. {
  227. if (!(ctxt->regs_valid & (1 << nr))) {
  228. ctxt->regs_valid |= 1 << nr;
  229. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  230. }
  231. return ctxt->_regs[nr];
  232. }
  233. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  234. {
  235. ctxt->regs_valid |= 1 << nr;
  236. ctxt->regs_dirty |= 1 << nr;
  237. return &ctxt->_regs[nr];
  238. }
  239. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  240. {
  241. reg_read(ctxt, nr);
  242. return reg_write(ctxt, nr);
  243. }
  244. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  245. {
  246. unsigned reg;
  247. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  248. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  249. }
  250. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  251. {
  252. ctxt->regs_dirty = 0;
  253. ctxt->regs_valid = 0;
  254. }
  255. /*
  256. * Instruction emulation:
  257. * Most instructions are emulated directly via a fragment of inline assembly
  258. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  259. * any modified flags.
  260. */
  261. #if defined(CONFIG_X86_64)
  262. #define _LO32 "k" /* force 32-bit operand */
  263. #define _STK "%%rsp" /* stack pointer */
  264. #elif defined(__i386__)
  265. #define _LO32 "" /* force 32-bit operand */
  266. #define _STK "%%esp" /* stack pointer */
  267. #endif
  268. /*
  269. * These EFLAGS bits are restored from saved value during emulation, and
  270. * any changes are written back to the saved value after emulation.
  271. */
  272. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  273. /* Before executing instruction: restore necessary bits in EFLAGS. */
  274. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  275. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  276. "movl %"_sav",%"_LO32 _tmp"; " \
  277. "push %"_tmp"; " \
  278. "push %"_tmp"; " \
  279. "movl %"_msk",%"_LO32 _tmp"; " \
  280. "andl %"_LO32 _tmp",("_STK"); " \
  281. "pushf; " \
  282. "notl %"_LO32 _tmp"; " \
  283. "andl %"_LO32 _tmp",("_STK"); " \
  284. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  285. "pop %"_tmp"; " \
  286. "orl %"_LO32 _tmp",("_STK"); " \
  287. "popf; " \
  288. "pop %"_sav"; "
  289. /* After executing instruction: write-back necessary bits in EFLAGS. */
  290. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  291. /* _sav |= EFLAGS & _msk; */ \
  292. "pushf; " \
  293. "pop %"_tmp"; " \
  294. "andl %"_msk",%"_LO32 _tmp"; " \
  295. "orl %"_LO32 _tmp",%"_sav"; "
  296. #ifdef CONFIG_X86_64
  297. #define ON64(x) x
  298. #else
  299. #define ON64(x)
  300. #endif
  301. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  302. do { \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "2") \
  305. _op _suffix " %"_x"3,%1; " \
  306. _POST_EFLAGS("0", "4", "2") \
  307. : "=m" ((ctxt)->eflags), \
  308. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  309. "=&r" (_tmp) \
  310. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  311. } while (0)
  312. /* Raw emulation: instruction has two explicit operands. */
  313. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  314. do { \
  315. unsigned long _tmp; \
  316. \
  317. switch ((ctxt)->dst.bytes) { \
  318. case 2: \
  319. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  320. break; \
  321. case 4: \
  322. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  323. break; \
  324. case 8: \
  325. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  326. break; \
  327. } \
  328. } while (0)
  329. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  330. do { \
  331. unsigned long _tmp; \
  332. switch ((ctxt)->dst.bytes) { \
  333. case 1: \
  334. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  335. break; \
  336. default: \
  337. __emulate_2op_nobyte(ctxt, _op, \
  338. _wx, _wy, _lx, _ly, _qx, _qy); \
  339. break; \
  340. } \
  341. } while (0)
  342. /* Source operand is byte-sized and may be restricted to just %cl. */
  343. #define emulate_2op_SrcB(ctxt, _op) \
  344. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  345. /* Source operand is byte, word, long or quad sized. */
  346. #define emulate_2op_SrcV(ctxt, _op) \
  347. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  348. /* Source operand is word, long or quad sized. */
  349. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  350. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  351. /* Instruction has three operands and one operand is stored in ECX register */
  352. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  353. do { \
  354. unsigned long _tmp; \
  355. _type _clv = (ctxt)->src2.val; \
  356. _type _srcv = (ctxt)->src.val; \
  357. _type _dstv = (ctxt)->dst.val; \
  358. \
  359. __asm__ __volatile__ ( \
  360. _PRE_EFLAGS("0", "5", "2") \
  361. _op _suffix " %4,%1 \n" \
  362. _POST_EFLAGS("0", "5", "2") \
  363. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  364. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  365. ); \
  366. \
  367. (ctxt)->src2.val = (unsigned long) _clv; \
  368. (ctxt)->src2.val = (unsigned long) _srcv; \
  369. (ctxt)->dst.val = (unsigned long) _dstv; \
  370. } while (0)
  371. #define emulate_2op_cl(ctxt, _op) \
  372. do { \
  373. switch ((ctxt)->dst.bytes) { \
  374. case 2: \
  375. __emulate_2op_cl(ctxt, _op, "w", u16); \
  376. break; \
  377. case 4: \
  378. __emulate_2op_cl(ctxt, _op, "l", u32); \
  379. break; \
  380. case 8: \
  381. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  382. break; \
  383. } \
  384. } while (0)
  385. #define __emulate_1op(ctxt, _op, _suffix) \
  386. do { \
  387. unsigned long _tmp; \
  388. \
  389. __asm__ __volatile__ ( \
  390. _PRE_EFLAGS("0", "3", "2") \
  391. _op _suffix " %1; " \
  392. _POST_EFLAGS("0", "3", "2") \
  393. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  394. "=&r" (_tmp) \
  395. : "i" (EFLAGS_MASK)); \
  396. } while (0)
  397. /* Instruction has only one explicit operand (no source operand). */
  398. #define emulate_1op(ctxt, _op) \
  399. do { \
  400. switch ((ctxt)->dst.bytes) { \
  401. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  402. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  403. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  404. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  405. } \
  406. } while (0)
  407. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  408. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  409. #define FOP_RET "ret \n\t"
  410. #define FOP_START(op) \
  411. extern void em_##op(struct fastop *fake); \
  412. asm(".pushsection .text, \"ax\" \n\t" \
  413. ".global em_" #op " \n\t" \
  414. FOP_ALIGN \
  415. "em_" #op ": \n\t"
  416. #define FOP_END \
  417. ".popsection")
  418. #define FOPNOP() FOP_ALIGN FOP_RET
  419. #define FOP1E(op, dst) \
  420. FOP_ALIGN #op " %" #dst " \n\t" FOP_RET
  421. #define FASTOP1(op) \
  422. FOP_START(op) \
  423. FOP1E(op##b, al) \
  424. FOP1E(op##w, ax) \
  425. FOP1E(op##l, eax) \
  426. ON64(FOP1E(op##q, rax)) \
  427. FOP_END
  428. #define FOP2E(op, dst, src) \
  429. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  430. #define FASTOP2(op) \
  431. FOP_START(op) \
  432. FOP2E(op##b, al, bl) \
  433. FOP2E(op##w, ax, bx) \
  434. FOP2E(op##l, eax, ebx) \
  435. ON64(FOP2E(op##q, rax, rbx)) \
  436. FOP_END
  437. /* 2 operand, word only */
  438. #define FASTOP2W(op) \
  439. FOP_START(op) \
  440. FOPNOP() \
  441. FOP2E(op##w, ax, bx) \
  442. FOP2E(op##l, eax, ebx) \
  443. ON64(FOP2E(op##q, rax, rbx)) \
  444. FOP_END
  445. /* 2 operand, src is CL */
  446. #define FASTOP2CL(op) \
  447. FOP_START(op) \
  448. FOP2E(op##b, al, cl) \
  449. FOP2E(op##w, ax, cl) \
  450. FOP2E(op##l, eax, cl) \
  451. ON64(FOP2E(op##q, rax, cl)) \
  452. FOP_END
  453. #define FOP3E(op, dst, src, src2) \
  454. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  455. /* 3-operand, word-only, src2=cl */
  456. #define FASTOP3WCL(op) \
  457. FOP_START(op) \
  458. FOPNOP() \
  459. FOP3E(op##w, ax, bx, cl) \
  460. FOP3E(op##l, eax, ebx, cl) \
  461. ON64(FOP3E(op##q, rax, rbx, cl)) \
  462. FOP_END
  463. /* Special case for SETcc - 1 instruction per cc */
  464. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  465. FOP_START(setcc)
  466. FOP_SETCC(seto)
  467. FOP_SETCC(setno)
  468. FOP_SETCC(setc)
  469. FOP_SETCC(setnc)
  470. FOP_SETCC(setz)
  471. FOP_SETCC(setnz)
  472. FOP_SETCC(setbe)
  473. FOP_SETCC(setnbe)
  474. FOP_SETCC(sets)
  475. FOP_SETCC(setns)
  476. FOP_SETCC(setp)
  477. FOP_SETCC(setnp)
  478. FOP_SETCC(setl)
  479. FOP_SETCC(setnl)
  480. FOP_SETCC(setle)
  481. FOP_SETCC(setnle)
  482. FOP_END;
  483. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  484. FOP_END;
  485. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  486. do { \
  487. unsigned long _tmp; \
  488. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  489. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  490. \
  491. __asm__ __volatile__ ( \
  492. _PRE_EFLAGS("0", "5", "1") \
  493. "1: \n\t" \
  494. _op _suffix " %6; " \
  495. "2: \n\t" \
  496. _POST_EFLAGS("0", "5", "1") \
  497. ".pushsection .fixup,\"ax\" \n\t" \
  498. "3: movb $1, %4 \n\t" \
  499. "jmp 2b \n\t" \
  500. ".popsection \n\t" \
  501. _ASM_EXTABLE(1b, 3b) \
  502. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  503. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  504. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  505. } while (0)
  506. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  507. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  508. do { \
  509. switch((ctxt)->src.bytes) { \
  510. case 1: \
  511. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  512. break; \
  513. case 2: \
  514. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  515. break; \
  516. case 4: \
  517. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  518. break; \
  519. case 8: ON64( \
  520. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  521. break; \
  522. } \
  523. } while (0)
  524. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  525. enum x86_intercept intercept,
  526. enum x86_intercept_stage stage)
  527. {
  528. struct x86_instruction_info info = {
  529. .intercept = intercept,
  530. .rep_prefix = ctxt->rep_prefix,
  531. .modrm_mod = ctxt->modrm_mod,
  532. .modrm_reg = ctxt->modrm_reg,
  533. .modrm_rm = ctxt->modrm_rm,
  534. .src_val = ctxt->src.val64,
  535. .src_bytes = ctxt->src.bytes,
  536. .dst_bytes = ctxt->dst.bytes,
  537. .ad_bytes = ctxt->ad_bytes,
  538. .next_rip = ctxt->eip,
  539. };
  540. return ctxt->ops->intercept(ctxt, &info, stage);
  541. }
  542. static void assign_masked(ulong *dest, ulong src, ulong mask)
  543. {
  544. *dest = (*dest & ~mask) | (src & mask);
  545. }
  546. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  547. {
  548. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  549. }
  550. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  551. {
  552. u16 sel;
  553. struct desc_struct ss;
  554. if (ctxt->mode == X86EMUL_MODE_PROT64)
  555. return ~0UL;
  556. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  557. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  558. }
  559. static int stack_size(struct x86_emulate_ctxt *ctxt)
  560. {
  561. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  562. }
  563. /* Access/update address held in a register, based on addressing mode. */
  564. static inline unsigned long
  565. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  566. {
  567. if (ctxt->ad_bytes == sizeof(unsigned long))
  568. return reg;
  569. else
  570. return reg & ad_mask(ctxt);
  571. }
  572. static inline unsigned long
  573. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  574. {
  575. return address_mask(ctxt, reg);
  576. }
  577. static void masked_increment(ulong *reg, ulong mask, int inc)
  578. {
  579. assign_masked(reg, *reg + inc, mask);
  580. }
  581. static inline void
  582. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  583. {
  584. ulong mask;
  585. if (ctxt->ad_bytes == sizeof(unsigned long))
  586. mask = ~0UL;
  587. else
  588. mask = ad_mask(ctxt);
  589. masked_increment(reg, mask, inc);
  590. }
  591. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  592. {
  593. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  594. }
  595. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  596. {
  597. register_address_increment(ctxt, &ctxt->_eip, rel);
  598. }
  599. static u32 desc_limit_scaled(struct desc_struct *desc)
  600. {
  601. u32 limit = get_desc_limit(desc);
  602. return desc->g ? (limit << 12) | 0xfff : limit;
  603. }
  604. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  605. {
  606. ctxt->has_seg_override = true;
  607. ctxt->seg_override = seg;
  608. }
  609. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  610. {
  611. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  612. return 0;
  613. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  614. }
  615. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  616. {
  617. if (!ctxt->has_seg_override)
  618. return 0;
  619. return ctxt->seg_override;
  620. }
  621. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  622. u32 error, bool valid)
  623. {
  624. ctxt->exception.vector = vec;
  625. ctxt->exception.error_code = error;
  626. ctxt->exception.error_code_valid = valid;
  627. return X86EMUL_PROPAGATE_FAULT;
  628. }
  629. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  630. {
  631. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  632. }
  633. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  634. {
  635. return emulate_exception(ctxt, GP_VECTOR, err, true);
  636. }
  637. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  638. {
  639. return emulate_exception(ctxt, SS_VECTOR, err, true);
  640. }
  641. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  642. {
  643. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  644. }
  645. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  646. {
  647. return emulate_exception(ctxt, TS_VECTOR, err, true);
  648. }
  649. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  650. {
  651. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  652. }
  653. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  654. {
  655. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  656. }
  657. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  658. {
  659. u16 selector;
  660. struct desc_struct desc;
  661. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  662. return selector;
  663. }
  664. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  665. unsigned seg)
  666. {
  667. u16 dummy;
  668. u32 base3;
  669. struct desc_struct desc;
  670. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  671. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  672. }
  673. /*
  674. * x86 defines three classes of vector instructions: explicitly
  675. * aligned, explicitly unaligned, and the rest, which change behaviour
  676. * depending on whether they're AVX encoded or not.
  677. *
  678. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  679. * subject to the same check.
  680. */
  681. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  682. {
  683. if (likely(size < 16))
  684. return false;
  685. if (ctxt->d & Aligned)
  686. return true;
  687. else if (ctxt->d & Unaligned)
  688. return false;
  689. else if (ctxt->d & Avx)
  690. return false;
  691. else
  692. return true;
  693. }
  694. static int __linearize(struct x86_emulate_ctxt *ctxt,
  695. struct segmented_address addr,
  696. unsigned size, bool write, bool fetch,
  697. ulong *linear)
  698. {
  699. struct desc_struct desc;
  700. bool usable;
  701. ulong la;
  702. u32 lim;
  703. u16 sel;
  704. unsigned cpl;
  705. la = seg_base(ctxt, addr.seg) + addr.ea;
  706. switch (ctxt->mode) {
  707. case X86EMUL_MODE_PROT64:
  708. if (((signed long)la << 16) >> 16 != la)
  709. return emulate_gp(ctxt, 0);
  710. break;
  711. default:
  712. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  713. addr.seg);
  714. if (!usable)
  715. goto bad;
  716. /* code segment in protected mode or read-only data segment */
  717. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  718. || !(desc.type & 2)) && write)
  719. goto bad;
  720. /* unreadable code segment */
  721. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  722. goto bad;
  723. lim = desc_limit_scaled(&desc);
  724. if ((desc.type & 8) || !(desc.type & 4)) {
  725. /* expand-up segment */
  726. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  727. goto bad;
  728. } else {
  729. /* expand-down segment */
  730. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  731. goto bad;
  732. lim = desc.d ? 0xffffffff : 0xffff;
  733. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  734. goto bad;
  735. }
  736. cpl = ctxt->ops->cpl(ctxt);
  737. if (!(desc.type & 8)) {
  738. /* data segment */
  739. if (cpl > desc.dpl)
  740. goto bad;
  741. } else if ((desc.type & 8) && !(desc.type & 4)) {
  742. /* nonconforming code segment */
  743. if (cpl != desc.dpl)
  744. goto bad;
  745. } else if ((desc.type & 8) && (desc.type & 4)) {
  746. /* conforming code segment */
  747. if (cpl < desc.dpl)
  748. goto bad;
  749. }
  750. break;
  751. }
  752. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  753. la &= (u32)-1;
  754. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  755. return emulate_gp(ctxt, 0);
  756. *linear = la;
  757. return X86EMUL_CONTINUE;
  758. bad:
  759. if (addr.seg == VCPU_SREG_SS)
  760. return emulate_ss(ctxt, sel);
  761. else
  762. return emulate_gp(ctxt, sel);
  763. }
  764. static int linearize(struct x86_emulate_ctxt *ctxt,
  765. struct segmented_address addr,
  766. unsigned size, bool write,
  767. ulong *linear)
  768. {
  769. return __linearize(ctxt, addr, size, write, false, linear);
  770. }
  771. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  772. struct segmented_address addr,
  773. void *data,
  774. unsigned size)
  775. {
  776. int rc;
  777. ulong linear;
  778. rc = linearize(ctxt, addr, size, false, &linear);
  779. if (rc != X86EMUL_CONTINUE)
  780. return rc;
  781. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  782. }
  783. /*
  784. * Fetch the next byte of the instruction being emulated which is pointed to
  785. * by ctxt->_eip, then increment ctxt->_eip.
  786. *
  787. * Also prefetch the remaining bytes of the instruction without crossing page
  788. * boundary if they are not in fetch_cache yet.
  789. */
  790. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  791. {
  792. struct fetch_cache *fc = &ctxt->fetch;
  793. int rc;
  794. int size, cur_size;
  795. if (ctxt->_eip == fc->end) {
  796. unsigned long linear;
  797. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  798. .ea = ctxt->_eip };
  799. cur_size = fc->end - fc->start;
  800. size = min(15UL - cur_size,
  801. PAGE_SIZE - offset_in_page(ctxt->_eip));
  802. rc = __linearize(ctxt, addr, size, false, true, &linear);
  803. if (unlikely(rc != X86EMUL_CONTINUE))
  804. return rc;
  805. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  806. size, &ctxt->exception);
  807. if (unlikely(rc != X86EMUL_CONTINUE))
  808. return rc;
  809. fc->end += size;
  810. }
  811. *dest = fc->data[ctxt->_eip - fc->start];
  812. ctxt->_eip++;
  813. return X86EMUL_CONTINUE;
  814. }
  815. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  816. void *dest, unsigned size)
  817. {
  818. int rc;
  819. /* x86 instructions are limited to 15 bytes. */
  820. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  821. return X86EMUL_UNHANDLEABLE;
  822. while (size--) {
  823. rc = do_insn_fetch_byte(ctxt, dest++);
  824. if (rc != X86EMUL_CONTINUE)
  825. return rc;
  826. }
  827. return X86EMUL_CONTINUE;
  828. }
  829. /* Fetch next part of the instruction being emulated. */
  830. #define insn_fetch(_type, _ctxt) \
  831. ({ unsigned long _x; \
  832. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  833. if (rc != X86EMUL_CONTINUE) \
  834. goto done; \
  835. (_type)_x; \
  836. })
  837. #define insn_fetch_arr(_arr, _size, _ctxt) \
  838. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  839. if (rc != X86EMUL_CONTINUE) \
  840. goto done; \
  841. })
  842. /*
  843. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  844. * pointer into the block that addresses the relevant register.
  845. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  846. */
  847. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  848. int highbyte_regs)
  849. {
  850. void *p;
  851. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  852. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  853. else
  854. p = reg_rmw(ctxt, modrm_reg);
  855. return p;
  856. }
  857. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  858. struct segmented_address addr,
  859. u16 *size, unsigned long *address, int op_bytes)
  860. {
  861. int rc;
  862. if (op_bytes == 2)
  863. op_bytes = 3;
  864. *address = 0;
  865. rc = segmented_read_std(ctxt, addr, size, 2);
  866. if (rc != X86EMUL_CONTINUE)
  867. return rc;
  868. addr.ea += 2;
  869. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  870. return rc;
  871. }
  872. FASTOP2(add);
  873. FASTOP2(or);
  874. FASTOP2(adc);
  875. FASTOP2(sbb);
  876. FASTOP2(and);
  877. FASTOP2(sub);
  878. FASTOP2(xor);
  879. FASTOP2(cmp);
  880. FASTOP2(test);
  881. FASTOP3WCL(shld);
  882. FASTOP3WCL(shrd);
  883. FASTOP2W(imul);
  884. FASTOP1(not);
  885. FASTOP1(neg);
  886. FASTOP1(inc);
  887. FASTOP1(dec);
  888. FASTOP2CL(rol);
  889. FASTOP2CL(ror);
  890. FASTOP2CL(rcl);
  891. FASTOP2CL(rcr);
  892. FASTOP2CL(shl);
  893. FASTOP2CL(shr);
  894. FASTOP2CL(sar);
  895. FASTOP2W(bsf);
  896. FASTOP2W(bsr);
  897. FASTOP2W(bt);
  898. FASTOP2W(bts);
  899. FASTOP2W(btr);
  900. FASTOP2W(btc);
  901. static u8 test_cc(unsigned int condition, unsigned long flags)
  902. {
  903. u8 rc;
  904. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  905. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  906. asm("push %[flags]; popf; call *%[fastop]"
  907. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  908. return rc;
  909. }
  910. static void fetch_register_operand(struct operand *op)
  911. {
  912. switch (op->bytes) {
  913. case 1:
  914. op->val = *(u8 *)op->addr.reg;
  915. break;
  916. case 2:
  917. op->val = *(u16 *)op->addr.reg;
  918. break;
  919. case 4:
  920. op->val = *(u32 *)op->addr.reg;
  921. break;
  922. case 8:
  923. op->val = *(u64 *)op->addr.reg;
  924. break;
  925. }
  926. }
  927. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  928. {
  929. ctxt->ops->get_fpu(ctxt);
  930. switch (reg) {
  931. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  932. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  933. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  934. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  935. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  936. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  937. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  938. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  939. #ifdef CONFIG_X86_64
  940. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  941. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  942. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  943. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  944. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  945. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  946. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  947. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  948. #endif
  949. default: BUG();
  950. }
  951. ctxt->ops->put_fpu(ctxt);
  952. }
  953. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  954. int reg)
  955. {
  956. ctxt->ops->get_fpu(ctxt);
  957. switch (reg) {
  958. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  959. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  960. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  961. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  962. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  963. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  964. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  965. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  966. #ifdef CONFIG_X86_64
  967. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  968. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  969. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  970. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  971. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  972. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  973. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  974. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  975. #endif
  976. default: BUG();
  977. }
  978. ctxt->ops->put_fpu(ctxt);
  979. }
  980. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  981. {
  982. ctxt->ops->get_fpu(ctxt);
  983. switch (reg) {
  984. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  985. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  986. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  987. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  988. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  989. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  990. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  991. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  992. default: BUG();
  993. }
  994. ctxt->ops->put_fpu(ctxt);
  995. }
  996. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  997. {
  998. ctxt->ops->get_fpu(ctxt);
  999. switch (reg) {
  1000. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  1001. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  1002. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  1003. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  1004. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  1005. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  1006. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  1007. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  1008. default: BUG();
  1009. }
  1010. ctxt->ops->put_fpu(ctxt);
  1011. }
  1012. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1013. {
  1014. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1015. return emulate_nm(ctxt);
  1016. ctxt->ops->get_fpu(ctxt);
  1017. asm volatile("fninit");
  1018. ctxt->ops->put_fpu(ctxt);
  1019. return X86EMUL_CONTINUE;
  1020. }
  1021. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1022. {
  1023. u16 fcw;
  1024. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1025. return emulate_nm(ctxt);
  1026. ctxt->ops->get_fpu(ctxt);
  1027. asm volatile("fnstcw %0": "+m"(fcw));
  1028. ctxt->ops->put_fpu(ctxt);
  1029. /* force 2 byte destination */
  1030. ctxt->dst.bytes = 2;
  1031. ctxt->dst.val = fcw;
  1032. return X86EMUL_CONTINUE;
  1033. }
  1034. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1035. {
  1036. u16 fsw;
  1037. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1038. return emulate_nm(ctxt);
  1039. ctxt->ops->get_fpu(ctxt);
  1040. asm volatile("fnstsw %0": "+m"(fsw));
  1041. ctxt->ops->put_fpu(ctxt);
  1042. /* force 2 byte destination */
  1043. ctxt->dst.bytes = 2;
  1044. ctxt->dst.val = fsw;
  1045. return X86EMUL_CONTINUE;
  1046. }
  1047. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1048. struct operand *op)
  1049. {
  1050. unsigned reg = ctxt->modrm_reg;
  1051. int highbyte_regs = ctxt->rex_prefix == 0;
  1052. if (!(ctxt->d & ModRM))
  1053. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1054. if (ctxt->d & Sse) {
  1055. op->type = OP_XMM;
  1056. op->bytes = 16;
  1057. op->addr.xmm = reg;
  1058. read_sse_reg(ctxt, &op->vec_val, reg);
  1059. return;
  1060. }
  1061. if (ctxt->d & Mmx) {
  1062. reg &= 7;
  1063. op->type = OP_MM;
  1064. op->bytes = 8;
  1065. op->addr.mm = reg;
  1066. return;
  1067. }
  1068. op->type = OP_REG;
  1069. if (ctxt->d & ByteOp) {
  1070. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  1071. op->bytes = 1;
  1072. } else {
  1073. op->addr.reg = decode_register(ctxt, reg, 0);
  1074. op->bytes = ctxt->op_bytes;
  1075. }
  1076. fetch_register_operand(op);
  1077. op->orig_val = op->val;
  1078. }
  1079. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1080. {
  1081. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1082. ctxt->modrm_seg = VCPU_SREG_SS;
  1083. }
  1084. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1085. struct operand *op)
  1086. {
  1087. u8 sib;
  1088. int index_reg = 0, base_reg = 0, scale;
  1089. int rc = X86EMUL_CONTINUE;
  1090. ulong modrm_ea = 0;
  1091. if (ctxt->rex_prefix) {
  1092. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  1093. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  1094. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  1095. }
  1096. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  1097. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1098. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  1099. ctxt->modrm_seg = VCPU_SREG_DS;
  1100. if (ctxt->modrm_mod == 3) {
  1101. op->type = OP_REG;
  1102. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1103. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  1104. if (ctxt->d & Sse) {
  1105. op->type = OP_XMM;
  1106. op->bytes = 16;
  1107. op->addr.xmm = ctxt->modrm_rm;
  1108. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1109. return rc;
  1110. }
  1111. if (ctxt->d & Mmx) {
  1112. op->type = OP_MM;
  1113. op->bytes = 8;
  1114. op->addr.xmm = ctxt->modrm_rm & 7;
  1115. return rc;
  1116. }
  1117. fetch_register_operand(op);
  1118. return rc;
  1119. }
  1120. op->type = OP_MEM;
  1121. if (ctxt->ad_bytes == 2) {
  1122. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1123. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1124. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1125. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1126. /* 16-bit ModR/M decode. */
  1127. switch (ctxt->modrm_mod) {
  1128. case 0:
  1129. if (ctxt->modrm_rm == 6)
  1130. modrm_ea += insn_fetch(u16, ctxt);
  1131. break;
  1132. case 1:
  1133. modrm_ea += insn_fetch(s8, ctxt);
  1134. break;
  1135. case 2:
  1136. modrm_ea += insn_fetch(u16, ctxt);
  1137. break;
  1138. }
  1139. switch (ctxt->modrm_rm) {
  1140. case 0:
  1141. modrm_ea += bx + si;
  1142. break;
  1143. case 1:
  1144. modrm_ea += bx + di;
  1145. break;
  1146. case 2:
  1147. modrm_ea += bp + si;
  1148. break;
  1149. case 3:
  1150. modrm_ea += bp + di;
  1151. break;
  1152. case 4:
  1153. modrm_ea += si;
  1154. break;
  1155. case 5:
  1156. modrm_ea += di;
  1157. break;
  1158. case 6:
  1159. if (ctxt->modrm_mod != 0)
  1160. modrm_ea += bp;
  1161. break;
  1162. case 7:
  1163. modrm_ea += bx;
  1164. break;
  1165. }
  1166. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1167. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1168. ctxt->modrm_seg = VCPU_SREG_SS;
  1169. modrm_ea = (u16)modrm_ea;
  1170. } else {
  1171. /* 32/64-bit ModR/M decode. */
  1172. if ((ctxt->modrm_rm & 7) == 4) {
  1173. sib = insn_fetch(u8, ctxt);
  1174. index_reg |= (sib >> 3) & 7;
  1175. base_reg |= sib & 7;
  1176. scale = sib >> 6;
  1177. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1178. modrm_ea += insn_fetch(s32, ctxt);
  1179. else {
  1180. modrm_ea += reg_read(ctxt, base_reg);
  1181. adjust_modrm_seg(ctxt, base_reg);
  1182. }
  1183. if (index_reg != 4)
  1184. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1185. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1186. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1187. ctxt->rip_relative = 1;
  1188. } else {
  1189. base_reg = ctxt->modrm_rm;
  1190. modrm_ea += reg_read(ctxt, base_reg);
  1191. adjust_modrm_seg(ctxt, base_reg);
  1192. }
  1193. switch (ctxt->modrm_mod) {
  1194. case 0:
  1195. if (ctxt->modrm_rm == 5)
  1196. modrm_ea += insn_fetch(s32, ctxt);
  1197. break;
  1198. case 1:
  1199. modrm_ea += insn_fetch(s8, ctxt);
  1200. break;
  1201. case 2:
  1202. modrm_ea += insn_fetch(s32, ctxt);
  1203. break;
  1204. }
  1205. }
  1206. op->addr.mem.ea = modrm_ea;
  1207. done:
  1208. return rc;
  1209. }
  1210. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1211. struct operand *op)
  1212. {
  1213. int rc = X86EMUL_CONTINUE;
  1214. op->type = OP_MEM;
  1215. switch (ctxt->ad_bytes) {
  1216. case 2:
  1217. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1218. break;
  1219. case 4:
  1220. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1221. break;
  1222. case 8:
  1223. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1224. break;
  1225. }
  1226. done:
  1227. return rc;
  1228. }
  1229. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1230. {
  1231. long sv = 0, mask;
  1232. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1233. mask = ~(ctxt->dst.bytes * 8 - 1);
  1234. if (ctxt->src.bytes == 2)
  1235. sv = (s16)ctxt->src.val & (s16)mask;
  1236. else if (ctxt->src.bytes == 4)
  1237. sv = (s32)ctxt->src.val & (s32)mask;
  1238. ctxt->dst.addr.mem.ea += (sv >> 3);
  1239. }
  1240. /* only subword offset */
  1241. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1242. }
  1243. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1244. unsigned long addr, void *dest, unsigned size)
  1245. {
  1246. int rc;
  1247. struct read_cache *mc = &ctxt->mem_read;
  1248. if (mc->pos < mc->end)
  1249. goto read_cached;
  1250. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1251. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1252. &ctxt->exception);
  1253. if (rc != X86EMUL_CONTINUE)
  1254. return rc;
  1255. mc->end += size;
  1256. read_cached:
  1257. memcpy(dest, mc->data + mc->pos, size);
  1258. mc->pos += size;
  1259. return X86EMUL_CONTINUE;
  1260. }
  1261. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1262. struct segmented_address addr,
  1263. void *data,
  1264. unsigned size)
  1265. {
  1266. int rc;
  1267. ulong linear;
  1268. rc = linearize(ctxt, addr, size, false, &linear);
  1269. if (rc != X86EMUL_CONTINUE)
  1270. return rc;
  1271. return read_emulated(ctxt, linear, data, size);
  1272. }
  1273. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1274. struct segmented_address addr,
  1275. const void *data,
  1276. unsigned size)
  1277. {
  1278. int rc;
  1279. ulong linear;
  1280. rc = linearize(ctxt, addr, size, true, &linear);
  1281. if (rc != X86EMUL_CONTINUE)
  1282. return rc;
  1283. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1284. &ctxt->exception);
  1285. }
  1286. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1287. struct segmented_address addr,
  1288. const void *orig_data, const void *data,
  1289. unsigned size)
  1290. {
  1291. int rc;
  1292. ulong linear;
  1293. rc = linearize(ctxt, addr, size, true, &linear);
  1294. if (rc != X86EMUL_CONTINUE)
  1295. return rc;
  1296. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1297. size, &ctxt->exception);
  1298. }
  1299. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1300. unsigned int size, unsigned short port,
  1301. void *dest)
  1302. {
  1303. struct read_cache *rc = &ctxt->io_read;
  1304. if (rc->pos == rc->end) { /* refill pio read ahead */
  1305. unsigned int in_page, n;
  1306. unsigned int count = ctxt->rep_prefix ?
  1307. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1308. in_page = (ctxt->eflags & EFLG_DF) ?
  1309. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1310. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1311. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1312. count);
  1313. if (n == 0)
  1314. n = 1;
  1315. rc->pos = rc->end = 0;
  1316. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1317. return 0;
  1318. rc->end = n * size;
  1319. }
  1320. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1321. ctxt->dst.data = rc->data + rc->pos;
  1322. ctxt->dst.type = OP_MEM_STR;
  1323. ctxt->dst.count = (rc->end - rc->pos) / size;
  1324. rc->pos = rc->end;
  1325. } else {
  1326. memcpy(dest, rc->data + rc->pos, size);
  1327. rc->pos += size;
  1328. }
  1329. return 1;
  1330. }
  1331. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1332. u16 index, struct desc_struct *desc)
  1333. {
  1334. struct desc_ptr dt;
  1335. ulong addr;
  1336. ctxt->ops->get_idt(ctxt, &dt);
  1337. if (dt.size < index * 8 + 7)
  1338. return emulate_gp(ctxt, index << 3 | 0x2);
  1339. addr = dt.address + index * 8;
  1340. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1341. &ctxt->exception);
  1342. }
  1343. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1344. u16 selector, struct desc_ptr *dt)
  1345. {
  1346. const struct x86_emulate_ops *ops = ctxt->ops;
  1347. if (selector & 1 << 2) {
  1348. struct desc_struct desc;
  1349. u16 sel;
  1350. memset (dt, 0, sizeof *dt);
  1351. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1352. return;
  1353. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1354. dt->address = get_desc_base(&desc);
  1355. } else
  1356. ops->get_gdt(ctxt, dt);
  1357. }
  1358. /* allowed just for 8 bytes segments */
  1359. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1360. u16 selector, struct desc_struct *desc,
  1361. ulong *desc_addr_p)
  1362. {
  1363. struct desc_ptr dt;
  1364. u16 index = selector >> 3;
  1365. ulong addr;
  1366. get_descriptor_table_ptr(ctxt, selector, &dt);
  1367. if (dt.size < index * 8 + 7)
  1368. return emulate_gp(ctxt, selector & 0xfffc);
  1369. *desc_addr_p = addr = dt.address + index * 8;
  1370. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1371. &ctxt->exception);
  1372. }
  1373. /* allowed just for 8 bytes segments */
  1374. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1375. u16 selector, struct desc_struct *desc)
  1376. {
  1377. struct desc_ptr dt;
  1378. u16 index = selector >> 3;
  1379. ulong addr;
  1380. get_descriptor_table_ptr(ctxt, selector, &dt);
  1381. if (dt.size < index * 8 + 7)
  1382. return emulate_gp(ctxt, selector & 0xfffc);
  1383. addr = dt.address + index * 8;
  1384. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1385. &ctxt->exception);
  1386. }
  1387. /* Does not support long mode */
  1388. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1389. u16 selector, int seg)
  1390. {
  1391. struct desc_struct seg_desc, old_desc;
  1392. u8 dpl, rpl, cpl;
  1393. unsigned err_vec = GP_VECTOR;
  1394. u32 err_code = 0;
  1395. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1396. ulong desc_addr;
  1397. int ret;
  1398. u16 dummy;
  1399. memset(&seg_desc, 0, sizeof seg_desc);
  1400. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1401. /* set real mode segment descriptor (keep limit etc. for
  1402. * unreal mode) */
  1403. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1404. set_desc_base(&seg_desc, selector << 4);
  1405. goto load;
  1406. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1407. /* VM86 needs a clean new segment descriptor */
  1408. set_desc_base(&seg_desc, selector << 4);
  1409. set_desc_limit(&seg_desc, 0xffff);
  1410. seg_desc.type = 3;
  1411. seg_desc.p = 1;
  1412. seg_desc.s = 1;
  1413. seg_desc.dpl = 3;
  1414. goto load;
  1415. }
  1416. rpl = selector & 3;
  1417. cpl = ctxt->ops->cpl(ctxt);
  1418. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1419. if ((seg == VCPU_SREG_CS
  1420. || (seg == VCPU_SREG_SS
  1421. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1422. || seg == VCPU_SREG_TR)
  1423. && null_selector)
  1424. goto exception;
  1425. /* TR should be in GDT only */
  1426. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1427. goto exception;
  1428. if (null_selector) /* for NULL selector skip all following checks */
  1429. goto load;
  1430. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1431. if (ret != X86EMUL_CONTINUE)
  1432. return ret;
  1433. err_code = selector & 0xfffc;
  1434. err_vec = GP_VECTOR;
  1435. /* can't load system descriptor into segment selector */
  1436. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1437. goto exception;
  1438. if (!seg_desc.p) {
  1439. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1440. goto exception;
  1441. }
  1442. dpl = seg_desc.dpl;
  1443. switch (seg) {
  1444. case VCPU_SREG_SS:
  1445. /*
  1446. * segment is not a writable data segment or segment
  1447. * selector's RPL != CPL or segment selector's RPL != CPL
  1448. */
  1449. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1450. goto exception;
  1451. break;
  1452. case VCPU_SREG_CS:
  1453. if (!(seg_desc.type & 8))
  1454. goto exception;
  1455. if (seg_desc.type & 4) {
  1456. /* conforming */
  1457. if (dpl > cpl)
  1458. goto exception;
  1459. } else {
  1460. /* nonconforming */
  1461. if (rpl > cpl || dpl != cpl)
  1462. goto exception;
  1463. }
  1464. /* CS(RPL) <- CPL */
  1465. selector = (selector & 0xfffc) | cpl;
  1466. break;
  1467. case VCPU_SREG_TR:
  1468. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1469. goto exception;
  1470. old_desc = seg_desc;
  1471. seg_desc.type |= 2; /* busy */
  1472. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1473. sizeof(seg_desc), &ctxt->exception);
  1474. if (ret != X86EMUL_CONTINUE)
  1475. return ret;
  1476. break;
  1477. case VCPU_SREG_LDTR:
  1478. if (seg_desc.s || seg_desc.type != 2)
  1479. goto exception;
  1480. break;
  1481. default: /* DS, ES, FS, or GS */
  1482. /*
  1483. * segment is not a data or readable code segment or
  1484. * ((segment is a data or nonconforming code segment)
  1485. * and (both RPL and CPL > DPL))
  1486. */
  1487. if ((seg_desc.type & 0xa) == 0x8 ||
  1488. (((seg_desc.type & 0xc) != 0xc) &&
  1489. (rpl > dpl && cpl > dpl)))
  1490. goto exception;
  1491. break;
  1492. }
  1493. if (seg_desc.s) {
  1494. /* mark segment as accessed */
  1495. seg_desc.type |= 1;
  1496. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1497. if (ret != X86EMUL_CONTINUE)
  1498. return ret;
  1499. }
  1500. load:
  1501. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1502. return X86EMUL_CONTINUE;
  1503. exception:
  1504. emulate_exception(ctxt, err_vec, err_code, true);
  1505. return X86EMUL_PROPAGATE_FAULT;
  1506. }
  1507. static void write_register_operand(struct operand *op)
  1508. {
  1509. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1510. switch (op->bytes) {
  1511. case 1:
  1512. *(u8 *)op->addr.reg = (u8)op->val;
  1513. break;
  1514. case 2:
  1515. *(u16 *)op->addr.reg = (u16)op->val;
  1516. break;
  1517. case 4:
  1518. *op->addr.reg = (u32)op->val;
  1519. break; /* 64b: zero-extend */
  1520. case 8:
  1521. *op->addr.reg = op->val;
  1522. break;
  1523. }
  1524. }
  1525. static int writeback(struct x86_emulate_ctxt *ctxt)
  1526. {
  1527. int rc;
  1528. if (ctxt->d & NoWrite)
  1529. return X86EMUL_CONTINUE;
  1530. switch (ctxt->dst.type) {
  1531. case OP_REG:
  1532. write_register_operand(&ctxt->dst);
  1533. break;
  1534. case OP_MEM:
  1535. if (ctxt->lock_prefix)
  1536. rc = segmented_cmpxchg(ctxt,
  1537. ctxt->dst.addr.mem,
  1538. &ctxt->dst.orig_val,
  1539. &ctxt->dst.val,
  1540. ctxt->dst.bytes);
  1541. else
  1542. rc = segmented_write(ctxt,
  1543. ctxt->dst.addr.mem,
  1544. &ctxt->dst.val,
  1545. ctxt->dst.bytes);
  1546. if (rc != X86EMUL_CONTINUE)
  1547. return rc;
  1548. break;
  1549. case OP_MEM_STR:
  1550. rc = segmented_write(ctxt,
  1551. ctxt->dst.addr.mem,
  1552. ctxt->dst.data,
  1553. ctxt->dst.bytes * ctxt->dst.count);
  1554. if (rc != X86EMUL_CONTINUE)
  1555. return rc;
  1556. break;
  1557. case OP_XMM:
  1558. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1559. break;
  1560. case OP_MM:
  1561. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1562. break;
  1563. case OP_NONE:
  1564. /* no writeback */
  1565. break;
  1566. default:
  1567. break;
  1568. }
  1569. return X86EMUL_CONTINUE;
  1570. }
  1571. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1572. {
  1573. struct segmented_address addr;
  1574. rsp_increment(ctxt, -bytes);
  1575. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1576. addr.seg = VCPU_SREG_SS;
  1577. return segmented_write(ctxt, addr, data, bytes);
  1578. }
  1579. static int em_push(struct x86_emulate_ctxt *ctxt)
  1580. {
  1581. /* Disable writeback. */
  1582. ctxt->dst.type = OP_NONE;
  1583. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1584. }
  1585. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1586. void *dest, int len)
  1587. {
  1588. int rc;
  1589. struct segmented_address addr;
  1590. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1591. addr.seg = VCPU_SREG_SS;
  1592. rc = segmented_read(ctxt, addr, dest, len);
  1593. if (rc != X86EMUL_CONTINUE)
  1594. return rc;
  1595. rsp_increment(ctxt, len);
  1596. return rc;
  1597. }
  1598. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1599. {
  1600. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1601. }
  1602. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1603. void *dest, int len)
  1604. {
  1605. int rc;
  1606. unsigned long val, change_mask;
  1607. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1608. int cpl = ctxt->ops->cpl(ctxt);
  1609. rc = emulate_pop(ctxt, &val, len);
  1610. if (rc != X86EMUL_CONTINUE)
  1611. return rc;
  1612. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1613. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1614. switch(ctxt->mode) {
  1615. case X86EMUL_MODE_PROT64:
  1616. case X86EMUL_MODE_PROT32:
  1617. case X86EMUL_MODE_PROT16:
  1618. if (cpl == 0)
  1619. change_mask |= EFLG_IOPL;
  1620. if (cpl <= iopl)
  1621. change_mask |= EFLG_IF;
  1622. break;
  1623. case X86EMUL_MODE_VM86:
  1624. if (iopl < 3)
  1625. return emulate_gp(ctxt, 0);
  1626. change_mask |= EFLG_IF;
  1627. break;
  1628. default: /* real mode */
  1629. change_mask |= (EFLG_IOPL | EFLG_IF);
  1630. break;
  1631. }
  1632. *(unsigned long *)dest =
  1633. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1634. return rc;
  1635. }
  1636. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1637. {
  1638. ctxt->dst.type = OP_REG;
  1639. ctxt->dst.addr.reg = &ctxt->eflags;
  1640. ctxt->dst.bytes = ctxt->op_bytes;
  1641. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1642. }
  1643. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1644. {
  1645. int rc;
  1646. unsigned frame_size = ctxt->src.val;
  1647. unsigned nesting_level = ctxt->src2.val & 31;
  1648. ulong rbp;
  1649. if (nesting_level)
  1650. return X86EMUL_UNHANDLEABLE;
  1651. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1652. rc = push(ctxt, &rbp, stack_size(ctxt));
  1653. if (rc != X86EMUL_CONTINUE)
  1654. return rc;
  1655. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1656. stack_mask(ctxt));
  1657. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1658. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1659. stack_mask(ctxt));
  1660. return X86EMUL_CONTINUE;
  1661. }
  1662. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1663. {
  1664. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1665. stack_mask(ctxt));
  1666. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1667. }
  1668. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1669. {
  1670. int seg = ctxt->src2.val;
  1671. ctxt->src.val = get_segment_selector(ctxt, seg);
  1672. return em_push(ctxt);
  1673. }
  1674. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. int seg = ctxt->src2.val;
  1677. unsigned long selector;
  1678. int rc;
  1679. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1680. if (rc != X86EMUL_CONTINUE)
  1681. return rc;
  1682. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1683. return rc;
  1684. }
  1685. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1688. int rc = X86EMUL_CONTINUE;
  1689. int reg = VCPU_REGS_RAX;
  1690. while (reg <= VCPU_REGS_RDI) {
  1691. (reg == VCPU_REGS_RSP) ?
  1692. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1693. rc = em_push(ctxt);
  1694. if (rc != X86EMUL_CONTINUE)
  1695. return rc;
  1696. ++reg;
  1697. }
  1698. return rc;
  1699. }
  1700. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1701. {
  1702. ctxt->src.val = (unsigned long)ctxt->eflags;
  1703. return em_push(ctxt);
  1704. }
  1705. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1706. {
  1707. int rc = X86EMUL_CONTINUE;
  1708. int reg = VCPU_REGS_RDI;
  1709. while (reg >= VCPU_REGS_RAX) {
  1710. if (reg == VCPU_REGS_RSP) {
  1711. rsp_increment(ctxt, ctxt->op_bytes);
  1712. --reg;
  1713. }
  1714. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1715. if (rc != X86EMUL_CONTINUE)
  1716. break;
  1717. --reg;
  1718. }
  1719. return rc;
  1720. }
  1721. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1722. {
  1723. const struct x86_emulate_ops *ops = ctxt->ops;
  1724. int rc;
  1725. struct desc_ptr dt;
  1726. gva_t cs_addr;
  1727. gva_t eip_addr;
  1728. u16 cs, eip;
  1729. /* TODO: Add limit checks */
  1730. ctxt->src.val = ctxt->eflags;
  1731. rc = em_push(ctxt);
  1732. if (rc != X86EMUL_CONTINUE)
  1733. return rc;
  1734. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1735. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1736. rc = em_push(ctxt);
  1737. if (rc != X86EMUL_CONTINUE)
  1738. return rc;
  1739. ctxt->src.val = ctxt->_eip;
  1740. rc = em_push(ctxt);
  1741. if (rc != X86EMUL_CONTINUE)
  1742. return rc;
  1743. ops->get_idt(ctxt, &dt);
  1744. eip_addr = dt.address + (irq << 2);
  1745. cs_addr = dt.address + (irq << 2) + 2;
  1746. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1747. if (rc != X86EMUL_CONTINUE)
  1748. return rc;
  1749. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1750. if (rc != X86EMUL_CONTINUE)
  1751. return rc;
  1752. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1753. if (rc != X86EMUL_CONTINUE)
  1754. return rc;
  1755. ctxt->_eip = eip;
  1756. return rc;
  1757. }
  1758. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1759. {
  1760. int rc;
  1761. invalidate_registers(ctxt);
  1762. rc = __emulate_int_real(ctxt, irq);
  1763. if (rc == X86EMUL_CONTINUE)
  1764. writeback_registers(ctxt);
  1765. return rc;
  1766. }
  1767. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1768. {
  1769. switch(ctxt->mode) {
  1770. case X86EMUL_MODE_REAL:
  1771. return __emulate_int_real(ctxt, irq);
  1772. case X86EMUL_MODE_VM86:
  1773. case X86EMUL_MODE_PROT16:
  1774. case X86EMUL_MODE_PROT32:
  1775. case X86EMUL_MODE_PROT64:
  1776. default:
  1777. /* Protected mode interrupts unimplemented yet */
  1778. return X86EMUL_UNHANDLEABLE;
  1779. }
  1780. }
  1781. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1782. {
  1783. int rc = X86EMUL_CONTINUE;
  1784. unsigned long temp_eip = 0;
  1785. unsigned long temp_eflags = 0;
  1786. unsigned long cs = 0;
  1787. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1788. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1789. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1790. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1791. /* TODO: Add stack limit check */
  1792. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1793. if (rc != X86EMUL_CONTINUE)
  1794. return rc;
  1795. if (temp_eip & ~0xffff)
  1796. return emulate_gp(ctxt, 0);
  1797. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1798. if (rc != X86EMUL_CONTINUE)
  1799. return rc;
  1800. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1801. if (rc != X86EMUL_CONTINUE)
  1802. return rc;
  1803. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1804. if (rc != X86EMUL_CONTINUE)
  1805. return rc;
  1806. ctxt->_eip = temp_eip;
  1807. if (ctxt->op_bytes == 4)
  1808. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1809. else if (ctxt->op_bytes == 2) {
  1810. ctxt->eflags &= ~0xffff;
  1811. ctxt->eflags |= temp_eflags;
  1812. }
  1813. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1814. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1815. return rc;
  1816. }
  1817. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1818. {
  1819. switch(ctxt->mode) {
  1820. case X86EMUL_MODE_REAL:
  1821. return emulate_iret_real(ctxt);
  1822. case X86EMUL_MODE_VM86:
  1823. case X86EMUL_MODE_PROT16:
  1824. case X86EMUL_MODE_PROT32:
  1825. case X86EMUL_MODE_PROT64:
  1826. default:
  1827. /* iret from protected mode unimplemented yet */
  1828. return X86EMUL_UNHANDLEABLE;
  1829. }
  1830. }
  1831. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1832. {
  1833. int rc;
  1834. unsigned short sel;
  1835. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1836. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1837. if (rc != X86EMUL_CONTINUE)
  1838. return rc;
  1839. ctxt->_eip = 0;
  1840. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1841. return X86EMUL_CONTINUE;
  1842. }
  1843. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1844. {
  1845. u8 ex = 0;
  1846. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1847. return X86EMUL_CONTINUE;
  1848. }
  1849. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1850. {
  1851. u8 ex = 0;
  1852. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1853. return X86EMUL_CONTINUE;
  1854. }
  1855. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1856. {
  1857. u8 de = 0;
  1858. emulate_1op_rax_rdx(ctxt, "div", de);
  1859. if (de)
  1860. return emulate_de(ctxt);
  1861. return X86EMUL_CONTINUE;
  1862. }
  1863. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1864. {
  1865. u8 de = 0;
  1866. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1867. if (de)
  1868. return emulate_de(ctxt);
  1869. return X86EMUL_CONTINUE;
  1870. }
  1871. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. int rc = X86EMUL_CONTINUE;
  1874. switch (ctxt->modrm_reg) {
  1875. case 2: /* call near abs */ {
  1876. long int old_eip;
  1877. old_eip = ctxt->_eip;
  1878. ctxt->_eip = ctxt->src.val;
  1879. ctxt->src.val = old_eip;
  1880. rc = em_push(ctxt);
  1881. break;
  1882. }
  1883. case 4: /* jmp abs */
  1884. ctxt->_eip = ctxt->src.val;
  1885. break;
  1886. case 5: /* jmp far */
  1887. rc = em_jmp_far(ctxt);
  1888. break;
  1889. case 6: /* push */
  1890. rc = em_push(ctxt);
  1891. break;
  1892. }
  1893. return rc;
  1894. }
  1895. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1896. {
  1897. u64 old = ctxt->dst.orig_val64;
  1898. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1899. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1900. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1901. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1902. ctxt->eflags &= ~EFLG_ZF;
  1903. } else {
  1904. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1905. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1906. ctxt->eflags |= EFLG_ZF;
  1907. }
  1908. return X86EMUL_CONTINUE;
  1909. }
  1910. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1911. {
  1912. ctxt->dst.type = OP_REG;
  1913. ctxt->dst.addr.reg = &ctxt->_eip;
  1914. ctxt->dst.bytes = ctxt->op_bytes;
  1915. return em_pop(ctxt);
  1916. }
  1917. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1918. {
  1919. int rc;
  1920. unsigned long cs;
  1921. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1922. if (rc != X86EMUL_CONTINUE)
  1923. return rc;
  1924. if (ctxt->op_bytes == 4)
  1925. ctxt->_eip = (u32)ctxt->_eip;
  1926. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1927. if (rc != X86EMUL_CONTINUE)
  1928. return rc;
  1929. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1930. return rc;
  1931. }
  1932. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1933. {
  1934. /* Save real source value, then compare EAX against destination. */
  1935. ctxt->src.orig_val = ctxt->src.val;
  1936. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1937. fastop(ctxt, em_cmp);
  1938. if (ctxt->eflags & EFLG_ZF) {
  1939. /* Success: write back to memory. */
  1940. ctxt->dst.val = ctxt->src.orig_val;
  1941. } else {
  1942. /* Failure: write the value we saw to EAX. */
  1943. ctxt->dst.type = OP_REG;
  1944. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1945. }
  1946. return X86EMUL_CONTINUE;
  1947. }
  1948. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1949. {
  1950. int seg = ctxt->src2.val;
  1951. unsigned short sel;
  1952. int rc;
  1953. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1954. rc = load_segment_descriptor(ctxt, sel, seg);
  1955. if (rc != X86EMUL_CONTINUE)
  1956. return rc;
  1957. ctxt->dst.val = ctxt->src.val;
  1958. return rc;
  1959. }
  1960. static void
  1961. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1962. struct desc_struct *cs, struct desc_struct *ss)
  1963. {
  1964. cs->l = 0; /* will be adjusted later */
  1965. set_desc_base(cs, 0); /* flat segment */
  1966. cs->g = 1; /* 4kb granularity */
  1967. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1968. cs->type = 0x0b; /* Read, Execute, Accessed */
  1969. cs->s = 1;
  1970. cs->dpl = 0; /* will be adjusted later */
  1971. cs->p = 1;
  1972. cs->d = 1;
  1973. cs->avl = 0;
  1974. set_desc_base(ss, 0); /* flat segment */
  1975. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1976. ss->g = 1; /* 4kb granularity */
  1977. ss->s = 1;
  1978. ss->type = 0x03; /* Read/Write, Accessed */
  1979. ss->d = 1; /* 32bit stack segment */
  1980. ss->dpl = 0;
  1981. ss->p = 1;
  1982. ss->l = 0;
  1983. ss->avl = 0;
  1984. }
  1985. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1986. {
  1987. u32 eax, ebx, ecx, edx;
  1988. eax = ecx = 0;
  1989. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1990. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1991. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1992. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1993. }
  1994. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1995. {
  1996. const struct x86_emulate_ops *ops = ctxt->ops;
  1997. u32 eax, ebx, ecx, edx;
  1998. /*
  1999. * syscall should always be enabled in longmode - so only become
  2000. * vendor specific (cpuid) if other modes are active...
  2001. */
  2002. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2003. return true;
  2004. eax = 0x00000000;
  2005. ecx = 0x00000000;
  2006. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2007. /*
  2008. * Intel ("GenuineIntel")
  2009. * remark: Intel CPUs only support "syscall" in 64bit
  2010. * longmode. Also an 64bit guest with a
  2011. * 32bit compat-app running will #UD !! While this
  2012. * behaviour can be fixed (by emulating) into AMD
  2013. * response - CPUs of AMD can't behave like Intel.
  2014. */
  2015. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2016. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2017. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2018. return false;
  2019. /* AMD ("AuthenticAMD") */
  2020. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2021. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2022. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2023. return true;
  2024. /* AMD ("AMDisbetter!") */
  2025. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2026. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2027. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2028. return true;
  2029. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2030. return false;
  2031. }
  2032. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2033. {
  2034. const struct x86_emulate_ops *ops = ctxt->ops;
  2035. struct desc_struct cs, ss;
  2036. u64 msr_data;
  2037. u16 cs_sel, ss_sel;
  2038. u64 efer = 0;
  2039. /* syscall is not available in real mode */
  2040. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2041. ctxt->mode == X86EMUL_MODE_VM86)
  2042. return emulate_ud(ctxt);
  2043. if (!(em_syscall_is_enabled(ctxt)))
  2044. return emulate_ud(ctxt);
  2045. ops->get_msr(ctxt, MSR_EFER, &efer);
  2046. setup_syscalls_segments(ctxt, &cs, &ss);
  2047. if (!(efer & EFER_SCE))
  2048. return emulate_ud(ctxt);
  2049. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2050. msr_data >>= 32;
  2051. cs_sel = (u16)(msr_data & 0xfffc);
  2052. ss_sel = (u16)(msr_data + 8);
  2053. if (efer & EFER_LMA) {
  2054. cs.d = 0;
  2055. cs.l = 1;
  2056. }
  2057. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2058. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2059. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2060. if (efer & EFER_LMA) {
  2061. #ifdef CONFIG_X86_64
  2062. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  2063. ops->get_msr(ctxt,
  2064. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2065. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2066. ctxt->_eip = msr_data;
  2067. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2068. ctxt->eflags &= ~(msr_data | EFLG_RF);
  2069. #endif
  2070. } else {
  2071. /* legacy mode */
  2072. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2073. ctxt->_eip = (u32)msr_data;
  2074. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2075. }
  2076. return X86EMUL_CONTINUE;
  2077. }
  2078. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2079. {
  2080. const struct x86_emulate_ops *ops = ctxt->ops;
  2081. struct desc_struct cs, ss;
  2082. u64 msr_data;
  2083. u16 cs_sel, ss_sel;
  2084. u64 efer = 0;
  2085. ops->get_msr(ctxt, MSR_EFER, &efer);
  2086. /* inject #GP if in real mode */
  2087. if (ctxt->mode == X86EMUL_MODE_REAL)
  2088. return emulate_gp(ctxt, 0);
  2089. /*
  2090. * Not recognized on AMD in compat mode (but is recognized in legacy
  2091. * mode).
  2092. */
  2093. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2094. && !vendor_intel(ctxt))
  2095. return emulate_ud(ctxt);
  2096. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2097. * Therefore, we inject an #UD.
  2098. */
  2099. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2100. return emulate_ud(ctxt);
  2101. setup_syscalls_segments(ctxt, &cs, &ss);
  2102. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2103. switch (ctxt->mode) {
  2104. case X86EMUL_MODE_PROT32:
  2105. if ((msr_data & 0xfffc) == 0x0)
  2106. return emulate_gp(ctxt, 0);
  2107. break;
  2108. case X86EMUL_MODE_PROT64:
  2109. if (msr_data == 0x0)
  2110. return emulate_gp(ctxt, 0);
  2111. break;
  2112. default:
  2113. break;
  2114. }
  2115. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2116. cs_sel = (u16)msr_data;
  2117. cs_sel &= ~SELECTOR_RPL_MASK;
  2118. ss_sel = cs_sel + 8;
  2119. ss_sel &= ~SELECTOR_RPL_MASK;
  2120. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2121. cs.d = 0;
  2122. cs.l = 1;
  2123. }
  2124. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2125. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2126. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2127. ctxt->_eip = msr_data;
  2128. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2129. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2130. return X86EMUL_CONTINUE;
  2131. }
  2132. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2133. {
  2134. const struct x86_emulate_ops *ops = ctxt->ops;
  2135. struct desc_struct cs, ss;
  2136. u64 msr_data;
  2137. int usermode;
  2138. u16 cs_sel = 0, ss_sel = 0;
  2139. /* inject #GP if in real mode or Virtual 8086 mode */
  2140. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2141. ctxt->mode == X86EMUL_MODE_VM86)
  2142. return emulate_gp(ctxt, 0);
  2143. setup_syscalls_segments(ctxt, &cs, &ss);
  2144. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2145. usermode = X86EMUL_MODE_PROT64;
  2146. else
  2147. usermode = X86EMUL_MODE_PROT32;
  2148. cs.dpl = 3;
  2149. ss.dpl = 3;
  2150. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2151. switch (usermode) {
  2152. case X86EMUL_MODE_PROT32:
  2153. cs_sel = (u16)(msr_data + 16);
  2154. if ((msr_data & 0xfffc) == 0x0)
  2155. return emulate_gp(ctxt, 0);
  2156. ss_sel = (u16)(msr_data + 24);
  2157. break;
  2158. case X86EMUL_MODE_PROT64:
  2159. cs_sel = (u16)(msr_data + 32);
  2160. if (msr_data == 0x0)
  2161. return emulate_gp(ctxt, 0);
  2162. ss_sel = cs_sel + 8;
  2163. cs.d = 0;
  2164. cs.l = 1;
  2165. break;
  2166. }
  2167. cs_sel |= SELECTOR_RPL_MASK;
  2168. ss_sel |= SELECTOR_RPL_MASK;
  2169. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2170. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2171. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2172. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2173. return X86EMUL_CONTINUE;
  2174. }
  2175. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2176. {
  2177. int iopl;
  2178. if (ctxt->mode == X86EMUL_MODE_REAL)
  2179. return false;
  2180. if (ctxt->mode == X86EMUL_MODE_VM86)
  2181. return true;
  2182. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2183. return ctxt->ops->cpl(ctxt) > iopl;
  2184. }
  2185. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2186. u16 port, u16 len)
  2187. {
  2188. const struct x86_emulate_ops *ops = ctxt->ops;
  2189. struct desc_struct tr_seg;
  2190. u32 base3;
  2191. int r;
  2192. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2193. unsigned mask = (1 << len) - 1;
  2194. unsigned long base;
  2195. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2196. if (!tr_seg.p)
  2197. return false;
  2198. if (desc_limit_scaled(&tr_seg) < 103)
  2199. return false;
  2200. base = get_desc_base(&tr_seg);
  2201. #ifdef CONFIG_X86_64
  2202. base |= ((u64)base3) << 32;
  2203. #endif
  2204. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2205. if (r != X86EMUL_CONTINUE)
  2206. return false;
  2207. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2208. return false;
  2209. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2210. if (r != X86EMUL_CONTINUE)
  2211. return false;
  2212. if ((perm >> bit_idx) & mask)
  2213. return false;
  2214. return true;
  2215. }
  2216. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2217. u16 port, u16 len)
  2218. {
  2219. if (ctxt->perm_ok)
  2220. return true;
  2221. if (emulator_bad_iopl(ctxt))
  2222. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2223. return false;
  2224. ctxt->perm_ok = true;
  2225. return true;
  2226. }
  2227. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2228. struct tss_segment_16 *tss)
  2229. {
  2230. tss->ip = ctxt->_eip;
  2231. tss->flag = ctxt->eflags;
  2232. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2233. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2234. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2235. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2236. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2237. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2238. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2239. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2240. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2241. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2242. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2243. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2244. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2245. }
  2246. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2247. struct tss_segment_16 *tss)
  2248. {
  2249. int ret;
  2250. ctxt->_eip = tss->ip;
  2251. ctxt->eflags = tss->flag | 2;
  2252. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2253. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2254. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2255. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2256. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2257. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2258. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2259. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2260. /*
  2261. * SDM says that segment selectors are loaded before segment
  2262. * descriptors
  2263. */
  2264. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2265. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2266. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2267. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2268. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2269. /*
  2270. * Now load segment descriptors. If fault happens at this stage
  2271. * it is handled in a context of new task
  2272. */
  2273. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2274. if (ret != X86EMUL_CONTINUE)
  2275. return ret;
  2276. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2277. if (ret != X86EMUL_CONTINUE)
  2278. return ret;
  2279. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2280. if (ret != X86EMUL_CONTINUE)
  2281. return ret;
  2282. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2283. if (ret != X86EMUL_CONTINUE)
  2284. return ret;
  2285. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2286. if (ret != X86EMUL_CONTINUE)
  2287. return ret;
  2288. return X86EMUL_CONTINUE;
  2289. }
  2290. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2291. u16 tss_selector, u16 old_tss_sel,
  2292. ulong old_tss_base, struct desc_struct *new_desc)
  2293. {
  2294. const struct x86_emulate_ops *ops = ctxt->ops;
  2295. struct tss_segment_16 tss_seg;
  2296. int ret;
  2297. u32 new_tss_base = get_desc_base(new_desc);
  2298. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2299. &ctxt->exception);
  2300. if (ret != X86EMUL_CONTINUE)
  2301. /* FIXME: need to provide precise fault address */
  2302. return ret;
  2303. save_state_to_tss16(ctxt, &tss_seg);
  2304. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2305. &ctxt->exception);
  2306. if (ret != X86EMUL_CONTINUE)
  2307. /* FIXME: need to provide precise fault address */
  2308. return ret;
  2309. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2310. &ctxt->exception);
  2311. if (ret != X86EMUL_CONTINUE)
  2312. /* FIXME: need to provide precise fault address */
  2313. return ret;
  2314. if (old_tss_sel != 0xffff) {
  2315. tss_seg.prev_task_link = old_tss_sel;
  2316. ret = ops->write_std(ctxt, new_tss_base,
  2317. &tss_seg.prev_task_link,
  2318. sizeof tss_seg.prev_task_link,
  2319. &ctxt->exception);
  2320. if (ret != X86EMUL_CONTINUE)
  2321. /* FIXME: need to provide precise fault address */
  2322. return ret;
  2323. }
  2324. return load_state_from_tss16(ctxt, &tss_seg);
  2325. }
  2326. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2327. struct tss_segment_32 *tss)
  2328. {
  2329. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2330. tss->eip = ctxt->_eip;
  2331. tss->eflags = ctxt->eflags;
  2332. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2333. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2334. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2335. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2336. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2337. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2338. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2339. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2340. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2341. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2342. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2343. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2344. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2345. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2346. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2347. }
  2348. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2349. struct tss_segment_32 *tss)
  2350. {
  2351. int ret;
  2352. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2353. return emulate_gp(ctxt, 0);
  2354. ctxt->_eip = tss->eip;
  2355. ctxt->eflags = tss->eflags | 2;
  2356. /* General purpose registers */
  2357. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2358. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2359. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2360. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2361. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2362. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2363. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2364. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2365. /*
  2366. * SDM says that segment selectors are loaded before segment
  2367. * descriptors
  2368. */
  2369. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2370. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2371. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2372. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2373. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2374. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2375. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2376. /*
  2377. * If we're switching between Protected Mode and VM86, we need to make
  2378. * sure to update the mode before loading the segment descriptors so
  2379. * that the selectors are interpreted correctly.
  2380. *
  2381. * Need to get rflags to the vcpu struct immediately because it
  2382. * influences the CPL which is checked at least when loading the segment
  2383. * descriptors and when pushing an error code to the new kernel stack.
  2384. *
  2385. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2386. */
  2387. if (ctxt->eflags & X86_EFLAGS_VM)
  2388. ctxt->mode = X86EMUL_MODE_VM86;
  2389. else
  2390. ctxt->mode = X86EMUL_MODE_PROT32;
  2391. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2392. /*
  2393. * Now load segment descriptors. If fault happenes at this stage
  2394. * it is handled in a context of new task
  2395. */
  2396. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2397. if (ret != X86EMUL_CONTINUE)
  2398. return ret;
  2399. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2400. if (ret != X86EMUL_CONTINUE)
  2401. return ret;
  2402. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2403. if (ret != X86EMUL_CONTINUE)
  2404. return ret;
  2405. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2406. if (ret != X86EMUL_CONTINUE)
  2407. return ret;
  2408. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2409. if (ret != X86EMUL_CONTINUE)
  2410. return ret;
  2411. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2412. if (ret != X86EMUL_CONTINUE)
  2413. return ret;
  2414. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2415. if (ret != X86EMUL_CONTINUE)
  2416. return ret;
  2417. return X86EMUL_CONTINUE;
  2418. }
  2419. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2420. u16 tss_selector, u16 old_tss_sel,
  2421. ulong old_tss_base, struct desc_struct *new_desc)
  2422. {
  2423. const struct x86_emulate_ops *ops = ctxt->ops;
  2424. struct tss_segment_32 tss_seg;
  2425. int ret;
  2426. u32 new_tss_base = get_desc_base(new_desc);
  2427. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2428. &ctxt->exception);
  2429. if (ret != X86EMUL_CONTINUE)
  2430. /* FIXME: need to provide precise fault address */
  2431. return ret;
  2432. save_state_to_tss32(ctxt, &tss_seg);
  2433. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2434. &ctxt->exception);
  2435. if (ret != X86EMUL_CONTINUE)
  2436. /* FIXME: need to provide precise fault address */
  2437. return ret;
  2438. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2439. &ctxt->exception);
  2440. if (ret != X86EMUL_CONTINUE)
  2441. /* FIXME: need to provide precise fault address */
  2442. return ret;
  2443. if (old_tss_sel != 0xffff) {
  2444. tss_seg.prev_task_link = old_tss_sel;
  2445. ret = ops->write_std(ctxt, new_tss_base,
  2446. &tss_seg.prev_task_link,
  2447. sizeof tss_seg.prev_task_link,
  2448. &ctxt->exception);
  2449. if (ret != X86EMUL_CONTINUE)
  2450. /* FIXME: need to provide precise fault address */
  2451. return ret;
  2452. }
  2453. return load_state_from_tss32(ctxt, &tss_seg);
  2454. }
  2455. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2456. u16 tss_selector, int idt_index, int reason,
  2457. bool has_error_code, u32 error_code)
  2458. {
  2459. const struct x86_emulate_ops *ops = ctxt->ops;
  2460. struct desc_struct curr_tss_desc, next_tss_desc;
  2461. int ret;
  2462. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2463. ulong old_tss_base =
  2464. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2465. u32 desc_limit;
  2466. ulong desc_addr;
  2467. /* FIXME: old_tss_base == ~0 ? */
  2468. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2469. if (ret != X86EMUL_CONTINUE)
  2470. return ret;
  2471. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2472. if (ret != X86EMUL_CONTINUE)
  2473. return ret;
  2474. /* FIXME: check that next_tss_desc is tss */
  2475. /*
  2476. * Check privileges. The three cases are task switch caused by...
  2477. *
  2478. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2479. * 2. Exception/IRQ/iret: No check is performed
  2480. * 3. jmp/call to TSS: Check against DPL of the TSS
  2481. */
  2482. if (reason == TASK_SWITCH_GATE) {
  2483. if (idt_index != -1) {
  2484. /* Software interrupts */
  2485. struct desc_struct task_gate_desc;
  2486. int dpl;
  2487. ret = read_interrupt_descriptor(ctxt, idt_index,
  2488. &task_gate_desc);
  2489. if (ret != X86EMUL_CONTINUE)
  2490. return ret;
  2491. dpl = task_gate_desc.dpl;
  2492. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2493. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2494. }
  2495. } else if (reason != TASK_SWITCH_IRET) {
  2496. int dpl = next_tss_desc.dpl;
  2497. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2498. return emulate_gp(ctxt, tss_selector);
  2499. }
  2500. desc_limit = desc_limit_scaled(&next_tss_desc);
  2501. if (!next_tss_desc.p ||
  2502. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2503. desc_limit < 0x2b)) {
  2504. emulate_ts(ctxt, tss_selector & 0xfffc);
  2505. return X86EMUL_PROPAGATE_FAULT;
  2506. }
  2507. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2508. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2509. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2510. }
  2511. if (reason == TASK_SWITCH_IRET)
  2512. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2513. /* set back link to prev task only if NT bit is set in eflags
  2514. note that old_tss_sel is not used after this point */
  2515. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2516. old_tss_sel = 0xffff;
  2517. if (next_tss_desc.type & 8)
  2518. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2519. old_tss_base, &next_tss_desc);
  2520. else
  2521. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2522. old_tss_base, &next_tss_desc);
  2523. if (ret != X86EMUL_CONTINUE)
  2524. return ret;
  2525. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2526. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2527. if (reason != TASK_SWITCH_IRET) {
  2528. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2529. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2530. }
  2531. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2532. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2533. if (has_error_code) {
  2534. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2535. ctxt->lock_prefix = 0;
  2536. ctxt->src.val = (unsigned long) error_code;
  2537. ret = em_push(ctxt);
  2538. }
  2539. return ret;
  2540. }
  2541. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2542. u16 tss_selector, int idt_index, int reason,
  2543. bool has_error_code, u32 error_code)
  2544. {
  2545. int rc;
  2546. invalidate_registers(ctxt);
  2547. ctxt->_eip = ctxt->eip;
  2548. ctxt->dst.type = OP_NONE;
  2549. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2550. has_error_code, error_code);
  2551. if (rc == X86EMUL_CONTINUE) {
  2552. ctxt->eip = ctxt->_eip;
  2553. writeback_registers(ctxt);
  2554. }
  2555. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2556. }
  2557. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2558. struct operand *op)
  2559. {
  2560. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2561. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2562. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2563. }
  2564. static int em_das(struct x86_emulate_ctxt *ctxt)
  2565. {
  2566. u8 al, old_al;
  2567. bool af, cf, old_cf;
  2568. cf = ctxt->eflags & X86_EFLAGS_CF;
  2569. al = ctxt->dst.val;
  2570. old_al = al;
  2571. old_cf = cf;
  2572. cf = false;
  2573. af = ctxt->eflags & X86_EFLAGS_AF;
  2574. if ((al & 0x0f) > 9 || af) {
  2575. al -= 6;
  2576. cf = old_cf | (al >= 250);
  2577. af = true;
  2578. } else {
  2579. af = false;
  2580. }
  2581. if (old_al > 0x99 || old_cf) {
  2582. al -= 0x60;
  2583. cf = true;
  2584. }
  2585. ctxt->dst.val = al;
  2586. /* Set PF, ZF, SF */
  2587. ctxt->src.type = OP_IMM;
  2588. ctxt->src.val = 0;
  2589. ctxt->src.bytes = 1;
  2590. fastop(ctxt, em_or);
  2591. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2592. if (cf)
  2593. ctxt->eflags |= X86_EFLAGS_CF;
  2594. if (af)
  2595. ctxt->eflags |= X86_EFLAGS_AF;
  2596. return X86EMUL_CONTINUE;
  2597. }
  2598. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2599. {
  2600. u8 al, ah;
  2601. if (ctxt->src.val == 0)
  2602. return emulate_de(ctxt);
  2603. al = ctxt->dst.val & 0xff;
  2604. ah = al / ctxt->src.val;
  2605. al %= ctxt->src.val;
  2606. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2607. /* Set PF, ZF, SF */
  2608. ctxt->src.type = OP_IMM;
  2609. ctxt->src.val = 0;
  2610. ctxt->src.bytes = 1;
  2611. fastop(ctxt, em_or);
  2612. return X86EMUL_CONTINUE;
  2613. }
  2614. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2615. {
  2616. u8 al = ctxt->dst.val & 0xff;
  2617. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2618. al = (al + (ah * ctxt->src.val)) & 0xff;
  2619. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2620. /* Set PF, ZF, SF */
  2621. ctxt->src.type = OP_IMM;
  2622. ctxt->src.val = 0;
  2623. ctxt->src.bytes = 1;
  2624. fastop(ctxt, em_or);
  2625. return X86EMUL_CONTINUE;
  2626. }
  2627. static int em_call(struct x86_emulate_ctxt *ctxt)
  2628. {
  2629. long rel = ctxt->src.val;
  2630. ctxt->src.val = (unsigned long)ctxt->_eip;
  2631. jmp_rel(ctxt, rel);
  2632. return em_push(ctxt);
  2633. }
  2634. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2635. {
  2636. u16 sel, old_cs;
  2637. ulong old_eip;
  2638. int rc;
  2639. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2640. old_eip = ctxt->_eip;
  2641. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2642. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2643. return X86EMUL_CONTINUE;
  2644. ctxt->_eip = 0;
  2645. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2646. ctxt->src.val = old_cs;
  2647. rc = em_push(ctxt);
  2648. if (rc != X86EMUL_CONTINUE)
  2649. return rc;
  2650. ctxt->src.val = old_eip;
  2651. return em_push(ctxt);
  2652. }
  2653. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2654. {
  2655. int rc;
  2656. ctxt->dst.type = OP_REG;
  2657. ctxt->dst.addr.reg = &ctxt->_eip;
  2658. ctxt->dst.bytes = ctxt->op_bytes;
  2659. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2660. if (rc != X86EMUL_CONTINUE)
  2661. return rc;
  2662. rsp_increment(ctxt, ctxt->src.val);
  2663. return X86EMUL_CONTINUE;
  2664. }
  2665. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2666. {
  2667. /* Write back the register source. */
  2668. ctxt->src.val = ctxt->dst.val;
  2669. write_register_operand(&ctxt->src);
  2670. /* Write back the memory destination with implicit LOCK prefix. */
  2671. ctxt->dst.val = ctxt->src.orig_val;
  2672. ctxt->lock_prefix = 1;
  2673. return X86EMUL_CONTINUE;
  2674. }
  2675. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2676. {
  2677. ctxt->dst.val = ctxt->src2.val;
  2678. return fastop(ctxt, em_imul);
  2679. }
  2680. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2681. {
  2682. ctxt->dst.type = OP_REG;
  2683. ctxt->dst.bytes = ctxt->src.bytes;
  2684. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2685. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2686. return X86EMUL_CONTINUE;
  2687. }
  2688. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2689. {
  2690. u64 tsc = 0;
  2691. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2692. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2693. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2694. return X86EMUL_CONTINUE;
  2695. }
  2696. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2697. {
  2698. u64 pmc;
  2699. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2700. return emulate_gp(ctxt, 0);
  2701. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2702. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2703. return X86EMUL_CONTINUE;
  2704. }
  2705. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2706. {
  2707. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2708. return X86EMUL_CONTINUE;
  2709. }
  2710. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2711. {
  2712. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2713. return emulate_gp(ctxt, 0);
  2714. /* Disable writeback. */
  2715. ctxt->dst.type = OP_NONE;
  2716. return X86EMUL_CONTINUE;
  2717. }
  2718. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2719. {
  2720. unsigned long val;
  2721. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2722. val = ctxt->src.val & ~0ULL;
  2723. else
  2724. val = ctxt->src.val & ~0U;
  2725. /* #UD condition is already handled. */
  2726. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2727. return emulate_gp(ctxt, 0);
  2728. /* Disable writeback. */
  2729. ctxt->dst.type = OP_NONE;
  2730. return X86EMUL_CONTINUE;
  2731. }
  2732. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2733. {
  2734. u64 msr_data;
  2735. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2736. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2737. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2738. return emulate_gp(ctxt, 0);
  2739. return X86EMUL_CONTINUE;
  2740. }
  2741. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2742. {
  2743. u64 msr_data;
  2744. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2745. return emulate_gp(ctxt, 0);
  2746. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2747. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2748. return X86EMUL_CONTINUE;
  2749. }
  2750. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2751. {
  2752. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2753. return emulate_ud(ctxt);
  2754. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2755. return X86EMUL_CONTINUE;
  2756. }
  2757. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2758. {
  2759. u16 sel = ctxt->src.val;
  2760. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2761. return emulate_ud(ctxt);
  2762. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2763. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2764. /* Disable writeback. */
  2765. ctxt->dst.type = OP_NONE;
  2766. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2767. }
  2768. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2769. {
  2770. u16 sel = ctxt->src.val;
  2771. /* Disable writeback. */
  2772. ctxt->dst.type = OP_NONE;
  2773. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2774. }
  2775. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2776. {
  2777. u16 sel = ctxt->src.val;
  2778. /* Disable writeback. */
  2779. ctxt->dst.type = OP_NONE;
  2780. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2781. }
  2782. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. int rc;
  2785. ulong linear;
  2786. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2787. if (rc == X86EMUL_CONTINUE)
  2788. ctxt->ops->invlpg(ctxt, linear);
  2789. /* Disable writeback. */
  2790. ctxt->dst.type = OP_NONE;
  2791. return X86EMUL_CONTINUE;
  2792. }
  2793. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2794. {
  2795. ulong cr0;
  2796. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2797. cr0 &= ~X86_CR0_TS;
  2798. ctxt->ops->set_cr(ctxt, 0, cr0);
  2799. return X86EMUL_CONTINUE;
  2800. }
  2801. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. int rc;
  2804. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2805. return X86EMUL_UNHANDLEABLE;
  2806. rc = ctxt->ops->fix_hypercall(ctxt);
  2807. if (rc != X86EMUL_CONTINUE)
  2808. return rc;
  2809. /* Let the processor re-execute the fixed hypercall */
  2810. ctxt->_eip = ctxt->eip;
  2811. /* Disable writeback. */
  2812. ctxt->dst.type = OP_NONE;
  2813. return X86EMUL_CONTINUE;
  2814. }
  2815. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2816. void (*get)(struct x86_emulate_ctxt *ctxt,
  2817. struct desc_ptr *ptr))
  2818. {
  2819. struct desc_ptr desc_ptr;
  2820. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2821. ctxt->op_bytes = 8;
  2822. get(ctxt, &desc_ptr);
  2823. if (ctxt->op_bytes == 2) {
  2824. ctxt->op_bytes = 4;
  2825. desc_ptr.address &= 0x00ffffff;
  2826. }
  2827. /* Disable writeback. */
  2828. ctxt->dst.type = OP_NONE;
  2829. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2830. &desc_ptr, 2 + ctxt->op_bytes);
  2831. }
  2832. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2833. {
  2834. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2835. }
  2836. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2837. {
  2838. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2839. }
  2840. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2841. {
  2842. struct desc_ptr desc_ptr;
  2843. int rc;
  2844. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2845. ctxt->op_bytes = 8;
  2846. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2847. &desc_ptr.size, &desc_ptr.address,
  2848. ctxt->op_bytes);
  2849. if (rc != X86EMUL_CONTINUE)
  2850. return rc;
  2851. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2852. /* Disable writeback. */
  2853. ctxt->dst.type = OP_NONE;
  2854. return X86EMUL_CONTINUE;
  2855. }
  2856. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2857. {
  2858. int rc;
  2859. rc = ctxt->ops->fix_hypercall(ctxt);
  2860. /* Disable writeback. */
  2861. ctxt->dst.type = OP_NONE;
  2862. return rc;
  2863. }
  2864. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2865. {
  2866. struct desc_ptr desc_ptr;
  2867. int rc;
  2868. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2869. ctxt->op_bytes = 8;
  2870. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2871. &desc_ptr.size, &desc_ptr.address,
  2872. ctxt->op_bytes);
  2873. if (rc != X86EMUL_CONTINUE)
  2874. return rc;
  2875. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2876. /* Disable writeback. */
  2877. ctxt->dst.type = OP_NONE;
  2878. return X86EMUL_CONTINUE;
  2879. }
  2880. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2881. {
  2882. ctxt->dst.bytes = 2;
  2883. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2884. return X86EMUL_CONTINUE;
  2885. }
  2886. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2887. {
  2888. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2889. | (ctxt->src.val & 0x0f));
  2890. ctxt->dst.type = OP_NONE;
  2891. return X86EMUL_CONTINUE;
  2892. }
  2893. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2894. {
  2895. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2896. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2897. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2898. jmp_rel(ctxt, ctxt->src.val);
  2899. return X86EMUL_CONTINUE;
  2900. }
  2901. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2902. {
  2903. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2904. jmp_rel(ctxt, ctxt->src.val);
  2905. return X86EMUL_CONTINUE;
  2906. }
  2907. static int em_in(struct x86_emulate_ctxt *ctxt)
  2908. {
  2909. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2910. &ctxt->dst.val))
  2911. return X86EMUL_IO_NEEDED;
  2912. return X86EMUL_CONTINUE;
  2913. }
  2914. static int em_out(struct x86_emulate_ctxt *ctxt)
  2915. {
  2916. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2917. &ctxt->src.val, 1);
  2918. /* Disable writeback. */
  2919. ctxt->dst.type = OP_NONE;
  2920. return X86EMUL_CONTINUE;
  2921. }
  2922. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. if (emulator_bad_iopl(ctxt))
  2925. return emulate_gp(ctxt, 0);
  2926. ctxt->eflags &= ~X86_EFLAGS_IF;
  2927. return X86EMUL_CONTINUE;
  2928. }
  2929. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2930. {
  2931. if (emulator_bad_iopl(ctxt))
  2932. return emulate_gp(ctxt, 0);
  2933. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2934. ctxt->eflags |= X86_EFLAGS_IF;
  2935. return X86EMUL_CONTINUE;
  2936. }
  2937. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2938. {
  2939. u32 eax, ebx, ecx, edx;
  2940. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2941. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2942. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2943. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2944. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2945. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2946. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2947. return X86EMUL_CONTINUE;
  2948. }
  2949. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2950. {
  2951. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2952. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2953. return X86EMUL_CONTINUE;
  2954. }
  2955. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2956. {
  2957. switch (ctxt->op_bytes) {
  2958. #ifdef CONFIG_X86_64
  2959. case 8:
  2960. asm("bswap %0" : "+r"(ctxt->dst.val));
  2961. break;
  2962. #endif
  2963. default:
  2964. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2965. break;
  2966. }
  2967. return X86EMUL_CONTINUE;
  2968. }
  2969. static bool valid_cr(int nr)
  2970. {
  2971. switch (nr) {
  2972. case 0:
  2973. case 2 ... 4:
  2974. case 8:
  2975. return true;
  2976. default:
  2977. return false;
  2978. }
  2979. }
  2980. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2981. {
  2982. if (!valid_cr(ctxt->modrm_reg))
  2983. return emulate_ud(ctxt);
  2984. return X86EMUL_CONTINUE;
  2985. }
  2986. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2987. {
  2988. u64 new_val = ctxt->src.val64;
  2989. int cr = ctxt->modrm_reg;
  2990. u64 efer = 0;
  2991. static u64 cr_reserved_bits[] = {
  2992. 0xffffffff00000000ULL,
  2993. 0, 0, 0, /* CR3 checked later */
  2994. CR4_RESERVED_BITS,
  2995. 0, 0, 0,
  2996. CR8_RESERVED_BITS,
  2997. };
  2998. if (!valid_cr(cr))
  2999. return emulate_ud(ctxt);
  3000. if (new_val & cr_reserved_bits[cr])
  3001. return emulate_gp(ctxt, 0);
  3002. switch (cr) {
  3003. case 0: {
  3004. u64 cr4;
  3005. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3006. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3007. return emulate_gp(ctxt, 0);
  3008. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3009. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3010. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3011. !(cr4 & X86_CR4_PAE))
  3012. return emulate_gp(ctxt, 0);
  3013. break;
  3014. }
  3015. case 3: {
  3016. u64 rsvd = 0;
  3017. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3018. if (efer & EFER_LMA)
  3019. rsvd = CR3_L_MODE_RESERVED_BITS;
  3020. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  3021. rsvd = CR3_PAE_RESERVED_BITS;
  3022. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  3023. rsvd = CR3_NONPAE_RESERVED_BITS;
  3024. if (new_val & rsvd)
  3025. return emulate_gp(ctxt, 0);
  3026. break;
  3027. }
  3028. case 4: {
  3029. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3030. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3031. return emulate_gp(ctxt, 0);
  3032. break;
  3033. }
  3034. }
  3035. return X86EMUL_CONTINUE;
  3036. }
  3037. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3038. {
  3039. unsigned long dr7;
  3040. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3041. /* Check if DR7.Global_Enable is set */
  3042. return dr7 & (1 << 13);
  3043. }
  3044. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3045. {
  3046. int dr = ctxt->modrm_reg;
  3047. u64 cr4;
  3048. if (dr > 7)
  3049. return emulate_ud(ctxt);
  3050. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3051. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3052. return emulate_ud(ctxt);
  3053. if (check_dr7_gd(ctxt))
  3054. return emulate_db(ctxt);
  3055. return X86EMUL_CONTINUE;
  3056. }
  3057. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3058. {
  3059. u64 new_val = ctxt->src.val64;
  3060. int dr = ctxt->modrm_reg;
  3061. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3062. return emulate_gp(ctxt, 0);
  3063. return check_dr_read(ctxt);
  3064. }
  3065. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3066. {
  3067. u64 efer;
  3068. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3069. if (!(efer & EFER_SVME))
  3070. return emulate_ud(ctxt);
  3071. return X86EMUL_CONTINUE;
  3072. }
  3073. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3074. {
  3075. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3076. /* Valid physical address? */
  3077. if (rax & 0xffff000000000000ULL)
  3078. return emulate_gp(ctxt, 0);
  3079. return check_svme(ctxt);
  3080. }
  3081. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3082. {
  3083. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3084. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3085. return emulate_ud(ctxt);
  3086. return X86EMUL_CONTINUE;
  3087. }
  3088. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3089. {
  3090. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3091. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3092. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3093. (rcx > 3))
  3094. return emulate_gp(ctxt, 0);
  3095. return X86EMUL_CONTINUE;
  3096. }
  3097. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3098. {
  3099. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3100. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3101. return emulate_gp(ctxt, 0);
  3102. return X86EMUL_CONTINUE;
  3103. }
  3104. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3105. {
  3106. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3107. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3108. return emulate_gp(ctxt, 0);
  3109. return X86EMUL_CONTINUE;
  3110. }
  3111. #define D(_y) { .flags = (_y) }
  3112. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3113. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3114. .check_perm = (_p) }
  3115. #define N D(NotImpl)
  3116. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3117. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3118. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3119. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3120. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3121. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3122. #define II(_f, _e, _i) \
  3123. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3124. #define IIP(_f, _e, _i, _p) \
  3125. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3126. .check_perm = (_p) }
  3127. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3128. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3129. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3130. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3131. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3132. #define I2bvIP(_f, _e, _i, _p) \
  3133. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3134. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3135. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3136. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3137. static const struct opcode group7_rm1[] = {
  3138. DI(SrcNone | Priv, monitor),
  3139. DI(SrcNone | Priv, mwait),
  3140. N, N, N, N, N, N,
  3141. };
  3142. static const struct opcode group7_rm3[] = {
  3143. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3144. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3145. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3146. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3147. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3148. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3149. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3150. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3151. };
  3152. static const struct opcode group7_rm7[] = {
  3153. N,
  3154. DIP(SrcNone, rdtscp, check_rdtsc),
  3155. N, N, N, N, N, N,
  3156. };
  3157. static const struct opcode group1[] = {
  3158. F(Lock, em_add),
  3159. F(Lock | PageTable, em_or),
  3160. F(Lock, em_adc),
  3161. F(Lock, em_sbb),
  3162. F(Lock | PageTable, em_and),
  3163. F(Lock, em_sub),
  3164. F(Lock, em_xor),
  3165. F(NoWrite, em_cmp),
  3166. };
  3167. static const struct opcode group1A[] = {
  3168. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3169. };
  3170. static const struct opcode group2[] = {
  3171. F(DstMem | ModRM, em_rol),
  3172. F(DstMem | ModRM, em_ror),
  3173. F(DstMem | ModRM, em_rcl),
  3174. F(DstMem | ModRM, em_rcr),
  3175. F(DstMem | ModRM, em_shl),
  3176. F(DstMem | ModRM, em_shr),
  3177. F(DstMem | ModRM, em_shl),
  3178. F(DstMem | ModRM, em_sar),
  3179. };
  3180. static const struct opcode group3[] = {
  3181. F(DstMem | SrcImm | NoWrite, em_test),
  3182. F(DstMem | SrcImm | NoWrite, em_test),
  3183. F(DstMem | SrcNone | Lock, em_not),
  3184. F(DstMem | SrcNone | Lock, em_neg),
  3185. I(SrcMem, em_mul_ex),
  3186. I(SrcMem, em_imul_ex),
  3187. I(SrcMem, em_div_ex),
  3188. I(SrcMem, em_idiv_ex),
  3189. };
  3190. static const struct opcode group4[] = {
  3191. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3192. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3193. N, N, N, N, N, N,
  3194. };
  3195. static const struct opcode group5[] = {
  3196. F(DstMem | SrcNone | Lock, em_inc),
  3197. F(DstMem | SrcNone | Lock, em_dec),
  3198. I(SrcMem | Stack, em_grp45),
  3199. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3200. I(SrcMem | Stack, em_grp45),
  3201. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3202. I(SrcMem | Stack, em_grp45), D(Undefined),
  3203. };
  3204. static const struct opcode group6[] = {
  3205. DI(Prot, sldt),
  3206. DI(Prot, str),
  3207. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3208. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3209. N, N, N, N,
  3210. };
  3211. static const struct group_dual group7 = { {
  3212. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3213. II(Mov | DstMem | Priv, em_sidt, sidt),
  3214. II(SrcMem | Priv, em_lgdt, lgdt),
  3215. II(SrcMem | Priv, em_lidt, lidt),
  3216. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3217. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3218. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3219. }, {
  3220. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3221. EXT(0, group7_rm1),
  3222. N, EXT(0, group7_rm3),
  3223. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3224. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3225. EXT(0, group7_rm7),
  3226. } };
  3227. static const struct opcode group8[] = {
  3228. N, N, N, N,
  3229. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3230. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3231. F(DstMem | SrcImmByte | Lock, em_btr),
  3232. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3233. };
  3234. static const struct group_dual group9 = { {
  3235. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3236. }, {
  3237. N, N, N, N, N, N, N, N,
  3238. } };
  3239. static const struct opcode group11[] = {
  3240. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3241. X7(D(Undefined)),
  3242. };
  3243. static const struct gprefix pfx_0f_6f_0f_7f = {
  3244. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3245. };
  3246. static const struct gprefix pfx_vmovntpx = {
  3247. I(0, em_mov), N, N, N,
  3248. };
  3249. static const struct escape escape_d9 = { {
  3250. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3251. }, {
  3252. /* 0xC0 - 0xC7 */
  3253. N, N, N, N, N, N, N, N,
  3254. /* 0xC8 - 0xCF */
  3255. N, N, N, N, N, N, N, N,
  3256. /* 0xD0 - 0xC7 */
  3257. N, N, N, N, N, N, N, N,
  3258. /* 0xD8 - 0xDF */
  3259. N, N, N, N, N, N, N, N,
  3260. /* 0xE0 - 0xE7 */
  3261. N, N, N, N, N, N, N, N,
  3262. /* 0xE8 - 0xEF */
  3263. N, N, N, N, N, N, N, N,
  3264. /* 0xF0 - 0xF7 */
  3265. N, N, N, N, N, N, N, N,
  3266. /* 0xF8 - 0xFF */
  3267. N, N, N, N, N, N, N, N,
  3268. } };
  3269. static const struct escape escape_db = { {
  3270. N, N, N, N, N, N, N, N,
  3271. }, {
  3272. /* 0xC0 - 0xC7 */
  3273. N, N, N, N, N, N, N, N,
  3274. /* 0xC8 - 0xCF */
  3275. N, N, N, N, N, N, N, N,
  3276. /* 0xD0 - 0xC7 */
  3277. N, N, N, N, N, N, N, N,
  3278. /* 0xD8 - 0xDF */
  3279. N, N, N, N, N, N, N, N,
  3280. /* 0xE0 - 0xE7 */
  3281. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3282. /* 0xE8 - 0xEF */
  3283. N, N, N, N, N, N, N, N,
  3284. /* 0xF0 - 0xF7 */
  3285. N, N, N, N, N, N, N, N,
  3286. /* 0xF8 - 0xFF */
  3287. N, N, N, N, N, N, N, N,
  3288. } };
  3289. static const struct escape escape_dd = { {
  3290. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3291. }, {
  3292. /* 0xC0 - 0xC7 */
  3293. N, N, N, N, N, N, N, N,
  3294. /* 0xC8 - 0xCF */
  3295. N, N, N, N, N, N, N, N,
  3296. /* 0xD0 - 0xC7 */
  3297. N, N, N, N, N, N, N, N,
  3298. /* 0xD8 - 0xDF */
  3299. N, N, N, N, N, N, N, N,
  3300. /* 0xE0 - 0xE7 */
  3301. N, N, N, N, N, N, N, N,
  3302. /* 0xE8 - 0xEF */
  3303. N, N, N, N, N, N, N, N,
  3304. /* 0xF0 - 0xF7 */
  3305. N, N, N, N, N, N, N, N,
  3306. /* 0xF8 - 0xFF */
  3307. N, N, N, N, N, N, N, N,
  3308. } };
  3309. static const struct opcode opcode_table[256] = {
  3310. /* 0x00 - 0x07 */
  3311. F6ALU(Lock, em_add),
  3312. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3313. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3314. /* 0x08 - 0x0F */
  3315. F6ALU(Lock | PageTable, em_or),
  3316. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3317. N,
  3318. /* 0x10 - 0x17 */
  3319. F6ALU(Lock, em_adc),
  3320. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3321. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3322. /* 0x18 - 0x1F */
  3323. F6ALU(Lock, em_sbb),
  3324. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3325. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3326. /* 0x20 - 0x27 */
  3327. F6ALU(Lock | PageTable, em_and), N, N,
  3328. /* 0x28 - 0x2F */
  3329. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3330. /* 0x30 - 0x37 */
  3331. F6ALU(Lock, em_xor), N, N,
  3332. /* 0x38 - 0x3F */
  3333. F6ALU(NoWrite, em_cmp), N, N,
  3334. /* 0x40 - 0x4F */
  3335. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3336. /* 0x50 - 0x57 */
  3337. X8(I(SrcReg | Stack, em_push)),
  3338. /* 0x58 - 0x5F */
  3339. X8(I(DstReg | Stack, em_pop)),
  3340. /* 0x60 - 0x67 */
  3341. I(ImplicitOps | Stack | No64, em_pusha),
  3342. I(ImplicitOps | Stack | No64, em_popa),
  3343. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3344. N, N, N, N,
  3345. /* 0x68 - 0x6F */
  3346. I(SrcImm | Mov | Stack, em_push),
  3347. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3348. I(SrcImmByte | Mov | Stack, em_push),
  3349. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3350. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3351. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3352. /* 0x70 - 0x7F */
  3353. X16(D(SrcImmByte)),
  3354. /* 0x80 - 0x87 */
  3355. G(ByteOp | DstMem | SrcImm, group1),
  3356. G(DstMem | SrcImm, group1),
  3357. G(ByteOp | DstMem | SrcImm | No64, group1),
  3358. G(DstMem | SrcImmByte, group1),
  3359. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3360. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3361. /* 0x88 - 0x8F */
  3362. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3363. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3364. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3365. D(ModRM | SrcMem | NoAccess | DstReg),
  3366. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3367. G(0, group1A),
  3368. /* 0x90 - 0x97 */
  3369. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3370. /* 0x98 - 0x9F */
  3371. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3372. I(SrcImmFAddr | No64, em_call_far), N,
  3373. II(ImplicitOps | Stack, em_pushf, pushf),
  3374. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3375. /* 0xA0 - 0xA7 */
  3376. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3377. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3378. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3379. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3380. /* 0xA8 - 0xAF */
  3381. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3382. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3383. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3384. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3385. /* 0xB0 - 0xB7 */
  3386. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3387. /* 0xB8 - 0xBF */
  3388. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3389. /* 0xC0 - 0xC7 */
  3390. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3391. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3392. I(ImplicitOps | Stack, em_ret),
  3393. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3394. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3395. G(ByteOp, group11), G(0, group11),
  3396. /* 0xC8 - 0xCF */
  3397. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3398. N, I(ImplicitOps | Stack, em_ret_far),
  3399. D(ImplicitOps), DI(SrcImmByte, intn),
  3400. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3401. /* 0xD0 - 0xD7 */
  3402. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3403. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3404. I(DstAcc | SrcImmUByte | No64, em_aam),
  3405. I(DstAcc | SrcImmUByte | No64, em_aad),
  3406. F(DstAcc | ByteOp | No64, em_salc),
  3407. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3408. /* 0xD8 - 0xDF */
  3409. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3410. /* 0xE0 - 0xE7 */
  3411. X3(I(SrcImmByte, em_loop)),
  3412. I(SrcImmByte, em_jcxz),
  3413. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3414. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3415. /* 0xE8 - 0xEF */
  3416. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3417. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3418. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3419. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3420. /* 0xF0 - 0xF7 */
  3421. N, DI(ImplicitOps, icebp), N, N,
  3422. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3423. G(ByteOp, group3), G(0, group3),
  3424. /* 0xF8 - 0xFF */
  3425. D(ImplicitOps), D(ImplicitOps),
  3426. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3427. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3428. };
  3429. static const struct opcode twobyte_table[256] = {
  3430. /* 0x00 - 0x0F */
  3431. G(0, group6), GD(0, &group7), N, N,
  3432. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3433. II(ImplicitOps | Priv, em_clts, clts), N,
  3434. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3435. N, D(ImplicitOps | ModRM), N, N,
  3436. /* 0x10 - 0x1F */
  3437. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3438. /* 0x20 - 0x2F */
  3439. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3440. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3441. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3442. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3443. N, N, N, N,
  3444. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3445. N, N, N, N,
  3446. /* 0x30 - 0x3F */
  3447. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3448. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3449. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3450. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3451. I(ImplicitOps | VendorSpecific, em_sysenter),
  3452. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3453. N, N,
  3454. N, N, N, N, N, N, N, N,
  3455. /* 0x40 - 0x4F */
  3456. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3457. /* 0x50 - 0x5F */
  3458. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3459. /* 0x60 - 0x6F */
  3460. N, N, N, N,
  3461. N, N, N, N,
  3462. N, N, N, N,
  3463. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3464. /* 0x70 - 0x7F */
  3465. N, N, N, N,
  3466. N, N, N, N,
  3467. N, N, N, N,
  3468. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3469. /* 0x80 - 0x8F */
  3470. X16(D(SrcImm)),
  3471. /* 0x90 - 0x9F */
  3472. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3473. /* 0xA0 - 0xA7 */
  3474. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3475. II(ImplicitOps, em_cpuid, cpuid),
  3476. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3477. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3478. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3479. /* 0xA8 - 0xAF */
  3480. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3481. DI(ImplicitOps, rsm),
  3482. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3483. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3484. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3485. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3486. /* 0xB0 - 0xB7 */
  3487. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3488. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3489. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3490. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3491. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3492. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3493. /* 0xB8 - 0xBF */
  3494. N, N,
  3495. G(BitOp, group8),
  3496. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3497. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3498. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3499. /* 0xC0 - 0xC7 */
  3500. D2bv(DstMem | SrcReg | ModRM | Lock),
  3501. N, D(DstMem | SrcReg | ModRM | Mov),
  3502. N, N, N, GD(0, &group9),
  3503. /* 0xC8 - 0xCF */
  3504. X8(I(DstReg, em_bswap)),
  3505. /* 0xD0 - 0xDF */
  3506. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3507. /* 0xE0 - 0xEF */
  3508. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3509. /* 0xF0 - 0xFF */
  3510. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3511. };
  3512. #undef D
  3513. #undef N
  3514. #undef G
  3515. #undef GD
  3516. #undef I
  3517. #undef GP
  3518. #undef EXT
  3519. #undef D2bv
  3520. #undef D2bvIP
  3521. #undef I2bv
  3522. #undef I2bvIP
  3523. #undef I6ALU
  3524. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3525. {
  3526. unsigned size;
  3527. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3528. if (size == 8)
  3529. size = 4;
  3530. return size;
  3531. }
  3532. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3533. unsigned size, bool sign_extension)
  3534. {
  3535. int rc = X86EMUL_CONTINUE;
  3536. op->type = OP_IMM;
  3537. op->bytes = size;
  3538. op->addr.mem.ea = ctxt->_eip;
  3539. /* NB. Immediates are sign-extended as necessary. */
  3540. switch (op->bytes) {
  3541. case 1:
  3542. op->val = insn_fetch(s8, ctxt);
  3543. break;
  3544. case 2:
  3545. op->val = insn_fetch(s16, ctxt);
  3546. break;
  3547. case 4:
  3548. op->val = insn_fetch(s32, ctxt);
  3549. break;
  3550. case 8:
  3551. op->val = insn_fetch(s64, ctxt);
  3552. break;
  3553. }
  3554. if (!sign_extension) {
  3555. switch (op->bytes) {
  3556. case 1:
  3557. op->val &= 0xff;
  3558. break;
  3559. case 2:
  3560. op->val &= 0xffff;
  3561. break;
  3562. case 4:
  3563. op->val &= 0xffffffff;
  3564. break;
  3565. }
  3566. }
  3567. done:
  3568. return rc;
  3569. }
  3570. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3571. unsigned d)
  3572. {
  3573. int rc = X86EMUL_CONTINUE;
  3574. switch (d) {
  3575. case OpReg:
  3576. decode_register_operand(ctxt, op);
  3577. break;
  3578. case OpImmUByte:
  3579. rc = decode_imm(ctxt, op, 1, false);
  3580. break;
  3581. case OpMem:
  3582. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3583. mem_common:
  3584. *op = ctxt->memop;
  3585. ctxt->memopp = op;
  3586. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3587. fetch_bit_operand(ctxt);
  3588. op->orig_val = op->val;
  3589. break;
  3590. case OpMem64:
  3591. ctxt->memop.bytes = 8;
  3592. goto mem_common;
  3593. case OpAcc:
  3594. op->type = OP_REG;
  3595. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3596. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3597. fetch_register_operand(op);
  3598. op->orig_val = op->val;
  3599. break;
  3600. case OpDI:
  3601. op->type = OP_MEM;
  3602. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3603. op->addr.mem.ea =
  3604. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3605. op->addr.mem.seg = VCPU_SREG_ES;
  3606. op->val = 0;
  3607. op->count = 1;
  3608. break;
  3609. case OpDX:
  3610. op->type = OP_REG;
  3611. op->bytes = 2;
  3612. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3613. fetch_register_operand(op);
  3614. break;
  3615. case OpCL:
  3616. op->bytes = 1;
  3617. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3618. break;
  3619. case OpImmByte:
  3620. rc = decode_imm(ctxt, op, 1, true);
  3621. break;
  3622. case OpOne:
  3623. op->bytes = 1;
  3624. op->val = 1;
  3625. break;
  3626. case OpImm:
  3627. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3628. break;
  3629. case OpImm64:
  3630. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3631. break;
  3632. case OpMem8:
  3633. ctxt->memop.bytes = 1;
  3634. if (ctxt->memop.type == OP_REG) {
  3635. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
  3636. fetch_register_operand(&ctxt->memop);
  3637. }
  3638. goto mem_common;
  3639. case OpMem16:
  3640. ctxt->memop.bytes = 2;
  3641. goto mem_common;
  3642. case OpMem32:
  3643. ctxt->memop.bytes = 4;
  3644. goto mem_common;
  3645. case OpImmU16:
  3646. rc = decode_imm(ctxt, op, 2, false);
  3647. break;
  3648. case OpImmU:
  3649. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3650. break;
  3651. case OpSI:
  3652. op->type = OP_MEM;
  3653. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3654. op->addr.mem.ea =
  3655. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3656. op->addr.mem.seg = seg_override(ctxt);
  3657. op->val = 0;
  3658. op->count = 1;
  3659. break;
  3660. case OpXLat:
  3661. op->type = OP_MEM;
  3662. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3663. op->addr.mem.ea =
  3664. register_address(ctxt,
  3665. reg_read(ctxt, VCPU_REGS_RBX) +
  3666. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3667. op->addr.mem.seg = seg_override(ctxt);
  3668. op->val = 0;
  3669. break;
  3670. case OpImmFAddr:
  3671. op->type = OP_IMM;
  3672. op->addr.mem.ea = ctxt->_eip;
  3673. op->bytes = ctxt->op_bytes + 2;
  3674. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3675. break;
  3676. case OpMemFAddr:
  3677. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3678. goto mem_common;
  3679. case OpES:
  3680. op->val = VCPU_SREG_ES;
  3681. break;
  3682. case OpCS:
  3683. op->val = VCPU_SREG_CS;
  3684. break;
  3685. case OpSS:
  3686. op->val = VCPU_SREG_SS;
  3687. break;
  3688. case OpDS:
  3689. op->val = VCPU_SREG_DS;
  3690. break;
  3691. case OpFS:
  3692. op->val = VCPU_SREG_FS;
  3693. break;
  3694. case OpGS:
  3695. op->val = VCPU_SREG_GS;
  3696. break;
  3697. case OpImplicit:
  3698. /* Special instructions do their own operand decoding. */
  3699. default:
  3700. op->type = OP_NONE; /* Disable writeback. */
  3701. break;
  3702. }
  3703. done:
  3704. return rc;
  3705. }
  3706. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3707. {
  3708. int rc = X86EMUL_CONTINUE;
  3709. int mode = ctxt->mode;
  3710. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3711. bool op_prefix = false;
  3712. struct opcode opcode;
  3713. ctxt->memop.type = OP_NONE;
  3714. ctxt->memopp = NULL;
  3715. ctxt->_eip = ctxt->eip;
  3716. ctxt->fetch.start = ctxt->_eip;
  3717. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3718. if (insn_len > 0)
  3719. memcpy(ctxt->fetch.data, insn, insn_len);
  3720. switch (mode) {
  3721. case X86EMUL_MODE_REAL:
  3722. case X86EMUL_MODE_VM86:
  3723. case X86EMUL_MODE_PROT16:
  3724. def_op_bytes = def_ad_bytes = 2;
  3725. break;
  3726. case X86EMUL_MODE_PROT32:
  3727. def_op_bytes = def_ad_bytes = 4;
  3728. break;
  3729. #ifdef CONFIG_X86_64
  3730. case X86EMUL_MODE_PROT64:
  3731. def_op_bytes = 4;
  3732. def_ad_bytes = 8;
  3733. break;
  3734. #endif
  3735. default:
  3736. return EMULATION_FAILED;
  3737. }
  3738. ctxt->op_bytes = def_op_bytes;
  3739. ctxt->ad_bytes = def_ad_bytes;
  3740. /* Legacy prefixes. */
  3741. for (;;) {
  3742. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3743. case 0x66: /* operand-size override */
  3744. op_prefix = true;
  3745. /* switch between 2/4 bytes */
  3746. ctxt->op_bytes = def_op_bytes ^ 6;
  3747. break;
  3748. case 0x67: /* address-size override */
  3749. if (mode == X86EMUL_MODE_PROT64)
  3750. /* switch between 4/8 bytes */
  3751. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3752. else
  3753. /* switch between 2/4 bytes */
  3754. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3755. break;
  3756. case 0x26: /* ES override */
  3757. case 0x2e: /* CS override */
  3758. case 0x36: /* SS override */
  3759. case 0x3e: /* DS override */
  3760. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3761. break;
  3762. case 0x64: /* FS override */
  3763. case 0x65: /* GS override */
  3764. set_seg_override(ctxt, ctxt->b & 7);
  3765. break;
  3766. case 0x40 ... 0x4f: /* REX */
  3767. if (mode != X86EMUL_MODE_PROT64)
  3768. goto done_prefixes;
  3769. ctxt->rex_prefix = ctxt->b;
  3770. continue;
  3771. case 0xf0: /* LOCK */
  3772. ctxt->lock_prefix = 1;
  3773. break;
  3774. case 0xf2: /* REPNE/REPNZ */
  3775. case 0xf3: /* REP/REPE/REPZ */
  3776. ctxt->rep_prefix = ctxt->b;
  3777. break;
  3778. default:
  3779. goto done_prefixes;
  3780. }
  3781. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3782. ctxt->rex_prefix = 0;
  3783. }
  3784. done_prefixes:
  3785. /* REX prefix. */
  3786. if (ctxt->rex_prefix & 8)
  3787. ctxt->op_bytes = 8; /* REX.W */
  3788. /* Opcode byte(s). */
  3789. opcode = opcode_table[ctxt->b];
  3790. /* Two-byte opcode? */
  3791. if (ctxt->b == 0x0f) {
  3792. ctxt->twobyte = 1;
  3793. ctxt->b = insn_fetch(u8, ctxt);
  3794. opcode = twobyte_table[ctxt->b];
  3795. }
  3796. ctxt->d = opcode.flags;
  3797. if (ctxt->d & ModRM)
  3798. ctxt->modrm = insn_fetch(u8, ctxt);
  3799. while (ctxt->d & GroupMask) {
  3800. switch (ctxt->d & GroupMask) {
  3801. case Group:
  3802. goffset = (ctxt->modrm >> 3) & 7;
  3803. opcode = opcode.u.group[goffset];
  3804. break;
  3805. case GroupDual:
  3806. goffset = (ctxt->modrm >> 3) & 7;
  3807. if ((ctxt->modrm >> 6) == 3)
  3808. opcode = opcode.u.gdual->mod3[goffset];
  3809. else
  3810. opcode = opcode.u.gdual->mod012[goffset];
  3811. break;
  3812. case RMExt:
  3813. goffset = ctxt->modrm & 7;
  3814. opcode = opcode.u.group[goffset];
  3815. break;
  3816. case Prefix:
  3817. if (ctxt->rep_prefix && op_prefix)
  3818. return EMULATION_FAILED;
  3819. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3820. switch (simd_prefix) {
  3821. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3822. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3823. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3824. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3825. }
  3826. break;
  3827. case Escape:
  3828. if (ctxt->modrm > 0xbf)
  3829. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3830. else
  3831. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3832. break;
  3833. default:
  3834. return EMULATION_FAILED;
  3835. }
  3836. ctxt->d &= ~(u64)GroupMask;
  3837. ctxt->d |= opcode.flags;
  3838. }
  3839. ctxt->execute = opcode.u.execute;
  3840. ctxt->check_perm = opcode.check_perm;
  3841. ctxt->intercept = opcode.intercept;
  3842. /* Unrecognised? */
  3843. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3844. return EMULATION_FAILED;
  3845. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3846. return EMULATION_FAILED;
  3847. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3848. ctxt->op_bytes = 8;
  3849. if (ctxt->d & Op3264) {
  3850. if (mode == X86EMUL_MODE_PROT64)
  3851. ctxt->op_bytes = 8;
  3852. else
  3853. ctxt->op_bytes = 4;
  3854. }
  3855. if (ctxt->d & Sse)
  3856. ctxt->op_bytes = 16;
  3857. else if (ctxt->d & Mmx)
  3858. ctxt->op_bytes = 8;
  3859. /* ModRM and SIB bytes. */
  3860. if (ctxt->d & ModRM) {
  3861. rc = decode_modrm(ctxt, &ctxt->memop);
  3862. if (!ctxt->has_seg_override)
  3863. set_seg_override(ctxt, ctxt->modrm_seg);
  3864. } else if (ctxt->d & MemAbs)
  3865. rc = decode_abs(ctxt, &ctxt->memop);
  3866. if (rc != X86EMUL_CONTINUE)
  3867. goto done;
  3868. if (!ctxt->has_seg_override)
  3869. set_seg_override(ctxt, VCPU_SREG_DS);
  3870. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3871. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3872. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3873. /*
  3874. * Decode and fetch the source operand: register, memory
  3875. * or immediate.
  3876. */
  3877. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3878. if (rc != X86EMUL_CONTINUE)
  3879. goto done;
  3880. /*
  3881. * Decode and fetch the second source operand: register, memory
  3882. * or immediate.
  3883. */
  3884. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3885. if (rc != X86EMUL_CONTINUE)
  3886. goto done;
  3887. /* Decode and fetch the destination operand: register or memory. */
  3888. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3889. done:
  3890. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3891. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3892. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3893. }
  3894. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3895. {
  3896. return ctxt->d & PageTable;
  3897. }
  3898. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3899. {
  3900. /* The second termination condition only applies for REPE
  3901. * and REPNE. Test if the repeat string operation prefix is
  3902. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3903. * corresponding termination condition according to:
  3904. * - if REPE/REPZ and ZF = 0 then done
  3905. * - if REPNE/REPNZ and ZF = 1 then done
  3906. */
  3907. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3908. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3909. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3910. ((ctxt->eflags & EFLG_ZF) == 0))
  3911. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3912. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3913. return true;
  3914. return false;
  3915. }
  3916. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3917. {
  3918. bool fault = false;
  3919. ctxt->ops->get_fpu(ctxt);
  3920. asm volatile("1: fwait \n\t"
  3921. "2: \n\t"
  3922. ".pushsection .fixup,\"ax\" \n\t"
  3923. "3: \n\t"
  3924. "movb $1, %[fault] \n\t"
  3925. "jmp 2b \n\t"
  3926. ".popsection \n\t"
  3927. _ASM_EXTABLE(1b, 3b)
  3928. : [fault]"+qm"(fault));
  3929. ctxt->ops->put_fpu(ctxt);
  3930. if (unlikely(fault))
  3931. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3932. return X86EMUL_CONTINUE;
  3933. }
  3934. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3935. struct operand *op)
  3936. {
  3937. if (op->type == OP_MM)
  3938. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3939. }
  3940. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3941. {
  3942. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3943. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3944. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3945. : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
  3946. : "c"(ctxt->src2.val), [fastop]"S"(fop));
  3947. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3948. return X86EMUL_CONTINUE;
  3949. }
  3950. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3951. {
  3952. const struct x86_emulate_ops *ops = ctxt->ops;
  3953. int rc = X86EMUL_CONTINUE;
  3954. int saved_dst_type = ctxt->dst.type;
  3955. ctxt->mem_read.pos = 0;
  3956. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3957. (ctxt->d & Undefined)) {
  3958. rc = emulate_ud(ctxt);
  3959. goto done;
  3960. }
  3961. /* LOCK prefix is allowed only with some instructions */
  3962. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3963. rc = emulate_ud(ctxt);
  3964. goto done;
  3965. }
  3966. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3967. rc = emulate_ud(ctxt);
  3968. goto done;
  3969. }
  3970. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3971. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3972. rc = emulate_ud(ctxt);
  3973. goto done;
  3974. }
  3975. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3976. rc = emulate_nm(ctxt);
  3977. goto done;
  3978. }
  3979. if (ctxt->d & Mmx) {
  3980. rc = flush_pending_x87_faults(ctxt);
  3981. if (rc != X86EMUL_CONTINUE)
  3982. goto done;
  3983. /*
  3984. * Now that we know the fpu is exception safe, we can fetch
  3985. * operands from it.
  3986. */
  3987. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3988. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3989. if (!(ctxt->d & Mov))
  3990. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3991. }
  3992. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3993. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3994. X86_ICPT_PRE_EXCEPT);
  3995. if (rc != X86EMUL_CONTINUE)
  3996. goto done;
  3997. }
  3998. /* Privileged instruction can be executed only in CPL=0 */
  3999. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4000. rc = emulate_gp(ctxt, 0);
  4001. goto done;
  4002. }
  4003. /* Instruction can only be executed in protected mode */
  4004. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4005. rc = emulate_ud(ctxt);
  4006. goto done;
  4007. }
  4008. /* Do instruction specific permission checks */
  4009. if (ctxt->check_perm) {
  4010. rc = ctxt->check_perm(ctxt);
  4011. if (rc != X86EMUL_CONTINUE)
  4012. goto done;
  4013. }
  4014. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4015. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4016. X86_ICPT_POST_EXCEPT);
  4017. if (rc != X86EMUL_CONTINUE)
  4018. goto done;
  4019. }
  4020. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4021. /* All REP prefixes have the same first termination condition */
  4022. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4023. ctxt->eip = ctxt->_eip;
  4024. goto done;
  4025. }
  4026. }
  4027. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4028. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4029. ctxt->src.valptr, ctxt->src.bytes);
  4030. if (rc != X86EMUL_CONTINUE)
  4031. goto done;
  4032. ctxt->src.orig_val64 = ctxt->src.val64;
  4033. }
  4034. if (ctxt->src2.type == OP_MEM) {
  4035. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4036. &ctxt->src2.val, ctxt->src2.bytes);
  4037. if (rc != X86EMUL_CONTINUE)
  4038. goto done;
  4039. }
  4040. if ((ctxt->d & DstMask) == ImplicitOps)
  4041. goto special_insn;
  4042. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4043. /* optimisation - avoid slow emulated read if Mov */
  4044. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4045. &ctxt->dst.val, ctxt->dst.bytes);
  4046. if (rc != X86EMUL_CONTINUE)
  4047. goto done;
  4048. }
  4049. ctxt->dst.orig_val = ctxt->dst.val;
  4050. special_insn:
  4051. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4052. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4053. X86_ICPT_POST_MEMACCESS);
  4054. if (rc != X86EMUL_CONTINUE)
  4055. goto done;
  4056. }
  4057. if (ctxt->execute) {
  4058. if (ctxt->d & Fastop) {
  4059. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4060. rc = fastop(ctxt, fop);
  4061. if (rc != X86EMUL_CONTINUE)
  4062. goto done;
  4063. goto writeback;
  4064. }
  4065. rc = ctxt->execute(ctxt);
  4066. if (rc != X86EMUL_CONTINUE)
  4067. goto done;
  4068. goto writeback;
  4069. }
  4070. if (ctxt->twobyte)
  4071. goto twobyte_insn;
  4072. switch (ctxt->b) {
  4073. case 0x63: /* movsxd */
  4074. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4075. goto cannot_emulate;
  4076. ctxt->dst.val = (s32) ctxt->src.val;
  4077. break;
  4078. case 0x70 ... 0x7f: /* jcc (short) */
  4079. if (test_cc(ctxt->b, ctxt->eflags))
  4080. jmp_rel(ctxt, ctxt->src.val);
  4081. break;
  4082. case 0x8d: /* lea r16/r32, m */
  4083. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4084. break;
  4085. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4086. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4087. break;
  4088. rc = em_xchg(ctxt);
  4089. break;
  4090. case 0x98: /* cbw/cwde/cdqe */
  4091. switch (ctxt->op_bytes) {
  4092. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4093. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4094. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4095. }
  4096. break;
  4097. case 0xcc: /* int3 */
  4098. rc = emulate_int(ctxt, 3);
  4099. break;
  4100. case 0xcd: /* int n */
  4101. rc = emulate_int(ctxt, ctxt->src.val);
  4102. break;
  4103. case 0xce: /* into */
  4104. if (ctxt->eflags & EFLG_OF)
  4105. rc = emulate_int(ctxt, 4);
  4106. break;
  4107. case 0xe9: /* jmp rel */
  4108. case 0xeb: /* jmp rel short */
  4109. jmp_rel(ctxt, ctxt->src.val);
  4110. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4111. break;
  4112. case 0xf4: /* hlt */
  4113. ctxt->ops->halt(ctxt);
  4114. break;
  4115. case 0xf5: /* cmc */
  4116. /* complement carry flag from eflags reg */
  4117. ctxt->eflags ^= EFLG_CF;
  4118. break;
  4119. case 0xf8: /* clc */
  4120. ctxt->eflags &= ~EFLG_CF;
  4121. break;
  4122. case 0xf9: /* stc */
  4123. ctxt->eflags |= EFLG_CF;
  4124. break;
  4125. case 0xfc: /* cld */
  4126. ctxt->eflags &= ~EFLG_DF;
  4127. break;
  4128. case 0xfd: /* std */
  4129. ctxt->eflags |= EFLG_DF;
  4130. break;
  4131. default:
  4132. goto cannot_emulate;
  4133. }
  4134. if (rc != X86EMUL_CONTINUE)
  4135. goto done;
  4136. writeback:
  4137. rc = writeback(ctxt);
  4138. if (rc != X86EMUL_CONTINUE)
  4139. goto done;
  4140. /*
  4141. * restore dst type in case the decoding will be reused
  4142. * (happens for string instruction )
  4143. */
  4144. ctxt->dst.type = saved_dst_type;
  4145. if ((ctxt->d & SrcMask) == SrcSI)
  4146. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4147. if ((ctxt->d & DstMask) == DstDI)
  4148. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4149. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4150. unsigned int count;
  4151. struct read_cache *r = &ctxt->io_read;
  4152. if ((ctxt->d & SrcMask) == SrcSI)
  4153. count = ctxt->src.count;
  4154. else
  4155. count = ctxt->dst.count;
  4156. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4157. -count);
  4158. if (!string_insn_completed(ctxt)) {
  4159. /*
  4160. * Re-enter guest when pio read ahead buffer is empty
  4161. * or, if it is not used, after each 1024 iteration.
  4162. */
  4163. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4164. (r->end == 0 || r->end != r->pos)) {
  4165. /*
  4166. * Reset read cache. Usually happens before
  4167. * decode, but since instruction is restarted
  4168. * we have to do it here.
  4169. */
  4170. ctxt->mem_read.end = 0;
  4171. writeback_registers(ctxt);
  4172. return EMULATION_RESTART;
  4173. }
  4174. goto done; /* skip rip writeback */
  4175. }
  4176. }
  4177. ctxt->eip = ctxt->_eip;
  4178. done:
  4179. if (rc == X86EMUL_PROPAGATE_FAULT)
  4180. ctxt->have_exception = true;
  4181. if (rc == X86EMUL_INTERCEPTED)
  4182. return EMULATION_INTERCEPTED;
  4183. if (rc == X86EMUL_CONTINUE)
  4184. writeback_registers(ctxt);
  4185. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4186. twobyte_insn:
  4187. switch (ctxt->b) {
  4188. case 0x09: /* wbinvd */
  4189. (ctxt->ops->wbinvd)(ctxt);
  4190. break;
  4191. case 0x08: /* invd */
  4192. case 0x0d: /* GrpP (prefetch) */
  4193. case 0x18: /* Grp16 (prefetch/nop) */
  4194. break;
  4195. case 0x20: /* mov cr, reg */
  4196. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4197. break;
  4198. case 0x21: /* mov from dr to reg */
  4199. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4200. break;
  4201. case 0x40 ... 0x4f: /* cmov */
  4202. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4203. if (!test_cc(ctxt->b, ctxt->eflags))
  4204. ctxt->dst.type = OP_NONE; /* no writeback */
  4205. break;
  4206. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4207. if (test_cc(ctxt->b, ctxt->eflags))
  4208. jmp_rel(ctxt, ctxt->src.val);
  4209. break;
  4210. case 0x90 ... 0x9f: /* setcc r/m8 */
  4211. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4212. break;
  4213. case 0xae: /* clflush */
  4214. break;
  4215. case 0xb6 ... 0xb7: /* movzx */
  4216. ctxt->dst.bytes = ctxt->op_bytes;
  4217. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4218. : (u16) ctxt->src.val;
  4219. break;
  4220. case 0xbe ... 0xbf: /* movsx */
  4221. ctxt->dst.bytes = ctxt->op_bytes;
  4222. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4223. (s16) ctxt->src.val;
  4224. break;
  4225. case 0xc0 ... 0xc1: /* xadd */
  4226. fastop(ctxt, em_add);
  4227. /* Write back the register source. */
  4228. ctxt->src.val = ctxt->dst.orig_val;
  4229. write_register_operand(&ctxt->src);
  4230. break;
  4231. case 0xc3: /* movnti */
  4232. ctxt->dst.bytes = ctxt->op_bytes;
  4233. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4234. (u64) ctxt->src.val;
  4235. break;
  4236. default:
  4237. goto cannot_emulate;
  4238. }
  4239. if (rc != X86EMUL_CONTINUE)
  4240. goto done;
  4241. goto writeback;
  4242. cannot_emulate:
  4243. return EMULATION_FAILED;
  4244. }
  4245. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4246. {
  4247. invalidate_registers(ctxt);
  4248. }
  4249. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4250. {
  4251. writeback_registers(ctxt);
  4252. }