irq.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Common interrupt code for 32 and 64 bit
  3. */
  4. #include <linux/cpu.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/kernel_stat.h>
  7. #include <linux/of.h>
  8. #include <linux/seq_file.h>
  9. #include <linux/smp.h>
  10. #include <linux/ftrace.h>
  11. #include <linux/delay.h>
  12. #include <linux/export.h>
  13. #include <asm/apic.h>
  14. #include <asm/io_apic.h>
  15. #include <asm/irq.h>
  16. #include <asm/idle.h>
  17. #include <asm/mce.h>
  18. #include <asm/hw_irq.h>
  19. atomic_t irq_err_count;
  20. /* Function pointer for generic interrupt vector handling */
  21. void (*x86_platform_ipi_callback)(void) = NULL;
  22. /*
  23. * 'what should we do if we get a hw irq event on an illegal vector'.
  24. * each architecture has to answer this themselves.
  25. */
  26. void ack_bad_irq(unsigned int irq)
  27. {
  28. if (printk_ratelimit())
  29. pr_err("unexpected IRQ trap at vector %02x\n", irq);
  30. /*
  31. * Currently unexpected vectors happen only on SMP and APIC.
  32. * We _must_ ack these because every local APIC has only N
  33. * irq slots per priority level, and a 'hanging, unacked' IRQ
  34. * holds up an irq slot - in excessive cases (when multiple
  35. * unexpected vectors occur) that might lock up the APIC
  36. * completely.
  37. * But only ack when the APIC is enabled -AK
  38. */
  39. ack_APIC_irq();
  40. }
  41. #define irq_stats(x) (&per_cpu(irq_stat, x))
  42. /*
  43. * /proc/interrupts printing for arch specific interrupts
  44. */
  45. int arch_show_interrupts(struct seq_file *p, int prec)
  46. {
  47. int j;
  48. seq_printf(p, "%*s: ", prec, "NMI");
  49. for_each_online_cpu(j)
  50. seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
  51. seq_printf(p, " Non-maskable interrupts\n");
  52. #ifdef CONFIG_X86_LOCAL_APIC
  53. seq_printf(p, "%*s: ", prec, "LOC");
  54. for_each_online_cpu(j)
  55. seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
  56. seq_printf(p, " Local timer interrupts\n");
  57. seq_printf(p, "%*s: ", prec, "SPU");
  58. for_each_online_cpu(j)
  59. seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
  60. seq_printf(p, " Spurious interrupts\n");
  61. seq_printf(p, "%*s: ", prec, "PMI");
  62. for_each_online_cpu(j)
  63. seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
  64. seq_printf(p, " Performance monitoring interrupts\n");
  65. seq_printf(p, "%*s: ", prec, "IWI");
  66. for_each_online_cpu(j)
  67. seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
  68. seq_printf(p, " IRQ work interrupts\n");
  69. seq_printf(p, "%*s: ", prec, "RTR");
  70. for_each_online_cpu(j)
  71. seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count);
  72. seq_printf(p, " APIC ICR read retries\n");
  73. #endif
  74. if (x86_platform_ipi_callback) {
  75. seq_printf(p, "%*s: ", prec, "PLT");
  76. for_each_online_cpu(j)
  77. seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
  78. seq_printf(p, " Platform interrupts\n");
  79. }
  80. #ifdef CONFIG_SMP
  81. seq_printf(p, "%*s: ", prec, "RES");
  82. for_each_online_cpu(j)
  83. seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
  84. seq_printf(p, " Rescheduling interrupts\n");
  85. seq_printf(p, "%*s: ", prec, "CAL");
  86. for_each_online_cpu(j)
  87. seq_printf(p, "%10u ", irq_stats(j)->irq_call_count -
  88. irq_stats(j)->irq_tlb_count);
  89. seq_printf(p, " Function call interrupts\n");
  90. seq_printf(p, "%*s: ", prec, "TLB");
  91. for_each_online_cpu(j)
  92. seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
  93. seq_printf(p, " TLB shootdowns\n");
  94. #endif
  95. #ifdef CONFIG_X86_THERMAL_VECTOR
  96. seq_printf(p, "%*s: ", prec, "TRM");
  97. for_each_online_cpu(j)
  98. seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
  99. seq_printf(p, " Thermal event interrupts\n");
  100. #endif
  101. #ifdef CONFIG_X86_MCE_THRESHOLD
  102. seq_printf(p, "%*s: ", prec, "THR");
  103. for_each_online_cpu(j)
  104. seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
  105. seq_printf(p, " Threshold APIC interrupts\n");
  106. #endif
  107. #ifdef CONFIG_X86_MCE
  108. seq_printf(p, "%*s: ", prec, "MCE");
  109. for_each_online_cpu(j)
  110. seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
  111. seq_printf(p, " Machine check exceptions\n");
  112. seq_printf(p, "%*s: ", prec, "MCP");
  113. for_each_online_cpu(j)
  114. seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
  115. seq_printf(p, " Machine check polls\n");
  116. #endif
  117. seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
  118. #if defined(CONFIG_X86_IO_APIC)
  119. seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
  120. #endif
  121. return 0;
  122. }
  123. /*
  124. * /proc/stat helpers
  125. */
  126. u64 arch_irq_stat_cpu(unsigned int cpu)
  127. {
  128. u64 sum = irq_stats(cpu)->__nmi_count;
  129. #ifdef CONFIG_X86_LOCAL_APIC
  130. sum += irq_stats(cpu)->apic_timer_irqs;
  131. sum += irq_stats(cpu)->irq_spurious_count;
  132. sum += irq_stats(cpu)->apic_perf_irqs;
  133. sum += irq_stats(cpu)->apic_irq_work_irqs;
  134. sum += irq_stats(cpu)->icr_read_retry_count;
  135. #endif
  136. if (x86_platform_ipi_callback)
  137. sum += irq_stats(cpu)->x86_platform_ipis;
  138. #ifdef CONFIG_SMP
  139. sum += irq_stats(cpu)->irq_resched_count;
  140. sum += irq_stats(cpu)->irq_call_count;
  141. #endif
  142. #ifdef CONFIG_X86_THERMAL_VECTOR
  143. sum += irq_stats(cpu)->irq_thermal_count;
  144. #endif
  145. #ifdef CONFIG_X86_MCE_THRESHOLD
  146. sum += irq_stats(cpu)->irq_threshold_count;
  147. #endif
  148. #ifdef CONFIG_X86_MCE
  149. sum += per_cpu(mce_exception_count, cpu);
  150. sum += per_cpu(mce_poll_count, cpu);
  151. #endif
  152. return sum;
  153. }
  154. u64 arch_irq_stat(void)
  155. {
  156. u64 sum = atomic_read(&irq_err_count);
  157. return sum;
  158. }
  159. /*
  160. * do_IRQ handles all normal device IRQ's (the special
  161. * SMP cross-CPU interrupts have their own specific
  162. * handlers).
  163. */
  164. unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
  165. {
  166. struct pt_regs *old_regs = set_irq_regs(regs);
  167. /* high bit used in ret_from_ code */
  168. unsigned vector = ~regs->orig_ax;
  169. unsigned irq;
  170. irq_enter();
  171. exit_idle();
  172. irq = __this_cpu_read(vector_irq[vector]);
  173. if (!handle_irq(irq, regs)) {
  174. ack_APIC_irq();
  175. if (printk_ratelimit())
  176. pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n",
  177. __func__, smp_processor_id(), vector, irq);
  178. }
  179. irq_exit();
  180. set_irq_regs(old_regs);
  181. return 1;
  182. }
  183. /*
  184. * Handler for X86_PLATFORM_IPI_VECTOR.
  185. */
  186. void smp_x86_platform_ipi(struct pt_regs *regs)
  187. {
  188. struct pt_regs *old_regs = set_irq_regs(regs);
  189. ack_APIC_irq();
  190. irq_enter();
  191. exit_idle();
  192. inc_irq_stat(x86_platform_ipis);
  193. if (x86_platform_ipi_callback)
  194. x86_platform_ipi_callback();
  195. irq_exit();
  196. set_irq_regs(old_regs);
  197. }
  198. #ifdef CONFIG_HAVE_KVM
  199. /*
  200. * Handler for POSTED_INTERRUPT_VECTOR.
  201. */
  202. void smp_kvm_posted_intr_ipi(struct pt_regs *regs)
  203. {
  204. struct pt_regs *old_regs = set_irq_regs(regs);
  205. ack_APIC_irq();
  206. irq_enter();
  207. exit_idle();
  208. inc_irq_stat(kvm_posted_intr_ipis);
  209. irq_exit();
  210. set_irq_regs(old_regs);
  211. }
  212. #endif
  213. EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
  214. #ifdef CONFIG_HOTPLUG_CPU
  215. /* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
  216. void fixup_irqs(void)
  217. {
  218. unsigned int irq, vector;
  219. static int warned;
  220. struct irq_desc *desc;
  221. struct irq_data *data;
  222. struct irq_chip *chip;
  223. for_each_irq_desc(irq, desc) {
  224. int break_affinity = 0;
  225. int set_affinity = 1;
  226. const struct cpumask *affinity;
  227. if (!desc)
  228. continue;
  229. if (irq == 2)
  230. continue;
  231. /* interrupt's are disabled at this point */
  232. raw_spin_lock(&desc->lock);
  233. data = irq_desc_get_irq_data(desc);
  234. affinity = data->affinity;
  235. if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
  236. cpumask_subset(affinity, cpu_online_mask)) {
  237. raw_spin_unlock(&desc->lock);
  238. continue;
  239. }
  240. /*
  241. * Complete the irq move. This cpu is going down and for
  242. * non intr-remapping case, we can't wait till this interrupt
  243. * arrives at this cpu before completing the irq move.
  244. */
  245. irq_force_complete_move(irq);
  246. if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
  247. break_affinity = 1;
  248. affinity = cpu_online_mask;
  249. }
  250. chip = irq_data_get_irq_chip(data);
  251. if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
  252. chip->irq_mask(data);
  253. if (chip->irq_set_affinity)
  254. chip->irq_set_affinity(data, affinity, true);
  255. else if (!(warned++))
  256. set_affinity = 0;
  257. /*
  258. * We unmask if the irq was not marked masked by the
  259. * core code. That respects the lazy irq disable
  260. * behaviour.
  261. */
  262. if (!irqd_can_move_in_process_context(data) &&
  263. !irqd_irq_masked(data) && chip->irq_unmask)
  264. chip->irq_unmask(data);
  265. raw_spin_unlock(&desc->lock);
  266. if (break_affinity && set_affinity)
  267. pr_notice("Broke affinity for irq %i\n", irq);
  268. else if (!set_affinity)
  269. pr_notice("Cannot set affinity for irq %i\n", irq);
  270. }
  271. /*
  272. * We can remove mdelay() and then send spuriuous interrupts to
  273. * new cpu targets for all the irqs that were handled previously by
  274. * this cpu. While it works, I have seen spurious interrupt messages
  275. * (nothing wrong but still...).
  276. *
  277. * So for now, retain mdelay(1) and check the IRR and then send those
  278. * interrupts to new targets as this cpu is already offlined...
  279. */
  280. mdelay(1);
  281. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  282. unsigned int irr;
  283. if (__this_cpu_read(vector_irq[vector]) < 0)
  284. continue;
  285. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  286. if (irr & (1 << (vector % 32))) {
  287. irq = __this_cpu_read(vector_irq[vector]);
  288. desc = irq_to_desc(irq);
  289. data = irq_desc_get_irq_data(desc);
  290. chip = irq_data_get_irq_chip(data);
  291. raw_spin_lock(&desc->lock);
  292. if (chip->irq_retrigger)
  293. chip->irq_retrigger(data);
  294. raw_spin_unlock(&desc->lock);
  295. }
  296. __this_cpu_write(vector_irq[vector], -1);
  297. }
  298. }
  299. #endif