pci-common.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = mem_init_done;
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. void pcibios_free_controller(struct pci_controller *phb)
  80. {
  81. spin_lock(&hose_spinlock);
  82. list_del(&phb->list_node);
  83. spin_unlock(&hose_spinlock);
  84. if (phb->is_dynamic)
  85. kfree(phb);
  86. }
  87. /*
  88. * The function is used to return the minimal alignment
  89. * for memory or I/O windows of the associated P2P bridge.
  90. * By default, 4KiB alignment for I/O windows and 1MiB for
  91. * memory windows.
  92. */
  93. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  94. unsigned long type)
  95. {
  96. if (ppc_md.pcibios_window_alignment)
  97. return ppc_md.pcibios_window_alignment(bus, type);
  98. /*
  99. * PCI core will figure out the default
  100. * alignment: 4KiB for I/O and 1MiB for
  101. * memory window.
  102. */
  103. return 1;
  104. }
  105. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  106. {
  107. #ifdef CONFIG_PPC64
  108. return hose->pci_io_size;
  109. #else
  110. return resource_size(&hose->io_resource);
  111. #endif
  112. }
  113. int pcibios_vaddr_is_ioport(void __iomem *address)
  114. {
  115. int ret = 0;
  116. struct pci_controller *hose;
  117. resource_size_t size;
  118. spin_lock(&hose_spinlock);
  119. list_for_each_entry(hose, &hose_list, list_node) {
  120. size = pcibios_io_size(hose);
  121. if (address >= hose->io_base_virt &&
  122. address < (hose->io_base_virt + size)) {
  123. ret = 1;
  124. break;
  125. }
  126. }
  127. spin_unlock(&hose_spinlock);
  128. return ret;
  129. }
  130. unsigned long pci_address_to_pio(phys_addr_t address)
  131. {
  132. struct pci_controller *hose;
  133. resource_size_t size;
  134. unsigned long ret = ~0;
  135. spin_lock(&hose_spinlock);
  136. list_for_each_entry(hose, &hose_list, list_node) {
  137. size = pcibios_io_size(hose);
  138. if (address >= hose->io_base_phys &&
  139. address < (hose->io_base_phys + size)) {
  140. unsigned long base =
  141. (unsigned long)hose->io_base_virt - _IO_BASE;
  142. ret = base + (address - hose->io_base_phys);
  143. break;
  144. }
  145. }
  146. spin_unlock(&hose_spinlock);
  147. return ret;
  148. }
  149. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  150. /*
  151. * Return the domain number for this bus.
  152. */
  153. int pci_domain_nr(struct pci_bus *bus)
  154. {
  155. struct pci_controller *hose = pci_bus_to_host(bus);
  156. return hose->global_number;
  157. }
  158. EXPORT_SYMBOL(pci_domain_nr);
  159. /* This routine is meant to be used early during boot, when the
  160. * PCI bus numbers have not yet been assigned, and you need to
  161. * issue PCI config cycles to an OF device.
  162. * It could also be used to "fix" RTAS config cycles if you want
  163. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  164. * config cycles.
  165. */
  166. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  167. {
  168. while(node) {
  169. struct pci_controller *hose, *tmp;
  170. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  171. if (hose->dn == node)
  172. return hose;
  173. node = node->parent;
  174. }
  175. return NULL;
  176. }
  177. static ssize_t pci_show_devspec(struct device *dev,
  178. struct device_attribute *attr, char *buf)
  179. {
  180. struct pci_dev *pdev;
  181. struct device_node *np;
  182. pdev = to_pci_dev (dev);
  183. np = pci_device_to_OF_node(pdev);
  184. if (np == NULL || np->full_name == NULL)
  185. return 0;
  186. return sprintf(buf, "%s", np->full_name);
  187. }
  188. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  189. /* Add sysfs properties */
  190. int pcibios_add_platform_entries(struct pci_dev *pdev)
  191. {
  192. return device_create_file(&pdev->dev, &dev_attr_devspec);
  193. }
  194. /*
  195. * Reads the interrupt pin to determine if interrupt is use by card.
  196. * If the interrupt is used, then gets the interrupt line from the
  197. * openfirmware and sets it in the pci_dev and pci_config line.
  198. */
  199. static int pci_read_irq_line(struct pci_dev *pci_dev)
  200. {
  201. struct of_irq oirq;
  202. unsigned int virq;
  203. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  204. #ifdef DEBUG
  205. memset(&oirq, 0xff, sizeof(oirq));
  206. #endif
  207. /* Try to get a mapping from the device-tree */
  208. if (of_irq_map_pci(pci_dev, &oirq)) {
  209. u8 line, pin;
  210. /* If that fails, lets fallback to what is in the config
  211. * space and map that through the default controller. We
  212. * also set the type to level low since that's what PCI
  213. * interrupts are. If your platform does differently, then
  214. * either provide a proper interrupt tree or don't use this
  215. * function.
  216. */
  217. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  218. return -1;
  219. if (pin == 0)
  220. return -1;
  221. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  222. line == 0xff || line == 0) {
  223. return -1;
  224. }
  225. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  226. line, pin);
  227. virq = irq_create_mapping(NULL, line);
  228. if (virq != NO_IRQ)
  229. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  230. } else {
  231. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  232. oirq.size, oirq.specifier[0], oirq.specifier[1],
  233. of_node_full_name(oirq.controller));
  234. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  235. oirq.size);
  236. }
  237. if(virq == NO_IRQ) {
  238. pr_debug(" Failed to map !\n");
  239. return -1;
  240. }
  241. pr_debug(" Mapped to linux irq %d\n", virq);
  242. pci_dev->irq = virq;
  243. return 0;
  244. }
  245. /*
  246. * Platform support for /proc/bus/pci/X/Y mmap()s,
  247. * modelled on the sparc64 implementation by Dave Miller.
  248. * -- paulus.
  249. */
  250. /*
  251. * Adjust vm_pgoff of VMA such that it is the physical page offset
  252. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  253. *
  254. * Basically, the user finds the base address for his device which he wishes
  255. * to mmap. They read the 32-bit value from the config space base register,
  256. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  257. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  258. *
  259. * Returns negative error code on failure, zero on success.
  260. */
  261. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  262. resource_size_t *offset,
  263. enum pci_mmap_state mmap_state)
  264. {
  265. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  266. unsigned long io_offset = 0;
  267. int i, res_bit;
  268. if (hose == 0)
  269. return NULL; /* should never happen */
  270. /* If memory, add on the PCI bridge address offset */
  271. if (mmap_state == pci_mmap_mem) {
  272. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  273. *offset += hose->pci_mem_offset;
  274. #endif
  275. res_bit = IORESOURCE_MEM;
  276. } else {
  277. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  278. *offset += io_offset;
  279. res_bit = IORESOURCE_IO;
  280. }
  281. /*
  282. * Check that the offset requested corresponds to one of the
  283. * resources of the device.
  284. */
  285. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  286. struct resource *rp = &dev->resource[i];
  287. int flags = rp->flags;
  288. /* treat ROM as memory (should be already) */
  289. if (i == PCI_ROM_RESOURCE)
  290. flags |= IORESOURCE_MEM;
  291. /* Active and same type? */
  292. if ((flags & res_bit) == 0)
  293. continue;
  294. /* In the range of this resource? */
  295. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  296. continue;
  297. /* found it! construct the final physical address */
  298. if (mmap_state == pci_mmap_io)
  299. *offset += hose->io_base_phys - io_offset;
  300. return rp;
  301. }
  302. return NULL;
  303. }
  304. /*
  305. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  306. * device mapping.
  307. */
  308. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  309. pgprot_t protection,
  310. enum pci_mmap_state mmap_state,
  311. int write_combine)
  312. {
  313. unsigned long prot = pgprot_val(protection);
  314. /* Write combine is always 0 on non-memory space mappings. On
  315. * memory space, if the user didn't pass 1, we check for a
  316. * "prefetchable" resource. This is a bit hackish, but we use
  317. * this to workaround the inability of /sysfs to provide a write
  318. * combine bit
  319. */
  320. if (mmap_state != pci_mmap_mem)
  321. write_combine = 0;
  322. else if (write_combine == 0) {
  323. if (rp->flags & IORESOURCE_PREFETCH)
  324. write_combine = 1;
  325. }
  326. /* XXX would be nice to have a way to ask for write-through */
  327. if (write_combine)
  328. return pgprot_noncached_wc(prot);
  329. else
  330. return pgprot_noncached(prot);
  331. }
  332. /*
  333. * This one is used by /dev/mem and fbdev who have no clue about the
  334. * PCI device, it tries to find the PCI device first and calls the
  335. * above routine
  336. */
  337. pgprot_t pci_phys_mem_access_prot(struct file *file,
  338. unsigned long pfn,
  339. unsigned long size,
  340. pgprot_t prot)
  341. {
  342. struct pci_dev *pdev = NULL;
  343. struct resource *found = NULL;
  344. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  345. int i;
  346. if (page_is_ram(pfn))
  347. return prot;
  348. prot = pgprot_noncached(prot);
  349. for_each_pci_dev(pdev) {
  350. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  351. struct resource *rp = &pdev->resource[i];
  352. int flags = rp->flags;
  353. /* Active and same type? */
  354. if ((flags & IORESOURCE_MEM) == 0)
  355. continue;
  356. /* In the range of this resource? */
  357. if (offset < (rp->start & PAGE_MASK) ||
  358. offset > rp->end)
  359. continue;
  360. found = rp;
  361. break;
  362. }
  363. if (found)
  364. break;
  365. }
  366. if (found) {
  367. if (found->flags & IORESOURCE_PREFETCH)
  368. prot = pgprot_noncached_wc(prot);
  369. pci_dev_put(pdev);
  370. }
  371. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  372. (unsigned long long)offset, pgprot_val(prot));
  373. return prot;
  374. }
  375. /*
  376. * Perform the actual remap of the pages for a PCI device mapping, as
  377. * appropriate for this architecture. The region in the process to map
  378. * is described by vm_start and vm_end members of VMA, the base physical
  379. * address is found in vm_pgoff.
  380. * The pci device structure is provided so that architectures may make mapping
  381. * decisions on a per-device or per-bus basis.
  382. *
  383. * Returns a negative error code on failure, zero on success.
  384. */
  385. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  386. enum pci_mmap_state mmap_state, int write_combine)
  387. {
  388. resource_size_t offset =
  389. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  390. struct resource *rp;
  391. int ret;
  392. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  393. if (rp == NULL)
  394. return -EINVAL;
  395. vma->vm_pgoff = offset >> PAGE_SHIFT;
  396. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  397. vma->vm_page_prot,
  398. mmap_state, write_combine);
  399. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  400. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  401. return ret;
  402. }
  403. /* This provides legacy IO read access on a bus */
  404. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  405. {
  406. unsigned long offset;
  407. struct pci_controller *hose = pci_bus_to_host(bus);
  408. struct resource *rp = &hose->io_resource;
  409. void __iomem *addr;
  410. /* Check if port can be supported by that bus. We only check
  411. * the ranges of the PHB though, not the bus itself as the rules
  412. * for forwarding legacy cycles down bridges are not our problem
  413. * here. So if the host bridge supports it, we do it.
  414. */
  415. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  416. offset += port;
  417. if (!(rp->flags & IORESOURCE_IO))
  418. return -ENXIO;
  419. if (offset < rp->start || (offset + size) > rp->end)
  420. return -ENXIO;
  421. addr = hose->io_base_virt + port;
  422. switch(size) {
  423. case 1:
  424. *((u8 *)val) = in_8(addr);
  425. return 1;
  426. case 2:
  427. if (port & 1)
  428. return -EINVAL;
  429. *((u16 *)val) = in_le16(addr);
  430. return 2;
  431. case 4:
  432. if (port & 3)
  433. return -EINVAL;
  434. *((u32 *)val) = in_le32(addr);
  435. return 4;
  436. }
  437. return -EINVAL;
  438. }
  439. /* This provides legacy IO write access on a bus */
  440. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  441. {
  442. unsigned long offset;
  443. struct pci_controller *hose = pci_bus_to_host(bus);
  444. struct resource *rp = &hose->io_resource;
  445. void __iomem *addr;
  446. /* Check if port can be supported by that bus. We only check
  447. * the ranges of the PHB though, not the bus itself as the rules
  448. * for forwarding legacy cycles down bridges are not our problem
  449. * here. So if the host bridge supports it, we do it.
  450. */
  451. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  452. offset += port;
  453. if (!(rp->flags & IORESOURCE_IO))
  454. return -ENXIO;
  455. if (offset < rp->start || (offset + size) > rp->end)
  456. return -ENXIO;
  457. addr = hose->io_base_virt + port;
  458. /* WARNING: The generic code is idiotic. It gets passed a pointer
  459. * to what can be a 1, 2 or 4 byte quantity and always reads that
  460. * as a u32, which means that we have to correct the location of
  461. * the data read within those 32 bits for size 1 and 2
  462. */
  463. switch(size) {
  464. case 1:
  465. out_8(addr, val >> 24);
  466. return 1;
  467. case 2:
  468. if (port & 1)
  469. return -EINVAL;
  470. out_le16(addr, val >> 16);
  471. return 2;
  472. case 4:
  473. if (port & 3)
  474. return -EINVAL;
  475. out_le32(addr, val);
  476. return 4;
  477. }
  478. return -EINVAL;
  479. }
  480. /* This provides legacy IO or memory mmap access on a bus */
  481. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  482. struct vm_area_struct *vma,
  483. enum pci_mmap_state mmap_state)
  484. {
  485. struct pci_controller *hose = pci_bus_to_host(bus);
  486. resource_size_t offset =
  487. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  488. resource_size_t size = vma->vm_end - vma->vm_start;
  489. struct resource *rp;
  490. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  491. pci_domain_nr(bus), bus->number,
  492. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  493. (unsigned long long)offset,
  494. (unsigned long long)(offset + size - 1));
  495. if (mmap_state == pci_mmap_mem) {
  496. /* Hack alert !
  497. *
  498. * Because X is lame and can fail starting if it gets an error trying
  499. * to mmap legacy_mem (instead of just moving on without legacy memory
  500. * access) we fake it here by giving it anonymous memory, effectively
  501. * behaving just like /dev/zero
  502. */
  503. if ((offset + size) > hose->isa_mem_size) {
  504. printk(KERN_DEBUG
  505. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  506. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  507. if (vma->vm_flags & VM_SHARED)
  508. return shmem_zero_setup(vma);
  509. return 0;
  510. }
  511. offset += hose->isa_mem_phys;
  512. } else {
  513. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  514. unsigned long roffset = offset + io_offset;
  515. rp = &hose->io_resource;
  516. if (!(rp->flags & IORESOURCE_IO))
  517. return -ENXIO;
  518. if (roffset < rp->start || (roffset + size) > rp->end)
  519. return -ENXIO;
  520. offset += hose->io_base_phys;
  521. }
  522. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  523. vma->vm_pgoff = offset >> PAGE_SHIFT;
  524. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  525. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  526. vma->vm_end - vma->vm_start,
  527. vma->vm_page_prot);
  528. }
  529. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  530. const struct resource *rsrc,
  531. resource_size_t *start, resource_size_t *end)
  532. {
  533. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  534. resource_size_t offset = 0;
  535. if (hose == NULL)
  536. return;
  537. if (rsrc->flags & IORESOURCE_IO)
  538. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  539. /* We pass a fully fixed up address to userland for MMIO instead of
  540. * a BAR value because X is lame and expects to be able to use that
  541. * to pass to /dev/mem !
  542. *
  543. * That means that we'll have potentially 64 bits values where some
  544. * userland apps only expect 32 (like X itself since it thinks only
  545. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  546. * 32 bits CHRPs :-(
  547. *
  548. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  549. * has been fixed (and the fix spread enough), we can re-enable the
  550. * 2 lines below and pass down a BAR value to userland. In that case
  551. * we'll also have to re-enable the matching code in
  552. * __pci_mmap_make_offset().
  553. *
  554. * BenH.
  555. */
  556. #if 0
  557. else if (rsrc->flags & IORESOURCE_MEM)
  558. offset = hose->pci_mem_offset;
  559. #endif
  560. *start = rsrc->start - offset;
  561. *end = rsrc->end - offset;
  562. }
  563. /**
  564. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  565. * @hose: newly allocated pci_controller to be setup
  566. * @dev: device node of the host bridge
  567. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  568. *
  569. * This function will parse the "ranges" property of a PCI host bridge device
  570. * node and setup the resource mapping of a pci controller based on its
  571. * content.
  572. *
  573. * Life would be boring if it wasn't for a few issues that we have to deal
  574. * with here:
  575. *
  576. * - We can only cope with one IO space range and up to 3 Memory space
  577. * ranges. However, some machines (thanks Apple !) tend to split their
  578. * space into lots of small contiguous ranges. So we have to coalesce.
  579. *
  580. * - We can only cope with all memory ranges having the same offset
  581. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  582. * are setup for a large 1:1 mapping along with a small "window" which
  583. * maps PCI address 0 to some arbitrary high address of the CPU space in
  584. * order to give access to the ISA memory hole.
  585. * The way out of here that I've chosen for now is to always set the
  586. * offset based on the first resource found, then override it if we
  587. * have a different offset and the previous was set by an ISA hole.
  588. *
  589. * - Some busses have IO space not starting at 0, which causes trouble with
  590. * the way we do our IO resource renumbering. The code somewhat deals with
  591. * it for 64 bits but I would expect problems on 32 bits.
  592. *
  593. * - Some 32 bits platforms such as 4xx can have physical space larger than
  594. * 32 bits so we need to use 64 bits values for the parsing
  595. */
  596. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  597. struct device_node *dev, int primary)
  598. {
  599. const u32 *ranges;
  600. int rlen;
  601. int pna = of_n_addr_cells(dev);
  602. int np = pna + 5;
  603. int memno = 0, isa_hole = -1;
  604. u32 pci_space;
  605. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  606. unsigned long long isa_mb = 0;
  607. struct resource *res;
  608. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  609. dev->full_name, primary ? "(primary)" : "");
  610. /* Get ranges property */
  611. ranges = of_get_property(dev, "ranges", &rlen);
  612. if (ranges == NULL)
  613. return;
  614. /* Parse it */
  615. while ((rlen -= np * 4) >= 0) {
  616. /* Read next ranges element */
  617. pci_space = ranges[0];
  618. pci_addr = of_read_number(ranges + 1, 2);
  619. cpu_addr = of_translate_address(dev, ranges + 3);
  620. size = of_read_number(ranges + pna + 3, 2);
  621. ranges += np;
  622. /* If we failed translation or got a zero-sized region
  623. * (some FW try to feed us with non sensical zero sized regions
  624. * such as power3 which look like some kind of attempt at exposing
  625. * the VGA memory hole)
  626. */
  627. if (cpu_addr == OF_BAD_ADDR || size == 0)
  628. continue;
  629. /* Now consume following elements while they are contiguous */
  630. for (; rlen >= np * sizeof(u32);
  631. ranges += np, rlen -= np * 4) {
  632. if (ranges[0] != pci_space)
  633. break;
  634. pci_next = of_read_number(ranges + 1, 2);
  635. cpu_next = of_translate_address(dev, ranges + 3);
  636. if (pci_next != pci_addr + size ||
  637. cpu_next != cpu_addr + size)
  638. break;
  639. size += of_read_number(ranges + pna + 3, 2);
  640. }
  641. /* Act based on address space type */
  642. res = NULL;
  643. switch ((pci_space >> 24) & 0x3) {
  644. case 1: /* PCI IO space */
  645. printk(KERN_INFO
  646. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  647. cpu_addr, cpu_addr + size - 1, pci_addr);
  648. /* We support only one IO range */
  649. if (hose->pci_io_size) {
  650. printk(KERN_INFO
  651. " \\--> Skipped (too many) !\n");
  652. continue;
  653. }
  654. #ifdef CONFIG_PPC32
  655. /* On 32 bits, limit I/O space to 16MB */
  656. if (size > 0x01000000)
  657. size = 0x01000000;
  658. /* 32 bits needs to map IOs here */
  659. hose->io_base_virt = ioremap(cpu_addr, size);
  660. /* Expect trouble if pci_addr is not 0 */
  661. if (primary)
  662. isa_io_base =
  663. (unsigned long)hose->io_base_virt;
  664. #endif /* CONFIG_PPC32 */
  665. /* pci_io_size and io_base_phys always represent IO
  666. * space starting at 0 so we factor in pci_addr
  667. */
  668. hose->pci_io_size = pci_addr + size;
  669. hose->io_base_phys = cpu_addr - pci_addr;
  670. /* Build resource */
  671. res = &hose->io_resource;
  672. res->flags = IORESOURCE_IO;
  673. res->start = pci_addr;
  674. break;
  675. case 2: /* PCI Memory space */
  676. case 3: /* PCI 64 bits Memory space */
  677. printk(KERN_INFO
  678. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  679. cpu_addr, cpu_addr + size - 1, pci_addr,
  680. (pci_space & 0x40000000) ? "Prefetch" : "");
  681. /* We support only 3 memory ranges */
  682. if (memno >= 3) {
  683. printk(KERN_INFO
  684. " \\--> Skipped (too many) !\n");
  685. continue;
  686. }
  687. /* Handles ISA memory hole space here */
  688. if (pci_addr == 0) {
  689. isa_mb = cpu_addr;
  690. isa_hole = memno;
  691. if (primary || isa_mem_base == 0)
  692. isa_mem_base = cpu_addr;
  693. hose->isa_mem_phys = cpu_addr;
  694. hose->isa_mem_size = size;
  695. }
  696. /* Build resource */
  697. hose->mem_offset[memno] = cpu_addr - pci_addr;
  698. res = &hose->mem_resources[memno++];
  699. res->flags = IORESOURCE_MEM;
  700. if (pci_space & 0x40000000)
  701. res->flags |= IORESOURCE_PREFETCH;
  702. res->start = cpu_addr;
  703. break;
  704. }
  705. if (res != NULL) {
  706. res->name = dev->full_name;
  707. res->end = res->start + size - 1;
  708. res->parent = NULL;
  709. res->sibling = NULL;
  710. res->child = NULL;
  711. }
  712. }
  713. }
  714. /* Decide whether to display the domain number in /proc */
  715. int pci_proc_domain(struct pci_bus *bus)
  716. {
  717. struct pci_controller *hose = pci_bus_to_host(bus);
  718. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  719. return 0;
  720. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  721. return hose->global_number != 0;
  722. return 1;
  723. }
  724. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  725. {
  726. if (ppc_md.pcibios_root_bridge_prepare)
  727. return ppc_md.pcibios_root_bridge_prepare(bridge);
  728. return 0;
  729. }
  730. /* This header fixup will do the resource fixup for all devices as they are
  731. * probed, but not for bridge ranges
  732. */
  733. static void pcibios_fixup_resources(struct pci_dev *dev)
  734. {
  735. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  736. int i;
  737. if (!hose) {
  738. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  739. pci_name(dev));
  740. return;
  741. }
  742. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  743. struct resource *res = dev->resource + i;
  744. if (!res->flags)
  745. continue;
  746. /* If we're going to re-assign everything, we mark all resources
  747. * as unset (and 0-base them). In addition, we mark BARs starting
  748. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  749. * since in that case, we don't want to re-assign anything
  750. */
  751. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  752. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  753. /* Only print message if not re-assigning */
  754. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  755. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  756. "is unassigned\n",
  757. pci_name(dev), i,
  758. (unsigned long long)res->start,
  759. (unsigned long long)res->end,
  760. (unsigned int)res->flags);
  761. res->end -= res->start;
  762. res->start = 0;
  763. res->flags |= IORESOURCE_UNSET;
  764. continue;
  765. }
  766. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  767. pci_name(dev), i,
  768. (unsigned long long)res->start,\
  769. (unsigned long long)res->end,
  770. (unsigned int)res->flags);
  771. }
  772. /* Call machine specific resource fixup */
  773. if (ppc_md.pcibios_fixup_resources)
  774. ppc_md.pcibios_fixup_resources(dev);
  775. }
  776. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  777. /* This function tries to figure out if a bridge resource has been initialized
  778. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  779. * things go more smoothly when it gets it right. It should covers cases such
  780. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  781. */
  782. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  783. struct resource *res)
  784. {
  785. struct pci_controller *hose = pci_bus_to_host(bus);
  786. struct pci_dev *dev = bus->self;
  787. resource_size_t offset;
  788. struct pci_bus_region region;
  789. u16 command;
  790. int i;
  791. /* We don't do anything if PCI_PROBE_ONLY is set */
  792. if (pci_has_flag(PCI_PROBE_ONLY))
  793. return 0;
  794. /* Job is a bit different between memory and IO */
  795. if (res->flags & IORESOURCE_MEM) {
  796. pcibios_resource_to_bus(dev, &region, res);
  797. /* If the BAR is non-0 then it's probably been initialized */
  798. if (region.start != 0)
  799. return 0;
  800. /* The BAR is 0, let's check if memory decoding is enabled on
  801. * the bridge. If not, we consider it unassigned
  802. */
  803. pci_read_config_word(dev, PCI_COMMAND, &command);
  804. if ((command & PCI_COMMAND_MEMORY) == 0)
  805. return 1;
  806. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  807. * resources covers that starting address (0 then it's good enough for
  808. * us for memory space)
  809. */
  810. for (i = 0; i < 3; i++) {
  811. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  812. hose->mem_resources[i].start == hose->mem_offset[i])
  813. return 0;
  814. }
  815. /* Well, it starts at 0 and we know it will collide so we may as
  816. * well consider it as unassigned. That covers the Apple case.
  817. */
  818. return 1;
  819. } else {
  820. /* If the BAR is non-0, then we consider it assigned */
  821. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  822. if (((res->start - offset) & 0xfffffffful) != 0)
  823. return 0;
  824. /* Here, we are a bit different than memory as typically IO space
  825. * starting at low addresses -is- valid. What we do instead if that
  826. * we consider as unassigned anything that doesn't have IO enabled
  827. * in the PCI command register, and that's it.
  828. */
  829. pci_read_config_word(dev, PCI_COMMAND, &command);
  830. if (command & PCI_COMMAND_IO)
  831. return 0;
  832. /* It's starting at 0 and IO is disabled in the bridge, consider
  833. * it unassigned
  834. */
  835. return 1;
  836. }
  837. }
  838. /* Fixup resources of a PCI<->PCI bridge */
  839. static void pcibios_fixup_bridge(struct pci_bus *bus)
  840. {
  841. struct resource *res;
  842. int i;
  843. struct pci_dev *dev = bus->self;
  844. pci_bus_for_each_resource(bus, res, i) {
  845. if (!res || !res->flags)
  846. continue;
  847. if (i >= 3 && bus->self->transparent)
  848. continue;
  849. /* If we're going to reassign everything, we can
  850. * shrink the P2P resource to have size as being
  851. * of 0 in order to save space.
  852. */
  853. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  854. res->flags |= IORESOURCE_UNSET;
  855. res->start = 0;
  856. res->end = -1;
  857. continue;
  858. }
  859. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  860. pci_name(dev), i,
  861. (unsigned long long)res->start,\
  862. (unsigned long long)res->end,
  863. (unsigned int)res->flags);
  864. /* Try to detect uninitialized P2P bridge resources,
  865. * and clear them out so they get re-assigned later
  866. */
  867. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  868. res->flags = 0;
  869. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  870. }
  871. }
  872. }
  873. void pcibios_setup_bus_self(struct pci_bus *bus)
  874. {
  875. /* Fix up the bus resources for P2P bridges */
  876. if (bus->self != NULL)
  877. pcibios_fixup_bridge(bus);
  878. /* Platform specific bus fixups. This is currently only used
  879. * by fsl_pci and I'm hoping to get rid of it at some point
  880. */
  881. if (ppc_md.pcibios_fixup_bus)
  882. ppc_md.pcibios_fixup_bus(bus);
  883. /* Setup bus DMA mappings */
  884. if (ppc_md.pci_dma_bus_setup)
  885. ppc_md.pci_dma_bus_setup(bus);
  886. }
  887. void pcibios_setup_device(struct pci_dev *dev)
  888. {
  889. /* Fixup NUMA node as it may not be setup yet by the generic
  890. * code and is needed by the DMA init
  891. */
  892. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  893. /* Hook up default DMA ops */
  894. set_dma_ops(&dev->dev, pci_dma_ops);
  895. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  896. /* Additional platform DMA/iommu setup */
  897. if (ppc_md.pci_dma_dev_setup)
  898. ppc_md.pci_dma_dev_setup(dev);
  899. /* Read default IRQs and fixup if necessary */
  900. pci_read_irq_line(dev);
  901. if (ppc_md.pci_irq_fixup)
  902. ppc_md.pci_irq_fixup(dev);
  903. }
  904. void pcibios_setup_bus_devices(struct pci_bus *bus)
  905. {
  906. struct pci_dev *dev;
  907. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  908. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  909. list_for_each_entry(dev, &bus->devices, bus_list) {
  910. /* Cardbus can call us to add new devices to a bus, so ignore
  911. * those who are already fully discovered
  912. */
  913. if (dev->is_added)
  914. continue;
  915. pcibios_setup_device(dev);
  916. }
  917. }
  918. void pcibios_set_master(struct pci_dev *dev)
  919. {
  920. /* No special bus mastering setup handling */
  921. }
  922. void pcibios_fixup_bus(struct pci_bus *bus)
  923. {
  924. /* When called from the generic PCI probe, read PCI<->PCI bridge
  925. * bases. This is -not- called when generating the PCI tree from
  926. * the OF device-tree.
  927. */
  928. if (bus->self != NULL)
  929. pci_read_bridge_bases(bus);
  930. /* Now fixup the bus bus */
  931. pcibios_setup_bus_self(bus);
  932. /* Now fixup devices on that bus */
  933. pcibios_setup_bus_devices(bus);
  934. }
  935. EXPORT_SYMBOL(pcibios_fixup_bus);
  936. void pci_fixup_cardbus(struct pci_bus *bus)
  937. {
  938. /* Now fixup devices on that bus */
  939. pcibios_setup_bus_devices(bus);
  940. }
  941. static int skip_isa_ioresource_align(struct pci_dev *dev)
  942. {
  943. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  944. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  945. return 1;
  946. return 0;
  947. }
  948. /*
  949. * We need to avoid collisions with `mirrored' VGA ports
  950. * and other strange ISA hardware, so we always want the
  951. * addresses to be allocated in the 0x000-0x0ff region
  952. * modulo 0x400.
  953. *
  954. * Why? Because some silly external IO cards only decode
  955. * the low 10 bits of the IO address. The 0x00-0xff region
  956. * is reserved for motherboard devices that decode all 16
  957. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  958. * but we want to try to avoid allocating at 0x2900-0x2bff
  959. * which might have be mirrored at 0x0100-0x03ff..
  960. */
  961. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  962. resource_size_t size, resource_size_t align)
  963. {
  964. struct pci_dev *dev = data;
  965. resource_size_t start = res->start;
  966. if (res->flags & IORESOURCE_IO) {
  967. if (skip_isa_ioresource_align(dev))
  968. return start;
  969. if (start & 0x300)
  970. start = (start + 0x3ff) & ~0x3ff;
  971. }
  972. return start;
  973. }
  974. EXPORT_SYMBOL(pcibios_align_resource);
  975. /*
  976. * Reparent resource children of pr that conflict with res
  977. * under res, and make res replace those children.
  978. */
  979. static int reparent_resources(struct resource *parent,
  980. struct resource *res)
  981. {
  982. struct resource *p, **pp;
  983. struct resource **firstpp = NULL;
  984. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  985. if (p->end < res->start)
  986. continue;
  987. if (res->end < p->start)
  988. break;
  989. if (p->start < res->start || p->end > res->end)
  990. return -1; /* not completely contained */
  991. if (firstpp == NULL)
  992. firstpp = pp;
  993. }
  994. if (firstpp == NULL)
  995. return -1; /* didn't find any conflicting entries? */
  996. res->parent = parent;
  997. res->child = *firstpp;
  998. res->sibling = *pp;
  999. *firstpp = res;
  1000. *pp = NULL;
  1001. for (p = res->child; p != NULL; p = p->sibling) {
  1002. p->parent = res;
  1003. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1004. p->name,
  1005. (unsigned long long)p->start,
  1006. (unsigned long long)p->end, res->name);
  1007. }
  1008. return 0;
  1009. }
  1010. /*
  1011. * Handle resources of PCI devices. If the world were perfect, we could
  1012. * just allocate all the resource regions and do nothing more. It isn't.
  1013. * On the other hand, we cannot just re-allocate all devices, as it would
  1014. * require us to know lots of host bridge internals. So we attempt to
  1015. * keep as much of the original configuration as possible, but tweak it
  1016. * when it's found to be wrong.
  1017. *
  1018. * Known BIOS problems we have to work around:
  1019. * - I/O or memory regions not configured
  1020. * - regions configured, but not enabled in the command register
  1021. * - bogus I/O addresses above 64K used
  1022. * - expansion ROMs left enabled (this may sound harmless, but given
  1023. * the fact the PCI specs explicitly allow address decoders to be
  1024. * shared between expansion ROMs and other resource regions, it's
  1025. * at least dangerous)
  1026. *
  1027. * Our solution:
  1028. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1029. * This gives us fixed barriers on where we can allocate.
  1030. * (2) Allocate resources for all enabled devices. If there is
  1031. * a collision, just mark the resource as unallocated. Also
  1032. * disable expansion ROMs during this step.
  1033. * (3) Try to allocate resources for disabled devices. If the
  1034. * resources were assigned correctly, everything goes well,
  1035. * if they weren't, they won't disturb allocation of other
  1036. * resources.
  1037. * (4) Assign new addresses to resources which were either
  1038. * not configured at all or misconfigured. If explicitly
  1039. * requested by the user, configure expansion ROM address
  1040. * as well.
  1041. */
  1042. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1043. {
  1044. struct pci_bus *b;
  1045. int i;
  1046. struct resource *res, *pr;
  1047. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1048. pci_domain_nr(bus), bus->number);
  1049. pci_bus_for_each_resource(bus, res, i) {
  1050. if (!res || !res->flags || res->start > res->end || res->parent)
  1051. continue;
  1052. /* If the resource was left unset at this point, we clear it */
  1053. if (res->flags & IORESOURCE_UNSET)
  1054. goto clear_resource;
  1055. if (bus->parent == NULL)
  1056. pr = (res->flags & IORESOURCE_IO) ?
  1057. &ioport_resource : &iomem_resource;
  1058. else {
  1059. pr = pci_find_parent_resource(bus->self, res);
  1060. if (pr == res) {
  1061. /* this happens when the generic PCI
  1062. * code (wrongly) decides that this
  1063. * bridge is transparent -- paulus
  1064. */
  1065. continue;
  1066. }
  1067. }
  1068. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1069. "[0x%x], parent %p (%s)\n",
  1070. bus->self ? pci_name(bus->self) : "PHB",
  1071. bus->number, i,
  1072. (unsigned long long)res->start,
  1073. (unsigned long long)res->end,
  1074. (unsigned int)res->flags,
  1075. pr, (pr && pr->name) ? pr->name : "nil");
  1076. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1077. if (request_resource(pr, res) == 0)
  1078. continue;
  1079. /*
  1080. * Must be a conflict with an existing entry.
  1081. * Move that entry (or entries) under the
  1082. * bridge resource and try again.
  1083. */
  1084. if (reparent_resources(pr, res) == 0)
  1085. continue;
  1086. }
  1087. pr_warning("PCI: Cannot allocate resource region "
  1088. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1089. clear_resource:
  1090. /* The resource might be figured out when doing
  1091. * reassignment based on the resources required
  1092. * by the downstream PCI devices. Here we set
  1093. * the size of the resource to be 0 in order to
  1094. * save more space.
  1095. */
  1096. res->start = 0;
  1097. res->end = -1;
  1098. res->flags = 0;
  1099. }
  1100. list_for_each_entry(b, &bus->children, node)
  1101. pcibios_allocate_bus_resources(b);
  1102. }
  1103. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1104. {
  1105. struct resource *pr, *r = &dev->resource[idx];
  1106. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1107. pci_name(dev), idx,
  1108. (unsigned long long)r->start,
  1109. (unsigned long long)r->end,
  1110. (unsigned int)r->flags);
  1111. pr = pci_find_parent_resource(dev, r);
  1112. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1113. request_resource(pr, r) < 0) {
  1114. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1115. " of device %s, will remap\n", idx, pci_name(dev));
  1116. if (pr)
  1117. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1118. pr,
  1119. (unsigned long long)pr->start,
  1120. (unsigned long long)pr->end,
  1121. (unsigned int)pr->flags);
  1122. /* We'll assign a new address later */
  1123. r->flags |= IORESOURCE_UNSET;
  1124. r->end -= r->start;
  1125. r->start = 0;
  1126. }
  1127. }
  1128. static void __init pcibios_allocate_resources(int pass)
  1129. {
  1130. struct pci_dev *dev = NULL;
  1131. int idx, disabled;
  1132. u16 command;
  1133. struct resource *r;
  1134. for_each_pci_dev(dev) {
  1135. pci_read_config_word(dev, PCI_COMMAND, &command);
  1136. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1137. r = &dev->resource[idx];
  1138. if (r->parent) /* Already allocated */
  1139. continue;
  1140. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1141. continue; /* Not assigned at all */
  1142. /* We only allocate ROMs on pass 1 just in case they
  1143. * have been screwed up by firmware
  1144. */
  1145. if (idx == PCI_ROM_RESOURCE )
  1146. disabled = 1;
  1147. if (r->flags & IORESOURCE_IO)
  1148. disabled = !(command & PCI_COMMAND_IO);
  1149. else
  1150. disabled = !(command & PCI_COMMAND_MEMORY);
  1151. if (pass == disabled)
  1152. alloc_resource(dev, idx);
  1153. }
  1154. if (pass)
  1155. continue;
  1156. r = &dev->resource[PCI_ROM_RESOURCE];
  1157. if (r->flags) {
  1158. /* Turn the ROM off, leave the resource region,
  1159. * but keep it unregistered.
  1160. */
  1161. u32 reg;
  1162. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1163. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1164. pr_debug("PCI: Switching off ROM of %s\n",
  1165. pci_name(dev));
  1166. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1167. pci_write_config_dword(dev, dev->rom_base_reg,
  1168. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1169. }
  1170. }
  1171. }
  1172. }
  1173. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1174. {
  1175. struct pci_controller *hose = pci_bus_to_host(bus);
  1176. resource_size_t offset;
  1177. struct resource *res, *pres;
  1178. int i;
  1179. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1180. /* Check for IO */
  1181. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1182. goto no_io;
  1183. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1184. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1185. BUG_ON(res == NULL);
  1186. res->name = "Legacy IO";
  1187. res->flags = IORESOURCE_IO;
  1188. res->start = offset;
  1189. res->end = (offset + 0xfff) & 0xfffffffful;
  1190. pr_debug("Candidate legacy IO: %pR\n", res);
  1191. if (request_resource(&hose->io_resource, res)) {
  1192. printk(KERN_DEBUG
  1193. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1194. pci_domain_nr(bus), bus->number, res);
  1195. kfree(res);
  1196. }
  1197. no_io:
  1198. /* Check for memory */
  1199. for (i = 0; i < 3; i++) {
  1200. pres = &hose->mem_resources[i];
  1201. offset = hose->mem_offset[i];
  1202. if (!(pres->flags & IORESOURCE_MEM))
  1203. continue;
  1204. pr_debug("hose mem res: %pR\n", pres);
  1205. if ((pres->start - offset) <= 0xa0000 &&
  1206. (pres->end - offset) >= 0xbffff)
  1207. break;
  1208. }
  1209. if (i >= 3)
  1210. return;
  1211. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1212. BUG_ON(res == NULL);
  1213. res->name = "Legacy VGA memory";
  1214. res->flags = IORESOURCE_MEM;
  1215. res->start = 0xa0000 + offset;
  1216. res->end = 0xbffff + offset;
  1217. pr_debug("Candidate VGA memory: %pR\n", res);
  1218. if (request_resource(pres, res)) {
  1219. printk(KERN_DEBUG
  1220. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1221. pci_domain_nr(bus), bus->number, res);
  1222. kfree(res);
  1223. }
  1224. }
  1225. void __init pcibios_resource_survey(void)
  1226. {
  1227. struct pci_bus *b;
  1228. /* Allocate and assign resources */
  1229. list_for_each_entry(b, &pci_root_buses, node)
  1230. pcibios_allocate_bus_resources(b);
  1231. pcibios_allocate_resources(0);
  1232. pcibios_allocate_resources(1);
  1233. /* Before we start assigning unassigned resource, we try to reserve
  1234. * the low IO area and the VGA memory area if they intersect the
  1235. * bus available resources to avoid allocating things on top of them
  1236. */
  1237. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1238. list_for_each_entry(b, &pci_root_buses, node)
  1239. pcibios_reserve_legacy_regions(b);
  1240. }
  1241. /* Now, if the platform didn't decide to blindly trust the firmware,
  1242. * we proceed to assigning things that were left unassigned
  1243. */
  1244. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1245. pr_debug("PCI: Assigning unassigned resources...\n");
  1246. pci_assign_unassigned_resources();
  1247. }
  1248. /* Call machine dependent fixup */
  1249. if (ppc_md.pcibios_fixup)
  1250. ppc_md.pcibios_fixup();
  1251. }
  1252. /* This is used by the PCI hotplug driver to allocate resource
  1253. * of newly plugged busses. We can try to consolidate with the
  1254. * rest of the code later, for now, keep it as-is as our main
  1255. * resource allocation function doesn't deal with sub-trees yet.
  1256. */
  1257. void pcibios_claim_one_bus(struct pci_bus *bus)
  1258. {
  1259. struct pci_dev *dev;
  1260. struct pci_bus *child_bus;
  1261. list_for_each_entry(dev, &bus->devices, bus_list) {
  1262. int i;
  1263. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1264. struct resource *r = &dev->resource[i];
  1265. if (r->parent || !r->start || !r->flags)
  1266. continue;
  1267. pr_debug("PCI: Claiming %s: "
  1268. "Resource %d: %016llx..%016llx [%x]\n",
  1269. pci_name(dev), i,
  1270. (unsigned long long)r->start,
  1271. (unsigned long long)r->end,
  1272. (unsigned int)r->flags);
  1273. pci_claim_resource(dev, i);
  1274. }
  1275. }
  1276. list_for_each_entry(child_bus, &bus->children, node)
  1277. pcibios_claim_one_bus(child_bus);
  1278. }
  1279. /* pcibios_finish_adding_to_bus
  1280. *
  1281. * This is to be called by the hotplug code after devices have been
  1282. * added to a bus, this include calling it for a PHB that is just
  1283. * being added
  1284. */
  1285. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1286. {
  1287. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1288. pci_domain_nr(bus), bus->number);
  1289. /* Allocate bus and devices resources */
  1290. pcibios_allocate_bus_resources(bus);
  1291. pcibios_claim_one_bus(bus);
  1292. /* Fixup EEH */
  1293. eeh_add_device_tree_late(bus);
  1294. /* Add new devices to global lists. Register in proc, sysfs. */
  1295. pci_bus_add_devices(bus);
  1296. /* sysfs files should only be added after devices are added */
  1297. eeh_add_sysfs_files(bus);
  1298. }
  1299. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1300. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1301. {
  1302. if (ppc_md.pcibios_enable_device_hook)
  1303. if (ppc_md.pcibios_enable_device_hook(dev))
  1304. return -EINVAL;
  1305. /* avoid pcie irq fix up impact on cardbus */
  1306. if (dev->hdr_type != PCI_HEADER_TYPE_CARDBUS)
  1307. pcibios_setup_device(dev);
  1308. return pci_enable_resources(dev, mask);
  1309. }
  1310. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1311. {
  1312. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1313. }
  1314. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1315. struct list_head *resources)
  1316. {
  1317. struct resource *res;
  1318. resource_size_t offset;
  1319. int i;
  1320. /* Hookup PHB IO resource */
  1321. res = &hose->io_resource;
  1322. if (!res->flags) {
  1323. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1324. " bridge %s (domain %d)\n",
  1325. hose->dn->full_name, hose->global_number);
  1326. } else {
  1327. offset = pcibios_io_space_offset(hose);
  1328. pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
  1329. (unsigned long long)res->start,
  1330. (unsigned long long)res->end,
  1331. (unsigned long)res->flags,
  1332. (unsigned long long)offset);
  1333. pci_add_resource_offset(resources, res, offset);
  1334. }
  1335. /* Hookup PHB Memory resources */
  1336. for (i = 0; i < 3; ++i) {
  1337. res = &hose->mem_resources[i];
  1338. if (!res->flags) {
  1339. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1340. "host bridge %s (domain %d)\n",
  1341. hose->dn->full_name, hose->global_number);
  1342. continue;
  1343. }
  1344. offset = hose->mem_offset[i];
  1345. pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
  1346. (unsigned long long)res->start,
  1347. (unsigned long long)res->end,
  1348. (unsigned long)res->flags,
  1349. (unsigned long long)offset);
  1350. pci_add_resource_offset(resources, res, offset);
  1351. }
  1352. }
  1353. /*
  1354. * Null PCI config access functions, for the case when we can't
  1355. * find a hose.
  1356. */
  1357. #define NULL_PCI_OP(rw, size, type) \
  1358. static int \
  1359. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1360. { \
  1361. return PCIBIOS_DEVICE_NOT_FOUND; \
  1362. }
  1363. static int
  1364. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1365. int len, u32 *val)
  1366. {
  1367. return PCIBIOS_DEVICE_NOT_FOUND;
  1368. }
  1369. static int
  1370. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1371. int len, u32 val)
  1372. {
  1373. return PCIBIOS_DEVICE_NOT_FOUND;
  1374. }
  1375. static struct pci_ops null_pci_ops =
  1376. {
  1377. .read = null_read_config,
  1378. .write = null_write_config,
  1379. };
  1380. /*
  1381. * These functions are used early on before PCI scanning is done
  1382. * and all of the pci_dev and pci_bus structures have been created.
  1383. */
  1384. static struct pci_bus *
  1385. fake_pci_bus(struct pci_controller *hose, int busnr)
  1386. {
  1387. static struct pci_bus bus;
  1388. if (hose == 0) {
  1389. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1390. }
  1391. bus.number = busnr;
  1392. bus.sysdata = hose;
  1393. bus.ops = hose? hose->ops: &null_pci_ops;
  1394. return &bus;
  1395. }
  1396. #define EARLY_PCI_OP(rw, size, type) \
  1397. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1398. int devfn, int offset, type value) \
  1399. { \
  1400. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1401. devfn, offset, value); \
  1402. }
  1403. EARLY_PCI_OP(read, byte, u8 *)
  1404. EARLY_PCI_OP(read, word, u16 *)
  1405. EARLY_PCI_OP(read, dword, u32 *)
  1406. EARLY_PCI_OP(write, byte, u8)
  1407. EARLY_PCI_OP(write, word, u16)
  1408. EARLY_PCI_OP(write, dword, u32)
  1409. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1410. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1411. int cap)
  1412. {
  1413. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1414. }
  1415. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1416. {
  1417. struct pci_controller *hose = bus->sysdata;
  1418. return of_node_get(hose->dn);
  1419. }
  1420. /**
  1421. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1422. * @hose: Pointer to the PCI host controller instance structure
  1423. */
  1424. void pcibios_scan_phb(struct pci_controller *hose)
  1425. {
  1426. LIST_HEAD(resources);
  1427. struct pci_bus *bus;
  1428. struct device_node *node = hose->dn;
  1429. int mode;
  1430. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1431. /* Get some IO space for the new PHB */
  1432. pcibios_setup_phb_io_space(hose);
  1433. /* Wire up PHB bus resources */
  1434. pcibios_setup_phb_resources(hose, &resources);
  1435. hose->busn.start = hose->first_busno;
  1436. hose->busn.end = hose->last_busno;
  1437. hose->busn.flags = IORESOURCE_BUS;
  1438. pci_add_resource(&resources, &hose->busn);
  1439. /* Create an empty bus for the toplevel */
  1440. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1441. hose->ops, hose, &resources);
  1442. if (bus == NULL) {
  1443. pr_err("Failed to create bus for PCI domain %04x\n",
  1444. hose->global_number);
  1445. pci_free_resource_list(&resources);
  1446. return;
  1447. }
  1448. hose->bus = bus;
  1449. /* Get probe mode and perform scan */
  1450. mode = PCI_PROBE_NORMAL;
  1451. if (node && ppc_md.pci_probe_mode)
  1452. mode = ppc_md.pci_probe_mode(bus);
  1453. pr_debug(" probe mode: %d\n", mode);
  1454. if (mode == PCI_PROBE_DEVTREE)
  1455. of_scan_bus(node, bus);
  1456. if (mode == PCI_PROBE_NORMAL) {
  1457. pci_bus_update_busn_res_end(bus, 255);
  1458. hose->last_busno = pci_scan_child_bus(bus);
  1459. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1460. }
  1461. /* Platform gets a chance to do some global fixups before
  1462. * we proceed to resource allocation
  1463. */
  1464. if (ppc_md.pcibios_fixup_phb)
  1465. ppc_md.pcibios_fixup_phb(hose);
  1466. /* Configure PCI Express settings */
  1467. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1468. struct pci_bus *child;
  1469. list_for_each_entry(child, &bus->children, node) {
  1470. struct pci_dev *self = child->self;
  1471. if (!self)
  1472. continue;
  1473. pcie_bus_configure_settings(child, self->pcie_mpss);
  1474. }
  1475. }
  1476. }
  1477. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1478. {
  1479. int i, class = dev->class >> 8;
  1480. /* When configured as agent, programing interface = 1 */
  1481. int prog_if = dev->class & 0xf;
  1482. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1483. class == PCI_CLASS_BRIDGE_OTHER) &&
  1484. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1485. (prog_if == 0) &&
  1486. (dev->bus->parent == NULL)) {
  1487. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1488. dev->resource[i].start = 0;
  1489. dev->resource[i].end = 0;
  1490. dev->resource[i].flags = 0;
  1491. }
  1492. }
  1493. }
  1494. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1495. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1496. static void fixup_vga(struct pci_dev *pdev)
  1497. {
  1498. u16 cmd;
  1499. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1500. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1501. vga_set_default_device(pdev);
  1502. }
  1503. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1504. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);