irq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Derived from arch/i386/kernel/irq.c
  3. * Copyright (C) 1992 Linus Torvalds
  4. * Adapted from arch/i386 by Gary Thomas
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Updated and modified by Cort Dougan <cort@fsmlabs.com>
  7. * Copyright (C) 1996-2001 Cort Dougan
  8. * Adapted for Power Macintosh by Paul Mackerras
  9. * Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. *
  16. * This file contains the code used by various IRQ handling routines:
  17. * asking for different IRQ's should be done through these routines
  18. * instead of just grabbing them. Thus setups with different IRQ numbers
  19. * shouldn't result in any weird surprises, and installing new handlers
  20. * should be easier.
  21. *
  22. * The MPC8xx has an interrupt mask in the SIU. If a bit is set, the
  23. * interrupt is _enabled_. As expected, IRQ0 is bit 0 in the 32-bit
  24. * mask register (of which only 16 are defined), hence the weird shifting
  25. * and complement of the cached_irq_mask. I want to be able to stuff
  26. * this right into the SIU SMASK register.
  27. * Many of the prep/chrp functions are conditional compiled on CONFIG_8xx
  28. * to reduce code space and undefined function references.
  29. */
  30. #undef DEBUG
  31. #include <linux/export.h>
  32. #include <linux/threads.h>
  33. #include <linux/kernel_stat.h>
  34. #include <linux/signal.h>
  35. #include <linux/sched.h>
  36. #include <linux/ptrace.h>
  37. #include <linux/ioport.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/timex.h>
  40. #include <linux/init.h>
  41. #include <linux/slab.h>
  42. #include <linux/delay.h>
  43. #include <linux/irq.h>
  44. #include <linux/seq_file.h>
  45. #include <linux/cpumask.h>
  46. #include <linux/profile.h>
  47. #include <linux/bitops.h>
  48. #include <linux/list.h>
  49. #include <linux/radix-tree.h>
  50. #include <linux/mutex.h>
  51. #include <linux/bootmem.h>
  52. #include <linux/pci.h>
  53. #include <linux/debugfs.h>
  54. #include <linux/of.h>
  55. #include <linux/of_irq.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/io.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/irq.h>
  60. #include <asm/cache.h>
  61. #include <asm/prom.h>
  62. #include <asm/ptrace.h>
  63. #include <asm/machdep.h>
  64. #include <asm/udbg.h>
  65. #include <asm/smp.h>
  66. #include <asm/debug.h>
  67. #ifdef CONFIG_PPC64
  68. #include <asm/paca.h>
  69. #include <asm/firmware.h>
  70. #include <asm/lv1call.h>
  71. #endif
  72. #define CREATE_TRACE_POINTS
  73. #include <asm/trace.h>
  74. DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
  75. EXPORT_PER_CPU_SYMBOL(irq_stat);
  76. int __irq_offset_value;
  77. #ifdef CONFIG_PPC32
  78. EXPORT_SYMBOL(__irq_offset_value);
  79. atomic_t ppc_n_lost_interrupts;
  80. #ifdef CONFIG_TAU_INT
  81. extern int tau_initialized;
  82. extern int tau_interrupts(int);
  83. #endif
  84. #endif /* CONFIG_PPC32 */
  85. #ifdef CONFIG_PPC64
  86. int distribute_irqs = 1;
  87. static inline notrace unsigned long get_irq_happened(void)
  88. {
  89. unsigned long happened;
  90. __asm__ __volatile__("lbz %0,%1(13)"
  91. : "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened)));
  92. return happened;
  93. }
  94. static inline notrace void set_soft_enabled(unsigned long enable)
  95. {
  96. __asm__ __volatile__("stb %0,%1(13)"
  97. : : "r" (enable), "i" (offsetof(struct paca_struct, soft_enabled)));
  98. }
  99. static inline notrace int decrementer_check_overflow(void)
  100. {
  101. u64 now = get_tb_or_rtc();
  102. u64 *next_tb = &__get_cpu_var(decrementers_next_tb);
  103. if (now >= *next_tb)
  104. set_dec(1);
  105. return now >= *next_tb;
  106. }
  107. /* This is called whenever we are re-enabling interrupts
  108. * and returns either 0 (nothing to do) or 500/900/280/a00/e80 if
  109. * there's an EE, DEC or DBELL to generate.
  110. *
  111. * This is called in two contexts: From arch_local_irq_restore()
  112. * before soft-enabling interrupts, and from the exception exit
  113. * path when returning from an interrupt from a soft-disabled to
  114. * a soft enabled context. In both case we have interrupts hard
  115. * disabled.
  116. *
  117. * We take care of only clearing the bits we handled in the
  118. * PACA irq_happened field since we can only re-emit one at a
  119. * time and we don't want to "lose" one.
  120. */
  121. notrace unsigned int __check_irq_replay(void)
  122. {
  123. /*
  124. * We use local_paca rather than get_paca() to avoid all
  125. * the debug_smp_processor_id() business in this low level
  126. * function
  127. */
  128. unsigned char happened = local_paca->irq_happened;
  129. /* Clear bit 0 which we wouldn't clear otherwise */
  130. local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
  131. /*
  132. * Force the delivery of pending soft-disabled interrupts on PS3.
  133. * Any HV call will have this side effect.
  134. */
  135. if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
  136. u64 tmp, tmp2;
  137. lv1_get_version_info(&tmp, &tmp2);
  138. }
  139. /*
  140. * We may have missed a decrementer interrupt. We check the
  141. * decrementer itself rather than the paca irq_happened field
  142. * in case we also had a rollover while hard disabled
  143. */
  144. local_paca->irq_happened &= ~PACA_IRQ_DEC;
  145. if (decrementer_check_overflow())
  146. return 0x900;
  147. /* Finally check if an external interrupt happened */
  148. local_paca->irq_happened &= ~PACA_IRQ_EE;
  149. if (happened & PACA_IRQ_EE)
  150. return 0x500;
  151. #ifdef CONFIG_PPC_BOOK3E
  152. /* Finally check if an EPR external interrupt happened
  153. * this bit is typically set if we need to handle another
  154. * "edge" interrupt from within the MPIC "EPR" handler
  155. */
  156. local_paca->irq_happened &= ~PACA_IRQ_EE_EDGE;
  157. if (happened & PACA_IRQ_EE_EDGE)
  158. return 0x500;
  159. local_paca->irq_happened &= ~PACA_IRQ_DBELL;
  160. if (happened & PACA_IRQ_DBELL)
  161. return 0x280;
  162. #else
  163. local_paca->irq_happened &= ~PACA_IRQ_DBELL;
  164. if (happened & PACA_IRQ_DBELL) {
  165. if (cpu_has_feature(CPU_FTR_HVMODE))
  166. return 0xe80;
  167. return 0xa00;
  168. }
  169. #endif /* CONFIG_PPC_BOOK3E */
  170. /* There should be nothing left ! */
  171. BUG_ON(local_paca->irq_happened != 0);
  172. return 0;
  173. }
  174. notrace void arch_local_irq_restore(unsigned long en)
  175. {
  176. unsigned char irq_happened;
  177. unsigned int replay;
  178. /* Write the new soft-enabled value */
  179. set_soft_enabled(en);
  180. if (!en)
  181. return;
  182. /*
  183. * From this point onward, we can take interrupts, preempt,
  184. * etc... unless we got hard-disabled. We check if an event
  185. * happened. If none happened, we know we can just return.
  186. *
  187. * We may have preempted before the check below, in which case
  188. * we are checking the "new" CPU instead of the old one. This
  189. * is only a problem if an event happened on the "old" CPU.
  190. *
  191. * External interrupt events will have caused interrupts to
  192. * be hard-disabled, so there is no problem, we
  193. * cannot have preempted.
  194. */
  195. irq_happened = get_irq_happened();
  196. if (!irq_happened)
  197. return;
  198. /*
  199. * We need to hard disable to get a trusted value from
  200. * __check_irq_replay(). We also need to soft-disable
  201. * again to avoid warnings in there due to the use of
  202. * per-cpu variables.
  203. *
  204. * We know that if the value in irq_happened is exactly 0x01
  205. * then we are already hard disabled (there are other less
  206. * common cases that we'll ignore for now), so we skip the
  207. * (expensive) mtmsrd.
  208. */
  209. if (unlikely(irq_happened != PACA_IRQ_HARD_DIS))
  210. __hard_irq_disable();
  211. #ifdef CONFIG_TRACE_IRQFLAGS
  212. else {
  213. /*
  214. * We should already be hard disabled here. We had bugs
  215. * where that wasn't the case so let's dbl check it and
  216. * warn if we are wrong. Only do that when IRQ tracing
  217. * is enabled as mfmsr() can be costly.
  218. */
  219. if (WARN_ON(mfmsr() & MSR_EE))
  220. __hard_irq_disable();
  221. }
  222. #endif /* CONFIG_TRACE_IRQFLAG */
  223. set_soft_enabled(0);
  224. /*
  225. * Check if anything needs to be re-emitted. We haven't
  226. * soft-enabled yet to avoid warnings in decrementer_check_overflow
  227. * accessing per-cpu variables
  228. */
  229. replay = __check_irq_replay();
  230. /* We can soft-enable now */
  231. set_soft_enabled(1);
  232. /*
  233. * And replay if we have to. This will return with interrupts
  234. * hard-enabled.
  235. */
  236. if (replay) {
  237. __replay_interrupt(replay);
  238. return;
  239. }
  240. /* Finally, let's ensure we are hard enabled */
  241. __hard_irq_enable();
  242. }
  243. EXPORT_SYMBOL(arch_local_irq_restore);
  244. /*
  245. * This is specifically called by assembly code to re-enable interrupts
  246. * if they are currently disabled. This is typically called before
  247. * schedule() or do_signal() when returning to userspace. We do it
  248. * in C to avoid the burden of dealing with lockdep etc...
  249. *
  250. * NOTE: This is called with interrupts hard disabled but not marked
  251. * as such in paca->irq_happened, so we need to resync this.
  252. */
  253. void notrace restore_interrupts(void)
  254. {
  255. if (irqs_disabled()) {
  256. local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
  257. local_irq_enable();
  258. } else
  259. __hard_irq_enable();
  260. }
  261. /*
  262. * This is a helper to use when about to go into idle low-power
  263. * when the latter has the side effect of re-enabling interrupts
  264. * (such as calling H_CEDE under pHyp).
  265. *
  266. * You call this function with interrupts soft-disabled (this is
  267. * already the case when ppc_md.power_save is called). The function
  268. * will return whether to enter power save or just return.
  269. *
  270. * In the former case, it will have notified lockdep of interrupts
  271. * being re-enabled and generally sanitized the lazy irq state,
  272. * and in the latter case it will leave with interrupts hard
  273. * disabled and marked as such, so the local_irq_enable() call
  274. * in cpu_idle() will properly re-enable everything.
  275. */
  276. bool prep_irq_for_idle(void)
  277. {
  278. /*
  279. * First we need to hard disable to ensure no interrupt
  280. * occurs before we effectively enter the low power state
  281. */
  282. hard_irq_disable();
  283. /*
  284. * If anything happened while we were soft-disabled,
  285. * we return now and do not enter the low power state.
  286. */
  287. if (lazy_irq_pending())
  288. return false;
  289. /* Tell lockdep we are about to re-enable */
  290. trace_hardirqs_on();
  291. /*
  292. * Mark interrupts as soft-enabled and clear the
  293. * PACA_IRQ_HARD_DIS from the pending mask since we
  294. * are about to hard enable as well as a side effect
  295. * of entering the low power state.
  296. */
  297. local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
  298. local_paca->soft_enabled = 1;
  299. /* Tell the caller to enter the low power state */
  300. return true;
  301. }
  302. #endif /* CONFIG_PPC64 */
  303. int arch_show_interrupts(struct seq_file *p, int prec)
  304. {
  305. int j;
  306. #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT)
  307. if (tau_initialized) {
  308. seq_printf(p, "%*s: ", prec, "TAU");
  309. for_each_online_cpu(j)
  310. seq_printf(p, "%10u ", tau_interrupts(j));
  311. seq_puts(p, " PowerPC Thermal Assist (cpu temp)\n");
  312. }
  313. #endif /* CONFIG_PPC32 && CONFIG_TAU_INT */
  314. seq_printf(p, "%*s: ", prec, "LOC");
  315. for_each_online_cpu(j)
  316. seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs);
  317. seq_printf(p, " Local timer interrupts\n");
  318. seq_printf(p, "%*s: ", prec, "SPU");
  319. for_each_online_cpu(j)
  320. seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs);
  321. seq_printf(p, " Spurious interrupts\n");
  322. seq_printf(p, "%*s: ", prec, "CNT");
  323. for_each_online_cpu(j)
  324. seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs);
  325. seq_printf(p, " Performance monitoring interrupts\n");
  326. seq_printf(p, "%*s: ", prec, "MCE");
  327. for_each_online_cpu(j)
  328. seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions);
  329. seq_printf(p, " Machine check exceptions\n");
  330. #ifdef CONFIG_PPC_DOORBELL
  331. if (cpu_has_feature(CPU_FTR_DBELL)) {
  332. seq_printf(p, "%*s: ", prec, "DBL");
  333. for_each_online_cpu(j)
  334. seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs);
  335. seq_printf(p, " Doorbell interrupts\n");
  336. }
  337. #endif
  338. return 0;
  339. }
  340. /*
  341. * /proc/stat helpers
  342. */
  343. u64 arch_irq_stat_cpu(unsigned int cpu)
  344. {
  345. u64 sum = per_cpu(irq_stat, cpu).timer_irqs;
  346. sum += per_cpu(irq_stat, cpu).pmu_irqs;
  347. sum += per_cpu(irq_stat, cpu).mce_exceptions;
  348. sum += per_cpu(irq_stat, cpu).spurious_irqs;
  349. #ifdef CONFIG_PPC_DOORBELL
  350. sum += per_cpu(irq_stat, cpu).doorbell_irqs;
  351. #endif
  352. return sum;
  353. }
  354. #ifdef CONFIG_HOTPLUG_CPU
  355. void migrate_irqs(void)
  356. {
  357. struct irq_desc *desc;
  358. unsigned int irq;
  359. static int warned;
  360. cpumask_var_t mask;
  361. const struct cpumask *map = cpu_online_mask;
  362. alloc_cpumask_var(&mask, GFP_KERNEL);
  363. for_each_irq_desc(irq, desc) {
  364. struct irq_data *data;
  365. struct irq_chip *chip;
  366. data = irq_desc_get_irq_data(desc);
  367. if (irqd_is_per_cpu(data))
  368. continue;
  369. chip = irq_data_get_irq_chip(data);
  370. cpumask_and(mask, data->affinity, map);
  371. if (cpumask_any(mask) >= nr_cpu_ids) {
  372. printk("Breaking affinity for irq %i\n", irq);
  373. cpumask_copy(mask, map);
  374. }
  375. if (chip->irq_set_affinity)
  376. chip->irq_set_affinity(data, mask, true);
  377. else if (desc->action && !(warned++))
  378. printk("Cannot set affinity for irq %i\n", irq);
  379. }
  380. free_cpumask_var(mask);
  381. local_irq_enable();
  382. mdelay(1);
  383. local_irq_disable();
  384. }
  385. #endif
  386. static inline void handle_one_irq(unsigned int irq)
  387. {
  388. struct thread_info *curtp, *irqtp;
  389. unsigned long saved_sp_limit;
  390. struct irq_desc *desc;
  391. desc = irq_to_desc(irq);
  392. if (!desc)
  393. return;
  394. /* Switch to the irq stack to handle this */
  395. curtp = current_thread_info();
  396. irqtp = hardirq_ctx[smp_processor_id()];
  397. if (curtp == irqtp) {
  398. /* We're already on the irq stack, just handle it */
  399. desc->handle_irq(irq, desc);
  400. return;
  401. }
  402. saved_sp_limit = current->thread.ksp_limit;
  403. irqtp->task = curtp->task;
  404. irqtp->flags = 0;
  405. /* Copy the softirq bits in preempt_count so that the
  406. * softirq checks work in the hardirq context. */
  407. irqtp->preempt_count = (irqtp->preempt_count & ~SOFTIRQ_MASK) |
  408. (curtp->preempt_count & SOFTIRQ_MASK);
  409. current->thread.ksp_limit = (unsigned long)irqtp +
  410. _ALIGN_UP(sizeof(struct thread_info), 16);
  411. call_handle_irq(irq, desc, irqtp, desc->handle_irq);
  412. current->thread.ksp_limit = saved_sp_limit;
  413. irqtp->task = NULL;
  414. /* Set any flag that may have been set on the
  415. * alternate stack
  416. */
  417. if (irqtp->flags)
  418. set_bits(irqtp->flags, &curtp->flags);
  419. }
  420. static inline void check_stack_overflow(void)
  421. {
  422. #ifdef CONFIG_DEBUG_STACKOVERFLOW
  423. long sp;
  424. sp = __get_SP() & (THREAD_SIZE-1);
  425. /* check for stack overflow: is there less than 2KB free? */
  426. if (unlikely(sp < (sizeof(struct thread_info) + 2048))) {
  427. printk("do_IRQ: stack overflow: %ld\n",
  428. sp - sizeof(struct thread_info));
  429. dump_stack();
  430. }
  431. #endif
  432. }
  433. void do_IRQ(struct pt_regs *regs)
  434. {
  435. struct pt_regs *old_regs = set_irq_regs(regs);
  436. unsigned int irq;
  437. irq_enter();
  438. trace_irq_entry(regs);
  439. check_stack_overflow();
  440. /*
  441. * Query the platform PIC for the interrupt & ack it.
  442. *
  443. * This will typically lower the interrupt line to the CPU
  444. */
  445. irq = ppc_md.get_irq();
  446. /* We can hard enable interrupts now */
  447. may_hard_irq_enable();
  448. /* And finally process it */
  449. if (irq != NO_IRQ)
  450. handle_one_irq(irq);
  451. else
  452. __get_cpu_var(irq_stat).spurious_irqs++;
  453. trace_irq_exit(regs);
  454. irq_exit();
  455. set_irq_regs(old_regs);
  456. }
  457. void __init init_IRQ(void)
  458. {
  459. if (ppc_md.init_IRQ)
  460. ppc_md.init_IRQ();
  461. exc_lvl_ctx_init();
  462. irq_ctx_init();
  463. }
  464. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  465. struct thread_info *critirq_ctx[NR_CPUS] __read_mostly;
  466. struct thread_info *dbgirq_ctx[NR_CPUS] __read_mostly;
  467. struct thread_info *mcheckirq_ctx[NR_CPUS] __read_mostly;
  468. void exc_lvl_ctx_init(void)
  469. {
  470. struct thread_info *tp;
  471. int i, cpu_nr;
  472. for_each_possible_cpu(i) {
  473. #ifdef CONFIG_PPC64
  474. cpu_nr = i;
  475. #else
  476. cpu_nr = get_hard_smp_processor_id(i);
  477. #endif
  478. memset((void *)critirq_ctx[cpu_nr], 0, THREAD_SIZE);
  479. tp = critirq_ctx[cpu_nr];
  480. tp->cpu = cpu_nr;
  481. tp->preempt_count = 0;
  482. #ifdef CONFIG_BOOKE
  483. memset((void *)dbgirq_ctx[cpu_nr], 0, THREAD_SIZE);
  484. tp = dbgirq_ctx[cpu_nr];
  485. tp->cpu = cpu_nr;
  486. tp->preempt_count = 0;
  487. memset((void *)mcheckirq_ctx[cpu_nr], 0, THREAD_SIZE);
  488. tp = mcheckirq_ctx[cpu_nr];
  489. tp->cpu = cpu_nr;
  490. tp->preempt_count = HARDIRQ_OFFSET;
  491. #endif
  492. }
  493. }
  494. #endif
  495. struct thread_info *softirq_ctx[NR_CPUS] __read_mostly;
  496. struct thread_info *hardirq_ctx[NR_CPUS] __read_mostly;
  497. void irq_ctx_init(void)
  498. {
  499. struct thread_info *tp;
  500. int i;
  501. for_each_possible_cpu(i) {
  502. memset((void *)softirq_ctx[i], 0, THREAD_SIZE);
  503. tp = softirq_ctx[i];
  504. tp->cpu = i;
  505. tp->preempt_count = 0;
  506. memset((void *)hardirq_ctx[i], 0, THREAD_SIZE);
  507. tp = hardirq_ctx[i];
  508. tp->cpu = i;
  509. tp->preempt_count = HARDIRQ_OFFSET;
  510. }
  511. }
  512. static inline void do_softirq_onstack(void)
  513. {
  514. struct thread_info *curtp, *irqtp;
  515. unsigned long saved_sp_limit = current->thread.ksp_limit;
  516. curtp = current_thread_info();
  517. irqtp = softirq_ctx[smp_processor_id()];
  518. irqtp->task = curtp->task;
  519. irqtp->flags = 0;
  520. current->thread.ksp_limit = (unsigned long)irqtp +
  521. _ALIGN_UP(sizeof(struct thread_info), 16);
  522. call_do_softirq(irqtp);
  523. current->thread.ksp_limit = saved_sp_limit;
  524. irqtp->task = NULL;
  525. /* Set any flag that may have been set on the
  526. * alternate stack
  527. */
  528. if (irqtp->flags)
  529. set_bits(irqtp->flags, &curtp->flags);
  530. }
  531. void do_softirq(void)
  532. {
  533. unsigned long flags;
  534. if (in_interrupt())
  535. return;
  536. local_irq_save(flags);
  537. if (local_softirq_pending())
  538. do_softirq_onstack();
  539. local_irq_restore(flags);
  540. }
  541. irq_hw_number_t virq_to_hw(unsigned int virq)
  542. {
  543. struct irq_data *irq_data = irq_get_irq_data(virq);
  544. return WARN_ON(!irq_data) ? 0 : irq_data->hwirq;
  545. }
  546. EXPORT_SYMBOL_GPL(virq_to_hw);
  547. #ifdef CONFIG_SMP
  548. int irq_choose_cpu(const struct cpumask *mask)
  549. {
  550. int cpuid;
  551. if (cpumask_equal(mask, cpu_online_mask)) {
  552. static int irq_rover;
  553. static DEFINE_RAW_SPINLOCK(irq_rover_lock);
  554. unsigned long flags;
  555. /* Round-robin distribution... */
  556. do_round_robin:
  557. raw_spin_lock_irqsave(&irq_rover_lock, flags);
  558. irq_rover = cpumask_next(irq_rover, cpu_online_mask);
  559. if (irq_rover >= nr_cpu_ids)
  560. irq_rover = cpumask_first(cpu_online_mask);
  561. cpuid = irq_rover;
  562. raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
  563. } else {
  564. cpuid = cpumask_first_and(mask, cpu_online_mask);
  565. if (cpuid >= nr_cpu_ids)
  566. goto do_round_robin;
  567. }
  568. return get_hard_smp_processor_id(cpuid);
  569. }
  570. #else
  571. int irq_choose_cpu(const struct cpumask *mask)
  572. {
  573. return hard_smp_processor_id();
  574. }
  575. #endif
  576. int arch_early_irq_init(void)
  577. {
  578. return 0;
  579. }
  580. #ifdef CONFIG_PPC64
  581. static int __init setup_noirqdistrib(char *str)
  582. {
  583. distribute_irqs = 0;
  584. return 1;
  585. }
  586. __setup("noirqdistrib", setup_noirqdistrib);
  587. #endif /* CONFIG_PPC64 */