exceptions-64s.S 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556
  1. /*
  2. * This file contains the 64-bit "server" PowerPC variant
  3. * of the low level exception handling including exception
  4. * vectors, exception return, part of the slb and stab
  5. * handling and other fixed offset specific things.
  6. *
  7. * This file is meant to be #included from head_64.S due to
  8. * position dependent assembly.
  9. *
  10. * Most of this originates from head_64.S and thus has the same
  11. * copyright history.
  12. *
  13. */
  14. #include <asm/hw_irq.h>
  15. #include <asm/exception-64s.h>
  16. #include <asm/ptrace.h>
  17. /*
  18. * We layout physical memory as follows:
  19. * 0x0000 - 0x00ff : Secondary processor spin code
  20. * 0x0100 - 0x17ff : pSeries Interrupt prologs
  21. * 0x1800 - 0x4000 : interrupt support common interrupt prologs
  22. * 0x4000 - 0x5fff : pSeries interrupts with IR=1,DR=1
  23. * 0x6000 - 0x6fff : more interrupt support including for IR=1,DR=1
  24. * 0x7000 - 0x7fff : FWNMI data area
  25. * 0x8000 - 0x8fff : Initial (CPU0) segment table
  26. * 0x9000 - : Early init and support code
  27. */
  28. /* Syscall routine is used twice, in reloc-off and reloc-on paths */
  29. #define SYSCALL_PSERIES_1 \
  30. BEGIN_FTR_SECTION \
  31. cmpdi r0,0x1ebe ; \
  32. beq- 1f ; \
  33. END_FTR_SECTION_IFSET(CPU_FTR_REAL_LE) \
  34. mr r9,r13 ; \
  35. GET_PACA(r13) ; \
  36. mfspr r11,SPRN_SRR0 ; \
  37. 0:
  38. #define SYSCALL_PSERIES_2_RFID \
  39. mfspr r12,SPRN_SRR1 ; \
  40. ld r10,PACAKBASE(r13) ; \
  41. LOAD_HANDLER(r10, system_call_entry) ; \
  42. mtspr SPRN_SRR0,r10 ; \
  43. ld r10,PACAKMSR(r13) ; \
  44. mtspr SPRN_SRR1,r10 ; \
  45. rfid ; \
  46. b . ; /* prevent speculative execution */
  47. #define SYSCALL_PSERIES_3 \
  48. /* Fast LE/BE switch system call */ \
  49. 1: mfspr r12,SPRN_SRR1 ; \
  50. xori r12,r12,MSR_LE ; \
  51. mtspr SPRN_SRR1,r12 ; \
  52. rfid ; /* return to userspace */ \
  53. b . ; \
  54. 2: mfspr r12,SPRN_SRR1 ; \
  55. andi. r12,r12,MSR_PR ; \
  56. bne 0b ; \
  57. mtspr SPRN_SRR0,r3 ; \
  58. mtspr SPRN_SRR1,r4 ; \
  59. mtspr SPRN_SDR1,r5 ; \
  60. rfid ; \
  61. b . ; /* prevent speculative execution */
  62. #if defined(CONFIG_RELOCATABLE)
  63. /*
  64. * We can't branch directly; in the direct case we use LR
  65. * and system_call_entry restores LR. (We thus need to move
  66. * LR to r10 in the RFID case too.)
  67. */
  68. #define SYSCALL_PSERIES_2_DIRECT \
  69. mflr r10 ; \
  70. ld r12,PACAKBASE(r13) ; \
  71. LOAD_HANDLER(r12, system_call_entry_direct) ; \
  72. mtctr r12 ; \
  73. mfspr r12,SPRN_SRR1 ; \
  74. /* Re-use of r13... No spare regs to do this */ \
  75. li r13,MSR_RI ; \
  76. mtmsrd r13,1 ; \
  77. GET_PACA(r13) ; /* get r13 back */ \
  78. bctr ;
  79. #else
  80. /* We can branch directly */
  81. #define SYSCALL_PSERIES_2_DIRECT \
  82. mfspr r12,SPRN_SRR1 ; \
  83. li r10,MSR_RI ; \
  84. mtmsrd r10,1 ; /* Set RI (EE=0) */ \
  85. b system_call_entry_direct ;
  86. #endif
  87. /*
  88. * This is the start of the interrupt handlers for pSeries
  89. * This code runs with relocation off.
  90. * Code from here to __end_interrupts gets copied down to real
  91. * address 0x100 when we are running a relocatable kernel.
  92. * Therefore any relative branches in this section must only
  93. * branch to labels in this section.
  94. */
  95. . = 0x100
  96. .globl __start_interrupts
  97. __start_interrupts:
  98. .globl system_reset_pSeries;
  99. system_reset_pSeries:
  100. HMT_MEDIUM_PPR_DISCARD
  101. SET_SCRATCH0(r13)
  102. #ifdef CONFIG_PPC_P7_NAP
  103. BEGIN_FTR_SECTION
  104. /* Running native on arch 2.06 or later, check if we are
  105. * waking up from nap. We only handle no state loss and
  106. * supervisor state loss. We do -not- handle hypervisor
  107. * state loss at this time.
  108. */
  109. mfspr r13,SPRN_SRR1
  110. rlwinm. r13,r13,47-31,30,31
  111. beq 9f
  112. /* waking up from powersave (nap) state */
  113. cmpwi cr1,r13,2
  114. /* Total loss of HV state is fatal, we could try to use the
  115. * PIR to locate a PACA, then use an emergency stack etc...
  116. * but for now, let's just stay stuck here
  117. */
  118. bgt cr1,.
  119. GET_PACA(r13)
  120. #ifdef CONFIG_KVM_BOOK3S_64_HV
  121. li r0,KVM_HWTHREAD_IN_KERNEL
  122. stb r0,HSTATE_HWTHREAD_STATE(r13)
  123. /* Order setting hwthread_state vs. testing hwthread_req */
  124. sync
  125. lbz r0,HSTATE_HWTHREAD_REQ(r13)
  126. cmpwi r0,0
  127. beq 1f
  128. b kvm_start_guest
  129. 1:
  130. #endif
  131. beq cr1,2f
  132. b .power7_wakeup_noloss
  133. 2: b .power7_wakeup_loss
  134. 9:
  135. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
  136. #endif /* CONFIG_PPC_P7_NAP */
  137. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
  138. NOTEST, 0x100)
  139. . = 0x200
  140. machine_check_pSeries_1:
  141. /* This is moved out of line as it can be patched by FW, but
  142. * some code path might still want to branch into the original
  143. * vector
  144. */
  145. HMT_MEDIUM_PPR_DISCARD
  146. SET_SCRATCH0(r13) /* save r13 */
  147. EXCEPTION_PROLOG_0(PACA_EXMC)
  148. b machine_check_pSeries_0
  149. . = 0x300
  150. .globl data_access_pSeries
  151. data_access_pSeries:
  152. HMT_MEDIUM_PPR_DISCARD
  153. SET_SCRATCH0(r13)
  154. BEGIN_FTR_SECTION
  155. b data_access_check_stab
  156. data_access_not_stab:
  157. END_MMU_FTR_SECTION_IFCLR(MMU_FTR_SLB)
  158. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common, EXC_STD,
  159. KVMTEST, 0x300)
  160. . = 0x380
  161. .globl data_access_slb_pSeries
  162. data_access_slb_pSeries:
  163. HMT_MEDIUM_PPR_DISCARD
  164. SET_SCRATCH0(r13)
  165. EXCEPTION_PROLOG_0(PACA_EXSLB)
  166. EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST, 0x380)
  167. std r3,PACA_EXSLB+EX_R3(r13)
  168. mfspr r3,SPRN_DAR
  169. #ifdef __DISABLED__
  170. /* Keep that around for when we re-implement dynamic VSIDs */
  171. cmpdi r3,0
  172. bge slb_miss_user_pseries
  173. #endif /* __DISABLED__ */
  174. mfspr r12,SPRN_SRR1
  175. #ifndef CONFIG_RELOCATABLE
  176. b .slb_miss_realmode
  177. #else
  178. /*
  179. * We can't just use a direct branch to .slb_miss_realmode
  180. * because the distance from here to there depends on where
  181. * the kernel ends up being put.
  182. */
  183. mfctr r11
  184. ld r10,PACAKBASE(r13)
  185. LOAD_HANDLER(r10, .slb_miss_realmode)
  186. mtctr r10
  187. bctr
  188. #endif
  189. STD_EXCEPTION_PSERIES(0x400, 0x400, instruction_access)
  190. . = 0x480
  191. .globl instruction_access_slb_pSeries
  192. instruction_access_slb_pSeries:
  193. HMT_MEDIUM_PPR_DISCARD
  194. SET_SCRATCH0(r13)
  195. EXCEPTION_PROLOG_0(PACA_EXSLB)
  196. EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST_PR, 0x480)
  197. std r3,PACA_EXSLB+EX_R3(r13)
  198. mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */
  199. #ifdef __DISABLED__
  200. /* Keep that around for when we re-implement dynamic VSIDs */
  201. cmpdi r3,0
  202. bge slb_miss_user_pseries
  203. #endif /* __DISABLED__ */
  204. mfspr r12,SPRN_SRR1
  205. #ifndef CONFIG_RELOCATABLE
  206. b .slb_miss_realmode
  207. #else
  208. mfctr r11
  209. ld r10,PACAKBASE(r13)
  210. LOAD_HANDLER(r10, .slb_miss_realmode)
  211. mtctr r10
  212. bctr
  213. #endif
  214. /* We open code these as we can't have a ". = x" (even with
  215. * x = "." within a feature section
  216. */
  217. . = 0x500;
  218. .globl hardware_interrupt_pSeries;
  219. .globl hardware_interrupt_hv;
  220. hardware_interrupt_pSeries:
  221. hardware_interrupt_hv:
  222. HMT_MEDIUM_PPR_DISCARD
  223. BEGIN_FTR_SECTION
  224. _MASKABLE_EXCEPTION_PSERIES(0x502, hardware_interrupt,
  225. EXC_HV, SOFTEN_TEST_HV)
  226. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x502)
  227. FTR_SECTION_ELSE
  228. _MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt,
  229. EXC_STD, SOFTEN_TEST_HV_201)
  230. KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x500)
  231. ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
  232. STD_EXCEPTION_PSERIES(0x600, 0x600, alignment)
  233. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x600)
  234. STD_EXCEPTION_PSERIES(0x700, 0x700, program_check)
  235. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x700)
  236. STD_EXCEPTION_PSERIES(0x800, 0x800, fp_unavailable)
  237. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x800)
  238. . = 0x900
  239. .globl decrementer_pSeries
  240. decrementer_pSeries:
  241. _MASKABLE_EXCEPTION_PSERIES(0x900, decrementer, EXC_STD, SOFTEN_TEST_PR)
  242. STD_EXCEPTION_HV(0x980, 0x982, hdecrementer)
  243. MASKABLE_EXCEPTION_PSERIES(0xa00, 0xa00, doorbell_super)
  244. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xa00)
  245. STD_EXCEPTION_PSERIES(0xb00, 0xb00, trap_0b)
  246. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xb00)
  247. . = 0xc00
  248. .globl system_call_pSeries
  249. system_call_pSeries:
  250. HMT_MEDIUM
  251. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  252. SET_SCRATCH0(r13)
  253. GET_PACA(r13)
  254. std r9,PACA_EXGEN+EX_R9(r13)
  255. std r10,PACA_EXGEN+EX_R10(r13)
  256. mfcr r9
  257. KVMTEST(0xc00)
  258. GET_SCRATCH0(r13)
  259. #endif
  260. SYSCALL_PSERIES_1
  261. SYSCALL_PSERIES_2_RFID
  262. SYSCALL_PSERIES_3
  263. KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xc00)
  264. STD_EXCEPTION_PSERIES(0xd00, 0xd00, single_step)
  265. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xd00)
  266. /* At 0xe??? we have a bunch of hypervisor exceptions, we branch
  267. * out of line to handle them
  268. */
  269. . = 0xe00
  270. hv_exception_trampoline:
  271. SET_SCRATCH0(r13)
  272. EXCEPTION_PROLOG_0(PACA_EXGEN)
  273. b h_data_storage_hv
  274. . = 0xe20
  275. SET_SCRATCH0(r13)
  276. EXCEPTION_PROLOG_0(PACA_EXGEN)
  277. b h_instr_storage_hv
  278. . = 0xe40
  279. SET_SCRATCH0(r13)
  280. EXCEPTION_PROLOG_0(PACA_EXGEN)
  281. b emulation_assist_hv
  282. . = 0xe60
  283. SET_SCRATCH0(r13)
  284. EXCEPTION_PROLOG_0(PACA_EXGEN)
  285. b hmi_exception_hv
  286. . = 0xe80
  287. SET_SCRATCH0(r13)
  288. EXCEPTION_PROLOG_0(PACA_EXGEN)
  289. b h_doorbell_hv
  290. /* We need to deal with the Altivec unavailable exception
  291. * here which is at 0xf20, thus in the middle of the
  292. * prolog code of the PerformanceMonitor one. A little
  293. * trickery is thus necessary
  294. */
  295. performance_monitor_pSeries_1:
  296. . = 0xf00
  297. SET_SCRATCH0(r13)
  298. EXCEPTION_PROLOG_0(PACA_EXGEN)
  299. b performance_monitor_pSeries
  300. altivec_unavailable_pSeries_1:
  301. . = 0xf20
  302. SET_SCRATCH0(r13)
  303. EXCEPTION_PROLOG_0(PACA_EXGEN)
  304. b altivec_unavailable_pSeries
  305. vsx_unavailable_pSeries_1:
  306. . = 0xf40
  307. SET_SCRATCH0(r13)
  308. EXCEPTION_PROLOG_0(PACA_EXGEN)
  309. b vsx_unavailable_pSeries
  310. . = 0xf60
  311. SET_SCRATCH0(r13)
  312. EXCEPTION_PROLOG_0(PACA_EXGEN)
  313. b tm_unavailable_pSeries
  314. #ifdef CONFIG_CBE_RAS
  315. STD_EXCEPTION_HV(0x1200, 0x1202, cbe_system_error)
  316. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1202)
  317. #endif /* CONFIG_CBE_RAS */
  318. STD_EXCEPTION_PSERIES(0x1300, 0x1300, instruction_breakpoint)
  319. KVM_HANDLER_PR_SKIP(PACA_EXGEN, EXC_STD, 0x1300)
  320. . = 0x1500
  321. .global denorm_exception_hv
  322. denorm_exception_hv:
  323. HMT_MEDIUM_PPR_DISCARD
  324. mtspr SPRN_SPRG_HSCRATCH0,r13
  325. EXCEPTION_PROLOG_0(PACA_EXGEN)
  326. std r11,PACA_EXGEN+EX_R11(r13)
  327. std r12,PACA_EXGEN+EX_R12(r13)
  328. mfspr r9,SPRN_SPRG_HSCRATCH0
  329. std r9,PACA_EXGEN+EX_R13(r13)
  330. mfcr r9
  331. #ifdef CONFIG_PPC_DENORMALISATION
  332. mfspr r10,SPRN_HSRR1
  333. mfspr r11,SPRN_HSRR0 /* save HSRR0 */
  334. andis. r10,r10,(HSRR1_DENORM)@h /* denorm? */
  335. addi r11,r11,-4 /* HSRR0 is next instruction */
  336. bne+ denorm_assist
  337. #endif
  338. EXCEPTION_PROLOG_PSERIES_1(denorm_common, EXC_HV)
  339. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x1500)
  340. #ifdef CONFIG_CBE_RAS
  341. STD_EXCEPTION_HV(0x1600, 0x1602, cbe_maintenance)
  342. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1602)
  343. #endif /* CONFIG_CBE_RAS */
  344. STD_EXCEPTION_PSERIES(0x1700, 0x1700, altivec_assist)
  345. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x1700)
  346. #ifdef CONFIG_CBE_RAS
  347. STD_EXCEPTION_HV(0x1800, 0x1802, cbe_thermal)
  348. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1802)
  349. #else
  350. . = 0x1800
  351. #endif /* CONFIG_CBE_RAS */
  352. /*** Out of line interrupts support ***/
  353. .align 7
  354. /* moved from 0x200 */
  355. machine_check_pSeries:
  356. .globl machine_check_fwnmi
  357. machine_check_fwnmi:
  358. HMT_MEDIUM_PPR_DISCARD
  359. SET_SCRATCH0(r13) /* save r13 */
  360. EXCEPTION_PROLOG_0(PACA_EXMC)
  361. machine_check_pSeries_0:
  362. EXCEPTION_PROLOG_1(PACA_EXMC, KVMTEST, 0x200)
  363. EXCEPTION_PROLOG_PSERIES_1(machine_check_common, EXC_STD)
  364. KVM_HANDLER_SKIP(PACA_EXMC, EXC_STD, 0x200)
  365. /* moved from 0x300 */
  366. data_access_check_stab:
  367. GET_PACA(r13)
  368. std r9,PACA_EXSLB+EX_R9(r13)
  369. std r10,PACA_EXSLB+EX_R10(r13)
  370. mfspr r10,SPRN_DAR
  371. mfspr r9,SPRN_DSISR
  372. srdi r10,r10,60
  373. rlwimi r10,r9,16,0x20
  374. #ifdef CONFIG_KVM_BOOK3S_PR
  375. lbz r9,HSTATE_IN_GUEST(r13)
  376. rlwimi r10,r9,8,0x300
  377. #endif
  378. mfcr r9
  379. cmpwi r10,0x2c
  380. beq do_stab_bolted_pSeries
  381. mtcrf 0x80,r9
  382. ld r9,PACA_EXSLB+EX_R9(r13)
  383. ld r10,PACA_EXSLB+EX_R10(r13)
  384. b data_access_not_stab
  385. do_stab_bolted_pSeries:
  386. std r11,PACA_EXSLB+EX_R11(r13)
  387. std r12,PACA_EXSLB+EX_R12(r13)
  388. GET_SCRATCH0(r10)
  389. std r10,PACA_EXSLB+EX_R13(r13)
  390. EXCEPTION_PROLOG_PSERIES_1(.do_stab_bolted, EXC_STD)
  391. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x300)
  392. KVM_HANDLER_SKIP(PACA_EXSLB, EXC_STD, 0x380)
  393. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x400)
  394. KVM_HANDLER_PR(PACA_EXSLB, EXC_STD, 0x480)
  395. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x900)
  396. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x982)
  397. #ifdef CONFIG_PPC_DENORMALISATION
  398. denorm_assist:
  399. BEGIN_FTR_SECTION
  400. /*
  401. * To denormalise we need to move a copy of the register to itself.
  402. * For POWER6 do that here for all FP regs.
  403. */
  404. mfmsr r10
  405. ori r10,r10,(MSR_FP|MSR_FE0|MSR_FE1)
  406. xori r10,r10,(MSR_FE0|MSR_FE1)
  407. mtmsrd r10
  408. sync
  409. fmr 0,0
  410. fmr 1,1
  411. fmr 2,2
  412. fmr 3,3
  413. fmr 4,4
  414. fmr 5,5
  415. fmr 6,6
  416. fmr 7,7
  417. fmr 8,8
  418. fmr 9,9
  419. fmr 10,10
  420. fmr 11,11
  421. fmr 12,12
  422. fmr 13,13
  423. fmr 14,14
  424. fmr 15,15
  425. fmr 16,16
  426. fmr 17,17
  427. fmr 18,18
  428. fmr 19,19
  429. fmr 20,20
  430. fmr 21,21
  431. fmr 22,22
  432. fmr 23,23
  433. fmr 24,24
  434. fmr 25,25
  435. fmr 26,26
  436. fmr 27,27
  437. fmr 28,28
  438. fmr 29,29
  439. fmr 30,30
  440. fmr 31,31
  441. FTR_SECTION_ELSE
  442. /*
  443. * To denormalise we need to move a copy of the register to itself.
  444. * For POWER7 do that here for the first 32 VSX registers only.
  445. */
  446. mfmsr r10
  447. oris r10,r10,MSR_VSX@h
  448. mtmsrd r10
  449. sync
  450. XVCPSGNDP(0,0,0)
  451. XVCPSGNDP(1,1,1)
  452. XVCPSGNDP(2,2,2)
  453. XVCPSGNDP(3,3,3)
  454. XVCPSGNDP(4,4,4)
  455. XVCPSGNDP(5,5,5)
  456. XVCPSGNDP(6,6,6)
  457. XVCPSGNDP(7,7,7)
  458. XVCPSGNDP(8,8,8)
  459. XVCPSGNDP(9,9,9)
  460. XVCPSGNDP(10,10,10)
  461. XVCPSGNDP(11,11,11)
  462. XVCPSGNDP(12,12,12)
  463. XVCPSGNDP(13,13,13)
  464. XVCPSGNDP(14,14,14)
  465. XVCPSGNDP(15,15,15)
  466. XVCPSGNDP(16,16,16)
  467. XVCPSGNDP(17,17,17)
  468. XVCPSGNDP(18,18,18)
  469. XVCPSGNDP(19,19,19)
  470. XVCPSGNDP(20,20,20)
  471. XVCPSGNDP(21,21,21)
  472. XVCPSGNDP(22,22,22)
  473. XVCPSGNDP(23,23,23)
  474. XVCPSGNDP(24,24,24)
  475. XVCPSGNDP(25,25,25)
  476. XVCPSGNDP(26,26,26)
  477. XVCPSGNDP(27,27,27)
  478. XVCPSGNDP(28,28,28)
  479. XVCPSGNDP(29,29,29)
  480. XVCPSGNDP(30,30,30)
  481. XVCPSGNDP(31,31,31)
  482. ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_206)
  483. mtspr SPRN_HSRR0,r11
  484. mtcrf 0x80,r9
  485. ld r9,PACA_EXGEN+EX_R9(r13)
  486. RESTORE_PPR_PACA(PACA_EXGEN, r10)
  487. ld r10,PACA_EXGEN+EX_R10(r13)
  488. ld r11,PACA_EXGEN+EX_R11(r13)
  489. ld r12,PACA_EXGEN+EX_R12(r13)
  490. ld r13,PACA_EXGEN+EX_R13(r13)
  491. HRFID
  492. b .
  493. #endif
  494. .align 7
  495. /* moved from 0xe00 */
  496. STD_EXCEPTION_HV_OOL(0xe02, h_data_storage)
  497. KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0xe02)
  498. STD_EXCEPTION_HV_OOL(0xe22, h_instr_storage)
  499. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe22)
  500. STD_EXCEPTION_HV_OOL(0xe42, emulation_assist)
  501. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe42)
  502. STD_EXCEPTION_HV_OOL(0xe62, hmi_exception) /* need to flush cache ? */
  503. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe62)
  504. MASKABLE_EXCEPTION_HV_OOL(0xe82, h_doorbell)
  505. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe82)
  506. /* moved from 0xf00 */
  507. STD_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
  508. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf00)
  509. STD_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
  510. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf20)
  511. STD_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
  512. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf40)
  513. STD_EXCEPTION_PSERIES_OOL(0xf60, tm_unavailable)
  514. KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf60)
  515. /*
  516. * An interrupt came in while soft-disabled. We set paca->irq_happened, then:
  517. * - If it was a decrementer interrupt, we bump the dec to max and and return.
  518. * - If it was a doorbell we return immediately since doorbells are edge
  519. * triggered and won't automatically refire.
  520. * - else we hard disable and return.
  521. * This is called with r10 containing the value to OR to the paca field.
  522. */
  523. #define MASKED_INTERRUPT(_H) \
  524. masked_##_H##interrupt: \
  525. std r11,PACA_EXGEN+EX_R11(r13); \
  526. lbz r11,PACAIRQHAPPENED(r13); \
  527. or r11,r11,r10; \
  528. stb r11,PACAIRQHAPPENED(r13); \
  529. cmpwi r10,PACA_IRQ_DEC; \
  530. bne 1f; \
  531. lis r10,0x7fff; \
  532. ori r10,r10,0xffff; \
  533. mtspr SPRN_DEC,r10; \
  534. b 2f; \
  535. 1: cmpwi r10,PACA_IRQ_DBELL; \
  536. beq 2f; \
  537. mfspr r10,SPRN_##_H##SRR1; \
  538. rldicl r10,r10,48,1; /* clear MSR_EE */ \
  539. rotldi r10,r10,16; \
  540. mtspr SPRN_##_H##SRR1,r10; \
  541. 2: mtcrf 0x80,r9; \
  542. ld r9,PACA_EXGEN+EX_R9(r13); \
  543. ld r10,PACA_EXGEN+EX_R10(r13); \
  544. ld r11,PACA_EXGEN+EX_R11(r13); \
  545. GET_SCRATCH0(r13); \
  546. ##_H##rfid; \
  547. b .
  548. MASKED_INTERRUPT()
  549. MASKED_INTERRUPT(H)
  550. /*
  551. * Called from arch_local_irq_enable when an interrupt needs
  552. * to be resent. r3 contains 0x500, 0x900, 0xa00 or 0xe80 to indicate
  553. * which kind of interrupt. MSR:EE is already off. We generate a
  554. * stackframe like if a real interrupt had happened.
  555. *
  556. * Note: While MSR:EE is off, we need to make sure that _MSR
  557. * in the generated frame has EE set to 1 or the exception
  558. * handler will not properly re-enable them.
  559. */
  560. _GLOBAL(__replay_interrupt)
  561. /* We are going to jump to the exception common code which
  562. * will retrieve various register values from the PACA which
  563. * we don't give a damn about, so we don't bother storing them.
  564. */
  565. mfmsr r12
  566. mflr r11
  567. mfcr r9
  568. ori r12,r12,MSR_EE
  569. cmpwi r3,0x900
  570. beq decrementer_common
  571. cmpwi r3,0x500
  572. beq hardware_interrupt_common
  573. BEGIN_FTR_SECTION
  574. cmpwi r3,0xe80
  575. beq h_doorbell_common
  576. FTR_SECTION_ELSE
  577. cmpwi r3,0xa00
  578. beq doorbell_super_common
  579. ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
  580. blr
  581. #ifdef CONFIG_PPC_PSERIES
  582. /*
  583. * Vectors for the FWNMI option. Share common code.
  584. */
  585. .globl system_reset_fwnmi
  586. .align 7
  587. system_reset_fwnmi:
  588. HMT_MEDIUM_PPR_DISCARD
  589. SET_SCRATCH0(r13) /* save r13 */
  590. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
  591. NOTEST, 0x100)
  592. #endif /* CONFIG_PPC_PSERIES */
  593. #ifdef __DISABLED__
  594. /*
  595. * This is used for when the SLB miss handler has to go virtual,
  596. * which doesn't happen for now anymore but will once we re-implement
  597. * dynamic VSIDs for shared page tables
  598. */
  599. slb_miss_user_pseries:
  600. std r10,PACA_EXGEN+EX_R10(r13)
  601. std r11,PACA_EXGEN+EX_R11(r13)
  602. std r12,PACA_EXGEN+EX_R12(r13)
  603. GET_SCRATCH0(r10)
  604. ld r11,PACA_EXSLB+EX_R9(r13)
  605. ld r12,PACA_EXSLB+EX_R3(r13)
  606. std r10,PACA_EXGEN+EX_R13(r13)
  607. std r11,PACA_EXGEN+EX_R9(r13)
  608. std r12,PACA_EXGEN+EX_R3(r13)
  609. clrrdi r12,r13,32
  610. mfmsr r10
  611. mfspr r11,SRR0 /* save SRR0 */
  612. ori r12,r12,slb_miss_user_common@l /* virt addr of handler */
  613. ori r10,r10,MSR_IR|MSR_DR|MSR_RI
  614. mtspr SRR0,r12
  615. mfspr r12,SRR1 /* and SRR1 */
  616. mtspr SRR1,r10
  617. rfid
  618. b . /* prevent spec. execution */
  619. #endif /* __DISABLED__ */
  620. /*
  621. * Code from here down to __end_handlers is invoked from the
  622. * exception prologs above. Because the prologs assemble the
  623. * addresses of these handlers using the LOAD_HANDLER macro,
  624. * which uses an ori instruction, these handlers must be in
  625. * the first 64k of the kernel image.
  626. */
  627. /*** Common interrupt handlers ***/
  628. STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception)
  629. /*
  630. * Machine check is different because we use a different
  631. * save area: PACA_EXMC instead of PACA_EXGEN.
  632. */
  633. .align 7
  634. .globl machine_check_common
  635. machine_check_common:
  636. mfspr r10,SPRN_DAR
  637. std r10,PACA_EXGEN+EX_DAR(r13)
  638. mfspr r10,SPRN_DSISR
  639. stw r10,PACA_EXGEN+EX_DSISR(r13)
  640. EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
  641. FINISH_NAP
  642. DISABLE_INTS
  643. ld r3,PACA_EXGEN+EX_DAR(r13)
  644. lwz r4,PACA_EXGEN+EX_DSISR(r13)
  645. std r3,_DAR(r1)
  646. std r4,_DSISR(r1)
  647. bl .save_nvgprs
  648. addi r3,r1,STACK_FRAME_OVERHEAD
  649. bl .machine_check_exception
  650. b .ret_from_except
  651. STD_EXCEPTION_COMMON_ASYNC(0x500, hardware_interrupt, do_IRQ)
  652. STD_EXCEPTION_COMMON_ASYNC(0x900, decrementer, .timer_interrupt)
  653. STD_EXCEPTION_COMMON(0x980, hdecrementer, .hdec_interrupt)
  654. #ifdef CONFIG_PPC_DOORBELL
  655. STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, .doorbell_exception)
  656. #else
  657. STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, .unknown_exception)
  658. #endif
  659. STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception)
  660. STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception)
  661. STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception)
  662. STD_EXCEPTION_COMMON(0xe40, emulation_assist, .program_check_exception)
  663. STD_EXCEPTION_COMMON(0xe60, hmi_exception, .unknown_exception)
  664. #ifdef CONFIG_PPC_DOORBELL
  665. STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, .doorbell_exception)
  666. #else
  667. STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, .unknown_exception)
  668. #endif
  669. STD_EXCEPTION_COMMON_ASYNC(0xf00, performance_monitor, .performance_monitor_exception)
  670. STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception)
  671. STD_EXCEPTION_COMMON(0x1502, denorm, .unknown_exception)
  672. #ifdef CONFIG_ALTIVEC
  673. STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception)
  674. #else
  675. STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception)
  676. #endif
  677. #ifdef CONFIG_CBE_RAS
  678. STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception)
  679. STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception)
  680. STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception)
  681. #endif /* CONFIG_CBE_RAS */
  682. /*
  683. * Relocation-on interrupts: A subset of the interrupts can be delivered
  684. * with IR=1/DR=1, if AIL==2 and MSR.HV won't be changed by delivering
  685. * it. Addresses are the same as the original interrupt addresses, but
  686. * offset by 0xc000000000004000.
  687. * It's impossible to receive interrupts below 0x300 via this mechanism.
  688. * KVM: None of these traps are from the guest ; anything that escalated
  689. * to HV=1 from HV=0 is delivered via real mode handlers.
  690. */
  691. /*
  692. * This uses the standard macro, since the original 0x300 vector
  693. * only has extra guff for STAB-based processors -- which never
  694. * come here.
  695. */
  696. STD_RELON_EXCEPTION_PSERIES(0x4300, 0x300, data_access)
  697. . = 0x4380
  698. .globl data_access_slb_relon_pSeries
  699. data_access_slb_relon_pSeries:
  700. SET_SCRATCH0(r13)
  701. EXCEPTION_PROLOG_0(PACA_EXSLB)
  702. EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x380)
  703. std r3,PACA_EXSLB+EX_R3(r13)
  704. mfspr r3,SPRN_DAR
  705. mfspr r12,SPRN_SRR1
  706. #ifndef CONFIG_RELOCATABLE
  707. b .slb_miss_realmode
  708. #else
  709. /*
  710. * We can't just use a direct branch to .slb_miss_realmode
  711. * because the distance from here to there depends on where
  712. * the kernel ends up being put.
  713. */
  714. mfctr r11
  715. ld r10,PACAKBASE(r13)
  716. LOAD_HANDLER(r10, .slb_miss_realmode)
  717. mtctr r10
  718. bctr
  719. #endif
  720. STD_RELON_EXCEPTION_PSERIES(0x4400, 0x400, instruction_access)
  721. . = 0x4480
  722. .globl instruction_access_slb_relon_pSeries
  723. instruction_access_slb_relon_pSeries:
  724. SET_SCRATCH0(r13)
  725. EXCEPTION_PROLOG_0(PACA_EXSLB)
  726. EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x480)
  727. std r3,PACA_EXSLB+EX_R3(r13)
  728. mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */
  729. mfspr r12,SPRN_SRR1
  730. #ifndef CONFIG_RELOCATABLE
  731. b .slb_miss_realmode
  732. #else
  733. mfctr r11
  734. ld r10,PACAKBASE(r13)
  735. LOAD_HANDLER(r10, .slb_miss_realmode)
  736. mtctr r10
  737. bctr
  738. #endif
  739. . = 0x4500
  740. .globl hardware_interrupt_relon_pSeries;
  741. .globl hardware_interrupt_relon_hv;
  742. hardware_interrupt_relon_pSeries:
  743. hardware_interrupt_relon_hv:
  744. BEGIN_FTR_SECTION
  745. _MASKABLE_RELON_EXCEPTION_PSERIES(0x502, hardware_interrupt, EXC_HV, SOFTEN_TEST_HV)
  746. FTR_SECTION_ELSE
  747. _MASKABLE_RELON_EXCEPTION_PSERIES(0x500, hardware_interrupt, EXC_STD, SOFTEN_TEST_PR)
  748. ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
  749. STD_RELON_EXCEPTION_PSERIES(0x4600, 0x600, alignment)
  750. STD_RELON_EXCEPTION_PSERIES(0x4700, 0x700, program_check)
  751. STD_RELON_EXCEPTION_PSERIES(0x4800, 0x800, fp_unavailable)
  752. MASKABLE_RELON_EXCEPTION_PSERIES(0x4900, 0x900, decrementer)
  753. STD_RELON_EXCEPTION_HV(0x4980, 0x982, hdecrementer)
  754. MASKABLE_RELON_EXCEPTION_PSERIES(0x4a00, 0xa00, doorbell_super)
  755. STD_RELON_EXCEPTION_PSERIES(0x4b00, 0xb00, trap_0b)
  756. . = 0x4c00
  757. .globl system_call_relon_pSeries
  758. system_call_relon_pSeries:
  759. HMT_MEDIUM
  760. SYSCALL_PSERIES_1
  761. SYSCALL_PSERIES_2_DIRECT
  762. SYSCALL_PSERIES_3
  763. STD_RELON_EXCEPTION_PSERIES(0x4d00, 0xd00, single_step)
  764. . = 0x4e00
  765. SET_SCRATCH0(r13)
  766. EXCEPTION_PROLOG_0(PACA_EXGEN)
  767. b h_data_storage_relon_hv
  768. . = 0x4e20
  769. SET_SCRATCH0(r13)
  770. EXCEPTION_PROLOG_0(PACA_EXGEN)
  771. b h_instr_storage_relon_hv
  772. . = 0x4e40
  773. SET_SCRATCH0(r13)
  774. EXCEPTION_PROLOG_0(PACA_EXGEN)
  775. b emulation_assist_relon_hv
  776. . = 0x4e60
  777. SET_SCRATCH0(r13)
  778. EXCEPTION_PROLOG_0(PACA_EXGEN)
  779. b hmi_exception_relon_hv
  780. . = 0x4e80
  781. SET_SCRATCH0(r13)
  782. EXCEPTION_PROLOG_0(PACA_EXGEN)
  783. b h_doorbell_relon_hv
  784. performance_monitor_relon_pSeries_1:
  785. . = 0x4f00
  786. SET_SCRATCH0(r13)
  787. EXCEPTION_PROLOG_0(PACA_EXGEN)
  788. b performance_monitor_relon_pSeries
  789. altivec_unavailable_relon_pSeries_1:
  790. . = 0x4f20
  791. SET_SCRATCH0(r13)
  792. EXCEPTION_PROLOG_0(PACA_EXGEN)
  793. b altivec_unavailable_relon_pSeries
  794. vsx_unavailable_relon_pSeries_1:
  795. . = 0x4f40
  796. SET_SCRATCH0(r13)
  797. EXCEPTION_PROLOG_0(PACA_EXGEN)
  798. b vsx_unavailable_relon_pSeries
  799. tm_unavailable_relon_pSeries_1:
  800. . = 0x4f60
  801. SET_SCRATCH0(r13)
  802. EXCEPTION_PROLOG_0(PACA_EXGEN)
  803. b tm_unavailable_relon_pSeries
  804. STD_RELON_EXCEPTION_PSERIES(0x5300, 0x1300, instruction_breakpoint)
  805. #ifdef CONFIG_PPC_DENORMALISATION
  806. . = 0x5500
  807. b denorm_exception_hv
  808. #endif
  809. STD_RELON_EXCEPTION_PSERIES(0x5700, 0x1700, altivec_assist)
  810. /* Other future vectors */
  811. .align 7
  812. .globl __end_interrupts
  813. __end_interrupts:
  814. .align 7
  815. system_call_entry_direct:
  816. #if defined(CONFIG_RELOCATABLE)
  817. /* The first level prologue may have used LR to get here, saving
  818. * orig in r10. To save hacking/ifdeffing common code, restore here.
  819. */
  820. mtlr r10
  821. #endif
  822. system_call_entry:
  823. b system_call_common
  824. ppc64_runlatch_on_trampoline:
  825. b .__ppc64_runlatch_on
  826. /*
  827. * Here we have detected that the kernel stack pointer is bad.
  828. * R9 contains the saved CR, r13 points to the paca,
  829. * r10 contains the (bad) kernel stack pointer,
  830. * r11 and r12 contain the saved SRR0 and SRR1.
  831. * We switch to using an emergency stack, save the registers there,
  832. * and call kernel_bad_stack(), which panics.
  833. */
  834. bad_stack:
  835. ld r1,PACAEMERGSP(r13)
  836. subi r1,r1,64+INT_FRAME_SIZE
  837. std r9,_CCR(r1)
  838. std r10,GPR1(r1)
  839. std r11,_NIP(r1)
  840. std r12,_MSR(r1)
  841. mfspr r11,SPRN_DAR
  842. mfspr r12,SPRN_DSISR
  843. std r11,_DAR(r1)
  844. std r12,_DSISR(r1)
  845. mflr r10
  846. mfctr r11
  847. mfxer r12
  848. std r10,_LINK(r1)
  849. std r11,_CTR(r1)
  850. std r12,_XER(r1)
  851. SAVE_GPR(0,r1)
  852. SAVE_GPR(2,r1)
  853. ld r10,EX_R3(r3)
  854. std r10,GPR3(r1)
  855. SAVE_GPR(4,r1)
  856. SAVE_4GPRS(5,r1)
  857. ld r9,EX_R9(r3)
  858. ld r10,EX_R10(r3)
  859. SAVE_2GPRS(9,r1)
  860. ld r9,EX_R11(r3)
  861. ld r10,EX_R12(r3)
  862. ld r11,EX_R13(r3)
  863. std r9,GPR11(r1)
  864. std r10,GPR12(r1)
  865. std r11,GPR13(r1)
  866. BEGIN_FTR_SECTION
  867. ld r10,EX_CFAR(r3)
  868. std r10,ORIG_GPR3(r1)
  869. END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
  870. SAVE_8GPRS(14,r1)
  871. SAVE_10GPRS(22,r1)
  872. lhz r12,PACA_TRAP_SAVE(r13)
  873. std r12,_TRAP(r1)
  874. addi r11,r1,INT_FRAME_SIZE
  875. std r11,0(r1)
  876. li r12,0
  877. std r12,0(r11)
  878. ld r2,PACATOC(r13)
  879. ld r11,exception_marker@toc(r2)
  880. std r12,RESULT(r1)
  881. std r11,STACK_FRAME_OVERHEAD-16(r1)
  882. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  883. bl .kernel_bad_stack
  884. b 1b
  885. /*
  886. * Here r13 points to the paca, r9 contains the saved CR,
  887. * SRR0 and SRR1 are saved in r11 and r12,
  888. * r9 - r13 are saved in paca->exgen.
  889. */
  890. .align 7
  891. .globl data_access_common
  892. data_access_common:
  893. mfspr r10,SPRN_DAR
  894. std r10,PACA_EXGEN+EX_DAR(r13)
  895. mfspr r10,SPRN_DSISR
  896. stw r10,PACA_EXGEN+EX_DSISR(r13)
  897. EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
  898. DISABLE_INTS
  899. ld r12,_MSR(r1)
  900. ld r3,PACA_EXGEN+EX_DAR(r13)
  901. lwz r4,PACA_EXGEN+EX_DSISR(r13)
  902. li r5,0x300
  903. b .do_hash_page /* Try to handle as hpte fault */
  904. .align 7
  905. .globl h_data_storage_common
  906. h_data_storage_common:
  907. mfspr r10,SPRN_HDAR
  908. std r10,PACA_EXGEN+EX_DAR(r13)
  909. mfspr r10,SPRN_HDSISR
  910. stw r10,PACA_EXGEN+EX_DSISR(r13)
  911. EXCEPTION_PROLOG_COMMON(0xe00, PACA_EXGEN)
  912. bl .save_nvgprs
  913. DISABLE_INTS
  914. addi r3,r1,STACK_FRAME_OVERHEAD
  915. bl .unknown_exception
  916. b .ret_from_except
  917. .align 7
  918. .globl instruction_access_common
  919. instruction_access_common:
  920. EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
  921. DISABLE_INTS
  922. ld r12,_MSR(r1)
  923. ld r3,_NIP(r1)
  924. andis. r4,r12,0x5820
  925. li r5,0x400
  926. b .do_hash_page /* Try to handle as hpte fault */
  927. STD_EXCEPTION_COMMON(0xe20, h_instr_storage, .unknown_exception)
  928. /*
  929. * Here is the common SLB miss user that is used when going to virtual
  930. * mode for SLB misses, that is currently not used
  931. */
  932. #ifdef __DISABLED__
  933. .align 7
  934. .globl slb_miss_user_common
  935. slb_miss_user_common:
  936. mflr r10
  937. std r3,PACA_EXGEN+EX_DAR(r13)
  938. stw r9,PACA_EXGEN+EX_CCR(r13)
  939. std r10,PACA_EXGEN+EX_LR(r13)
  940. std r11,PACA_EXGEN+EX_SRR0(r13)
  941. bl .slb_allocate_user
  942. ld r10,PACA_EXGEN+EX_LR(r13)
  943. ld r3,PACA_EXGEN+EX_R3(r13)
  944. lwz r9,PACA_EXGEN+EX_CCR(r13)
  945. ld r11,PACA_EXGEN+EX_SRR0(r13)
  946. mtlr r10
  947. beq- slb_miss_fault
  948. andi. r10,r12,MSR_RI /* check for unrecoverable exception */
  949. beq- unrecov_user_slb
  950. mfmsr r10
  951. .machine push
  952. .machine "power4"
  953. mtcrf 0x80,r9
  954. .machine pop
  955. clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */
  956. mtmsrd r10,1
  957. mtspr SRR0,r11
  958. mtspr SRR1,r12
  959. ld r9,PACA_EXGEN+EX_R9(r13)
  960. ld r10,PACA_EXGEN+EX_R10(r13)
  961. ld r11,PACA_EXGEN+EX_R11(r13)
  962. ld r12,PACA_EXGEN+EX_R12(r13)
  963. ld r13,PACA_EXGEN+EX_R13(r13)
  964. rfid
  965. b .
  966. slb_miss_fault:
  967. EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
  968. ld r4,PACA_EXGEN+EX_DAR(r13)
  969. li r5,0
  970. std r4,_DAR(r1)
  971. std r5,_DSISR(r1)
  972. b handle_page_fault
  973. unrecov_user_slb:
  974. EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
  975. DISABLE_INTS
  976. bl .save_nvgprs
  977. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  978. bl .unrecoverable_exception
  979. b 1b
  980. #endif /* __DISABLED__ */
  981. .align 7
  982. .globl alignment_common
  983. alignment_common:
  984. mfspr r10,SPRN_DAR
  985. std r10,PACA_EXGEN+EX_DAR(r13)
  986. mfspr r10,SPRN_DSISR
  987. stw r10,PACA_EXGEN+EX_DSISR(r13)
  988. EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
  989. ld r3,PACA_EXGEN+EX_DAR(r13)
  990. lwz r4,PACA_EXGEN+EX_DSISR(r13)
  991. std r3,_DAR(r1)
  992. std r4,_DSISR(r1)
  993. bl .save_nvgprs
  994. DISABLE_INTS
  995. addi r3,r1,STACK_FRAME_OVERHEAD
  996. bl .alignment_exception
  997. b .ret_from_except
  998. .align 7
  999. .globl program_check_common
  1000. program_check_common:
  1001. EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
  1002. bl .save_nvgprs
  1003. DISABLE_INTS
  1004. addi r3,r1,STACK_FRAME_OVERHEAD
  1005. bl .program_check_exception
  1006. b .ret_from_except
  1007. .align 7
  1008. .globl fp_unavailable_common
  1009. fp_unavailable_common:
  1010. EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
  1011. bne 1f /* if from user, just load it up */
  1012. bl .save_nvgprs
  1013. DISABLE_INTS
  1014. addi r3,r1,STACK_FRAME_OVERHEAD
  1015. bl .kernel_fp_unavailable_exception
  1016. BUG_OPCODE
  1017. 1:
  1018. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1019. BEGIN_FTR_SECTION
  1020. /* Test if 2 TM state bits are zero. If non-zero (ie. userspace was in
  1021. * transaction), go do TM stuff
  1022. */
  1023. rldicl. r0, r12, (64-MSR_TS_LG), (64-2)
  1024. bne- 2f
  1025. END_FTR_SECTION_IFSET(CPU_FTR_TM)
  1026. #endif
  1027. bl .load_up_fpu
  1028. b fast_exception_return
  1029. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1030. 2: /* User process was in a transaction */
  1031. bl .save_nvgprs
  1032. DISABLE_INTS
  1033. addi r3,r1,STACK_FRAME_OVERHEAD
  1034. bl .fp_unavailable_tm
  1035. b .ret_from_except
  1036. #endif
  1037. .align 7
  1038. .globl altivec_unavailable_common
  1039. altivec_unavailable_common:
  1040. EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
  1041. #ifdef CONFIG_ALTIVEC
  1042. BEGIN_FTR_SECTION
  1043. beq 1f
  1044. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1045. BEGIN_FTR_SECTION_NESTED(69)
  1046. /* Test if 2 TM state bits are zero. If non-zero (ie. userspace was in
  1047. * transaction), go do TM stuff
  1048. */
  1049. rldicl. r0, r12, (64-MSR_TS_LG), (64-2)
  1050. bne- 2f
  1051. END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
  1052. #endif
  1053. bl .load_up_altivec
  1054. b fast_exception_return
  1055. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1056. 2: /* User process was in a transaction */
  1057. bl .save_nvgprs
  1058. DISABLE_INTS
  1059. addi r3,r1,STACK_FRAME_OVERHEAD
  1060. bl .altivec_unavailable_tm
  1061. b .ret_from_except
  1062. #endif
  1063. 1:
  1064. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  1065. #endif
  1066. bl .save_nvgprs
  1067. DISABLE_INTS
  1068. addi r3,r1,STACK_FRAME_OVERHEAD
  1069. bl .altivec_unavailable_exception
  1070. b .ret_from_except
  1071. .align 7
  1072. .globl vsx_unavailable_common
  1073. vsx_unavailable_common:
  1074. EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN)
  1075. #ifdef CONFIG_VSX
  1076. BEGIN_FTR_SECTION
  1077. beq 1f
  1078. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1079. BEGIN_FTR_SECTION_NESTED(69)
  1080. /* Test if 2 TM state bits are zero. If non-zero (ie. userspace was in
  1081. * transaction), go do TM stuff
  1082. */
  1083. rldicl. r0, r12, (64-MSR_TS_LG), (64-2)
  1084. bne- 2f
  1085. END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
  1086. #endif
  1087. b .load_up_vsx
  1088. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1089. 2: /* User process was in a transaction */
  1090. bl .save_nvgprs
  1091. DISABLE_INTS
  1092. addi r3,r1,STACK_FRAME_OVERHEAD
  1093. bl .vsx_unavailable_tm
  1094. b .ret_from_except
  1095. #endif
  1096. 1:
  1097. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  1098. #endif
  1099. bl .save_nvgprs
  1100. DISABLE_INTS
  1101. addi r3,r1,STACK_FRAME_OVERHEAD
  1102. bl .vsx_unavailable_exception
  1103. b .ret_from_except
  1104. .align 7
  1105. .globl tm_unavailable_common
  1106. tm_unavailable_common:
  1107. EXCEPTION_PROLOG_COMMON(0xf60, PACA_EXGEN)
  1108. bl .save_nvgprs
  1109. DISABLE_INTS
  1110. addi r3,r1,STACK_FRAME_OVERHEAD
  1111. bl .tm_unavailable_exception
  1112. b .ret_from_except
  1113. .align 7
  1114. .globl __end_handlers
  1115. __end_handlers:
  1116. /* Equivalents to the above handlers for relocation-on interrupt vectors */
  1117. STD_RELON_EXCEPTION_HV_OOL(0xe00, h_data_storage)
  1118. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe00)
  1119. STD_RELON_EXCEPTION_HV_OOL(0xe20, h_instr_storage)
  1120. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe20)
  1121. STD_RELON_EXCEPTION_HV_OOL(0xe40, emulation_assist)
  1122. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe40)
  1123. STD_RELON_EXCEPTION_HV_OOL(0xe60, hmi_exception)
  1124. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe60)
  1125. MASKABLE_RELON_EXCEPTION_HV_OOL(0xe80, h_doorbell)
  1126. KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe80)
  1127. STD_RELON_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
  1128. STD_RELON_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
  1129. STD_RELON_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
  1130. STD_RELON_EXCEPTION_PSERIES_OOL(0xf60, tm_unavailable)
  1131. #if defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV)
  1132. /*
  1133. * Data area reserved for FWNMI option.
  1134. * This address (0x7000) is fixed by the RPA.
  1135. */
  1136. .= 0x7000
  1137. .globl fwnmi_data_area
  1138. fwnmi_data_area:
  1139. /* pseries and powernv need to keep the whole page from
  1140. * 0x7000 to 0x8000 free for use by the firmware
  1141. */
  1142. . = 0x8000
  1143. #endif /* defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV) */
  1144. /* Space for CPU0's segment table */
  1145. .balign 4096
  1146. .globl initial_stab
  1147. initial_stab:
  1148. .space 4096
  1149. #ifdef CONFIG_PPC_POWERNV
  1150. _GLOBAL(opal_mc_secondary_handler)
  1151. HMT_MEDIUM_PPR_DISCARD
  1152. SET_SCRATCH0(r13)
  1153. GET_PACA(r13)
  1154. clrldi r3,r3,2
  1155. tovirt(r3,r3)
  1156. std r3,PACA_OPAL_MC_EVT(r13)
  1157. ld r13,OPAL_MC_SRR0(r3)
  1158. mtspr SPRN_SRR0,r13
  1159. ld r13,OPAL_MC_SRR1(r3)
  1160. mtspr SPRN_SRR1,r13
  1161. ld r3,OPAL_MC_GPR3(r3)
  1162. GET_SCRATCH0(r13)
  1163. b machine_check_pSeries
  1164. #endif /* CONFIG_PPC_POWERNV */
  1165. /*
  1166. * r13 points to the PACA, r9 contains the saved CR,
  1167. * r12 contain the saved SRR1, SRR0 is still ready for return
  1168. * r3 has the faulting address
  1169. * r9 - r13 are saved in paca->exslb.
  1170. * r3 is saved in paca->slb_r3
  1171. * We assume we aren't going to take any exceptions during this procedure.
  1172. */
  1173. _GLOBAL(slb_miss_realmode)
  1174. mflr r10
  1175. #ifdef CONFIG_RELOCATABLE
  1176. mtctr r11
  1177. #endif
  1178. stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */
  1179. std r10,PACA_EXSLB+EX_LR(r13) /* save LR */
  1180. bl .slb_allocate_realmode
  1181. /* All done -- return from exception. */
  1182. ld r10,PACA_EXSLB+EX_LR(r13)
  1183. ld r3,PACA_EXSLB+EX_R3(r13)
  1184. lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */
  1185. mtlr r10
  1186. andi. r10,r12,MSR_RI /* check for unrecoverable exception */
  1187. beq- 2f
  1188. .machine push
  1189. .machine "power4"
  1190. mtcrf 0x80,r9
  1191. mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */
  1192. .machine pop
  1193. RESTORE_PPR_PACA(PACA_EXSLB, r9)
  1194. ld r9,PACA_EXSLB+EX_R9(r13)
  1195. ld r10,PACA_EXSLB+EX_R10(r13)
  1196. ld r11,PACA_EXSLB+EX_R11(r13)
  1197. ld r12,PACA_EXSLB+EX_R12(r13)
  1198. ld r13,PACA_EXSLB+EX_R13(r13)
  1199. rfid
  1200. b . /* prevent speculative execution */
  1201. 2: mfspr r11,SPRN_SRR0
  1202. ld r10,PACAKBASE(r13)
  1203. LOAD_HANDLER(r10,unrecov_slb)
  1204. mtspr SPRN_SRR0,r10
  1205. ld r10,PACAKMSR(r13)
  1206. mtspr SPRN_SRR1,r10
  1207. rfid
  1208. b .
  1209. unrecov_slb:
  1210. EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
  1211. DISABLE_INTS
  1212. bl .save_nvgprs
  1213. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  1214. bl .unrecoverable_exception
  1215. b 1b
  1216. #ifdef CONFIG_PPC_970_NAP
  1217. power4_fixup_nap:
  1218. andc r9,r9,r10
  1219. std r9,TI_LOCAL_FLAGS(r11)
  1220. ld r10,_LINK(r1) /* make idle task do the */
  1221. std r10,_NIP(r1) /* equivalent of a blr */
  1222. blr
  1223. #endif
  1224. /*
  1225. * Hash table stuff
  1226. */
  1227. .align 7
  1228. _STATIC(do_hash_page)
  1229. std r3,_DAR(r1)
  1230. std r4,_DSISR(r1)
  1231. andis. r0,r4,0xa410 /* weird error? */
  1232. bne- handle_page_fault /* if not, try to insert a HPTE */
  1233. andis. r0,r4,DSISR_DABRMATCH@h
  1234. bne- handle_dabr_fault
  1235. BEGIN_FTR_SECTION
  1236. andis. r0,r4,0x0020 /* Is it a segment table fault? */
  1237. bne- do_ste_alloc /* If so handle it */
  1238. END_MMU_FTR_SECTION_IFCLR(MMU_FTR_SLB)
  1239. CURRENT_THREAD_INFO(r11, r1)
  1240. lwz r0,TI_PREEMPT(r11) /* If we're in an "NMI" */
  1241. andis. r0,r0,NMI_MASK@h /* (i.e. an irq when soft-disabled) */
  1242. bne 77f /* then don't call hash_page now */
  1243. /*
  1244. * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
  1245. * accessing a userspace segment (even from the kernel). We assume
  1246. * kernel addresses always have the high bit set.
  1247. */
  1248. rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */
  1249. rotldi r0,r3,15 /* Move high bit into MSR_PR posn */
  1250. orc r0,r12,r0 /* MSR_PR | ~high_bit */
  1251. rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */
  1252. ori r4,r4,1 /* add _PAGE_PRESENT */
  1253. rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */
  1254. /*
  1255. * r3 contains the faulting address
  1256. * r4 contains the required access permissions
  1257. * r5 contains the trap number
  1258. *
  1259. * at return r3 = 0 for success, 1 for page fault, negative for error
  1260. */
  1261. bl .hash_page /* build HPTE if possible */
  1262. cmpdi r3,0 /* see if hash_page succeeded */
  1263. /* Success */
  1264. beq fast_exc_return_irq /* Return from exception on success */
  1265. /* Error */
  1266. blt- 13f
  1267. /* Here we have a page fault that hash_page can't handle. */
  1268. handle_page_fault:
  1269. 11: ld r4,_DAR(r1)
  1270. ld r5,_DSISR(r1)
  1271. addi r3,r1,STACK_FRAME_OVERHEAD
  1272. bl .do_page_fault
  1273. cmpdi r3,0
  1274. beq+ 12f
  1275. bl .save_nvgprs
  1276. mr r5,r3
  1277. addi r3,r1,STACK_FRAME_OVERHEAD
  1278. lwz r4,_DAR(r1)
  1279. bl .bad_page_fault
  1280. b .ret_from_except
  1281. /* We have a data breakpoint exception - handle it */
  1282. handle_dabr_fault:
  1283. bl .save_nvgprs
  1284. ld r4,_DAR(r1)
  1285. ld r5,_DSISR(r1)
  1286. addi r3,r1,STACK_FRAME_OVERHEAD
  1287. bl .do_break
  1288. 12: b .ret_from_except_lite
  1289. /* We have a page fault that hash_page could handle but HV refused
  1290. * the PTE insertion
  1291. */
  1292. 13: bl .save_nvgprs
  1293. mr r5,r3
  1294. addi r3,r1,STACK_FRAME_OVERHEAD
  1295. ld r4,_DAR(r1)
  1296. bl .low_hash_fault
  1297. b .ret_from_except
  1298. /*
  1299. * We come here as a result of a DSI at a point where we don't want
  1300. * to call hash_page, such as when we are accessing memory (possibly
  1301. * user memory) inside a PMU interrupt that occurred while interrupts
  1302. * were soft-disabled. We want to invoke the exception handler for
  1303. * the access, or panic if there isn't a handler.
  1304. */
  1305. 77: bl .save_nvgprs
  1306. mr r4,r3
  1307. addi r3,r1,STACK_FRAME_OVERHEAD
  1308. li r5,SIGSEGV
  1309. bl .bad_page_fault
  1310. b .ret_from_except
  1311. /* here we have a segment miss */
  1312. do_ste_alloc:
  1313. bl .ste_allocate /* try to insert stab entry */
  1314. cmpdi r3,0
  1315. bne- handle_page_fault
  1316. b fast_exception_return
  1317. /*
  1318. * r13 points to the PACA, r9 contains the saved CR,
  1319. * r11 and r12 contain the saved SRR0 and SRR1.
  1320. * r9 - r13 are saved in paca->exslb.
  1321. * We assume we aren't going to take any exceptions during this procedure.
  1322. * We assume (DAR >> 60) == 0xc.
  1323. */
  1324. .align 7
  1325. _GLOBAL(do_stab_bolted)
  1326. stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */
  1327. std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */
  1328. mfspr r11,SPRN_DAR /* ea */
  1329. /*
  1330. * check for bad kernel/user address
  1331. * (ea & ~REGION_MASK) >= PGTABLE_RANGE
  1332. */
  1333. rldicr. r9,r11,4,(63 - 46 - 4)
  1334. li r9,0 /* VSID = 0 for bad address */
  1335. bne- 0f
  1336. /*
  1337. * Calculate VSID:
  1338. * This is the kernel vsid, we take the top for context from
  1339. * the range. context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
  1340. * Here we know that (ea >> 60) == 0xc
  1341. */
  1342. lis r9,(MAX_USER_CONTEXT + 1)@ha
  1343. addi r9,r9,(MAX_USER_CONTEXT + 1)@l
  1344. srdi r10,r11,SID_SHIFT
  1345. rldimi r10,r9,ESID_BITS,0 /* proto vsid */
  1346. ASM_VSID_SCRAMBLE(r10, r9, 256M)
  1347. rldic r9,r10,12,16 /* r9 = vsid << 12 */
  1348. 0:
  1349. /* Hash to the primary group */
  1350. ld r10,PACASTABVIRT(r13)
  1351. srdi r11,r11,SID_SHIFT
  1352. rldimi r10,r11,7,52 /* r10 = first ste of the group */
  1353. /* Search the primary group for a free entry */
  1354. 1: ld r11,0(r10) /* Test valid bit of the current ste */
  1355. andi. r11,r11,0x80
  1356. beq 2f
  1357. addi r10,r10,16
  1358. andi. r11,r10,0x70
  1359. bne 1b
  1360. /* Stick for only searching the primary group for now. */
  1361. /* At least for now, we use a very simple random castout scheme */
  1362. /* Use the TB as a random number ; OR in 1 to avoid entry 0 */
  1363. mftb r11
  1364. rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */
  1365. ori r11,r11,0x10
  1366. /* r10 currently points to an ste one past the group of interest */
  1367. /* make it point to the randomly selected entry */
  1368. subi r10,r10,128
  1369. or r10,r10,r11 /* r10 is the entry to invalidate */
  1370. isync /* mark the entry invalid */
  1371. ld r11,0(r10)
  1372. rldicl r11,r11,56,1 /* clear the valid bit */
  1373. rotldi r11,r11,8
  1374. std r11,0(r10)
  1375. sync
  1376. clrrdi r11,r11,28 /* Get the esid part of the ste */
  1377. slbie r11
  1378. 2: std r9,8(r10) /* Store the vsid part of the ste */
  1379. eieio
  1380. mfspr r11,SPRN_DAR /* Get the new esid */
  1381. clrrdi r11,r11,28 /* Permits a full 32b of ESID */
  1382. ori r11,r11,0x90 /* Turn on valid and kp */
  1383. std r11,0(r10) /* Put new entry back into the stab */
  1384. sync
  1385. /* All done -- return from exception. */
  1386. lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */
  1387. ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */
  1388. andi. r10,r12,MSR_RI
  1389. beq- unrecov_slb
  1390. mtcrf 0x80,r9 /* restore CR */
  1391. mfmsr r10
  1392. clrrdi r10,r10,2
  1393. mtmsrd r10,1
  1394. mtspr SPRN_SRR0,r11
  1395. mtspr SPRN_SRR1,r12
  1396. ld r9,PACA_EXSLB+EX_R9(r13)
  1397. ld r10,PACA_EXSLB+EX_R10(r13)
  1398. ld r11,PACA_EXSLB+EX_R11(r13)
  1399. ld r12,PACA_EXSLB+EX_R12(r13)
  1400. ld r13,PACA_EXSLB+EX_R13(r13)
  1401. rfid
  1402. b . /* prevent speculative execution */