cpu.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/cpu.h>
  12. #include <asm/cpu.h>
  13. #include <asm/cpu-info.h>
  14. #include <asm/mipsregs.h>
  15. #include <bcm63xx_cpu.h>
  16. #include <bcm63xx_regs.h>
  17. #include <bcm63xx_io.h>
  18. #include <bcm63xx_irq.h>
  19. const unsigned long *bcm63xx_regs_base;
  20. EXPORT_SYMBOL(bcm63xx_regs_base);
  21. const int *bcm63xx_irqs;
  22. EXPORT_SYMBOL(bcm63xx_irqs);
  23. static u16 bcm63xx_cpu_id;
  24. static u8 bcm63xx_cpu_rev;
  25. static unsigned int bcm63xx_cpu_freq;
  26. static unsigned int bcm63xx_memory_size;
  27. static const unsigned long bcm6328_regs_base[] = {
  28. __GEN_CPU_REGS_TABLE(6328)
  29. };
  30. static const int bcm6328_irqs[] = {
  31. __GEN_CPU_IRQ_TABLE(6328)
  32. };
  33. static const unsigned long bcm6338_regs_base[] = {
  34. __GEN_CPU_REGS_TABLE(6338)
  35. };
  36. static const int bcm6338_irqs[] = {
  37. __GEN_CPU_IRQ_TABLE(6338)
  38. };
  39. static const unsigned long bcm6345_regs_base[] = {
  40. __GEN_CPU_REGS_TABLE(6345)
  41. };
  42. static const int bcm6345_irqs[] = {
  43. __GEN_CPU_IRQ_TABLE(6345)
  44. };
  45. static const unsigned long bcm6348_regs_base[] = {
  46. __GEN_CPU_REGS_TABLE(6348)
  47. };
  48. static const int bcm6348_irqs[] = {
  49. __GEN_CPU_IRQ_TABLE(6348)
  50. };
  51. static const unsigned long bcm6358_regs_base[] = {
  52. __GEN_CPU_REGS_TABLE(6358)
  53. };
  54. static const int bcm6358_irqs[] = {
  55. __GEN_CPU_IRQ_TABLE(6358)
  56. };
  57. static const unsigned long bcm6362_regs_base[] = {
  58. __GEN_CPU_REGS_TABLE(6362)
  59. };
  60. static const int bcm6362_irqs[] = {
  61. __GEN_CPU_IRQ_TABLE(6362)
  62. };
  63. static const unsigned long bcm6368_regs_base[] = {
  64. __GEN_CPU_REGS_TABLE(6368)
  65. };
  66. static const int bcm6368_irqs[] = {
  67. __GEN_CPU_IRQ_TABLE(6368)
  68. };
  69. u16 __bcm63xx_get_cpu_id(void)
  70. {
  71. return bcm63xx_cpu_id;
  72. }
  73. EXPORT_SYMBOL(__bcm63xx_get_cpu_id);
  74. u8 bcm63xx_get_cpu_rev(void)
  75. {
  76. return bcm63xx_cpu_rev;
  77. }
  78. EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
  79. unsigned int bcm63xx_get_cpu_freq(void)
  80. {
  81. return bcm63xx_cpu_freq;
  82. }
  83. unsigned int bcm63xx_get_memory_size(void)
  84. {
  85. return bcm63xx_memory_size;
  86. }
  87. static unsigned int detect_cpu_clock(void)
  88. {
  89. switch (bcm63xx_get_cpu_id()) {
  90. case BCM6328_CPU_ID:
  91. {
  92. unsigned int tmp, mips_pll_fcvo;
  93. tmp = bcm_misc_readl(MISC_STRAPBUS_6328_REG);
  94. mips_pll_fcvo = (tmp & STRAPBUS_6328_FCVO_MASK)
  95. >> STRAPBUS_6328_FCVO_SHIFT;
  96. switch (mips_pll_fcvo) {
  97. case 0x12:
  98. case 0x14:
  99. case 0x19:
  100. return 160000000;
  101. case 0x1c:
  102. return 192000000;
  103. case 0x13:
  104. case 0x15:
  105. return 200000000;
  106. case 0x1a:
  107. return 384000000;
  108. case 0x16:
  109. return 400000000;
  110. default:
  111. return 320000000;
  112. }
  113. }
  114. case BCM6338_CPU_ID:
  115. /* BCM6338 has a fixed 240 Mhz frequency */
  116. return 240000000;
  117. case BCM6345_CPU_ID:
  118. /* BCM6345 has a fixed 140Mhz frequency */
  119. return 140000000;
  120. case BCM6348_CPU_ID:
  121. {
  122. unsigned int tmp, n1, n2, m1;
  123. /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
  124. tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
  125. n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
  126. n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
  127. m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
  128. n1 += 1;
  129. n2 += 2;
  130. m1 += 1;
  131. return (16 * 1000000 * n1 * n2) / m1;
  132. }
  133. case BCM6358_CPU_ID:
  134. {
  135. unsigned int tmp, n1, n2, m1;
  136. /* 16MHz * N1 * N2 / M1_CPU */
  137. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
  138. n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
  139. n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
  140. m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
  141. return (16 * 1000000 * n1 * n2) / m1;
  142. }
  143. case BCM6362_CPU_ID:
  144. {
  145. unsigned int tmp, mips_pll_fcvo;
  146. tmp = bcm_misc_readl(MISC_STRAPBUS_6362_REG);
  147. mips_pll_fcvo = (tmp & STRAPBUS_6362_FCVO_MASK)
  148. >> STRAPBUS_6362_FCVO_SHIFT;
  149. switch (mips_pll_fcvo) {
  150. case 0x03:
  151. case 0x0b:
  152. case 0x13:
  153. case 0x1b:
  154. return 240000000;
  155. case 0x04:
  156. case 0x0c:
  157. case 0x14:
  158. case 0x1c:
  159. return 160000000;
  160. case 0x05:
  161. case 0x0e:
  162. case 0x16:
  163. case 0x1e:
  164. case 0x1f:
  165. return 400000000;
  166. case 0x06:
  167. return 440000000;
  168. case 0x07:
  169. case 0x17:
  170. return 384000000;
  171. case 0x15:
  172. case 0x1d:
  173. return 200000000;
  174. default:
  175. return 320000000;
  176. }
  177. }
  178. case BCM6368_CPU_ID:
  179. {
  180. unsigned int tmp, p1, p2, ndiv, m1;
  181. /* (64MHz / P1) * P2 * NDIV / M1_CPU */
  182. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_6368_REG);
  183. p1 = (tmp & DMIPSPLLCFG_6368_P1_MASK) >>
  184. DMIPSPLLCFG_6368_P1_SHIFT;
  185. p2 = (tmp & DMIPSPLLCFG_6368_P2_MASK) >>
  186. DMIPSPLLCFG_6368_P2_SHIFT;
  187. ndiv = (tmp & DMIPSPLLCFG_6368_NDIV_MASK) >>
  188. DMIPSPLLCFG_6368_NDIV_SHIFT;
  189. tmp = bcm_ddr_readl(DDR_DMIPSPLLDIV_6368_REG);
  190. m1 = (tmp & DMIPSPLLDIV_6368_MDIV_MASK) >>
  191. DMIPSPLLDIV_6368_MDIV_SHIFT;
  192. return (((64 * 1000000) / p1) * p2 * ndiv) / m1;
  193. }
  194. default:
  195. BUG();
  196. }
  197. }
  198. /*
  199. * attempt to detect the amount of memory installed
  200. */
  201. static unsigned int detect_memory_size(void)
  202. {
  203. unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
  204. u32 val;
  205. if (BCMCPU_IS_6328() || BCMCPU_IS_6362())
  206. return bcm_ddr_readl(DDR_CSEND_REG) << 24;
  207. if (BCMCPU_IS_6345()) {
  208. val = bcm_sdram_readl(SDRAM_MBASE_REG);
  209. return (val * 8 * 1024 * 1024);
  210. }
  211. if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
  212. val = bcm_sdram_readl(SDRAM_CFG_REG);
  213. rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
  214. cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
  215. is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
  216. banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
  217. }
  218. if (BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
  219. val = bcm_memc_readl(MEMC_CFG_REG);
  220. rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
  221. cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
  222. is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
  223. banks = 2;
  224. }
  225. /* 0 => 11 address bits ... 2 => 13 address bits */
  226. rows += 11;
  227. /* 0 => 8 address bits ... 2 => 10 address bits */
  228. cols += 8;
  229. return 1 << (cols + rows + (is_32bits + 1) + banks);
  230. }
  231. void __init bcm63xx_cpu_init(void)
  232. {
  233. unsigned int tmp;
  234. struct cpuinfo_mips *c = &current_cpu_data;
  235. unsigned int cpu = smp_processor_id();
  236. u32 chipid_reg;
  237. /* soc registers location depends on cpu type */
  238. chipid_reg = 0;
  239. switch (c->cputype) {
  240. case CPU_BMIPS3300:
  241. if ((read_c0_prid() & 0xff00) != PRID_IMP_BMIPS3300_ALT)
  242. __cpu_name[cpu] = "Broadcom BCM6338";
  243. /* fall-through */
  244. case CPU_BMIPS32:
  245. chipid_reg = BCM_6345_PERF_BASE;
  246. break;
  247. case CPU_BMIPS4350:
  248. if ((read_c0_prid() & 0xf0) == 0x10)
  249. chipid_reg = BCM_6345_PERF_BASE;
  250. else
  251. chipid_reg = BCM_6368_PERF_BASE;
  252. break;
  253. }
  254. /*
  255. * really early to panic, but delaying panic would not help since we
  256. * will never get any working console
  257. */
  258. if (!chipid_reg)
  259. panic("unsupported Broadcom CPU");
  260. /* read out CPU type */
  261. tmp = bcm_readl(chipid_reg);
  262. bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
  263. bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
  264. switch (bcm63xx_cpu_id) {
  265. case BCM6328_CPU_ID:
  266. bcm63xx_regs_base = bcm6328_regs_base;
  267. bcm63xx_irqs = bcm6328_irqs;
  268. break;
  269. case BCM6338_CPU_ID:
  270. bcm63xx_regs_base = bcm6338_regs_base;
  271. bcm63xx_irqs = bcm6338_irqs;
  272. break;
  273. case BCM6345_CPU_ID:
  274. bcm63xx_regs_base = bcm6345_regs_base;
  275. bcm63xx_irqs = bcm6345_irqs;
  276. break;
  277. case BCM6348_CPU_ID:
  278. bcm63xx_regs_base = bcm6348_regs_base;
  279. bcm63xx_irqs = bcm6348_irqs;
  280. break;
  281. case BCM6358_CPU_ID:
  282. bcm63xx_regs_base = bcm6358_regs_base;
  283. bcm63xx_irqs = bcm6358_irqs;
  284. break;
  285. case BCM6362_CPU_ID:
  286. bcm63xx_regs_base = bcm6362_regs_base;
  287. bcm63xx_irqs = bcm6362_irqs;
  288. break;
  289. case BCM6368_CPU_ID:
  290. bcm63xx_regs_base = bcm6368_regs_base;
  291. bcm63xx_irqs = bcm6368_irqs;
  292. break;
  293. default:
  294. panic("unsupported broadcom CPU %x", bcm63xx_cpu_id);
  295. break;
  296. }
  297. bcm63xx_cpu_freq = detect_cpu_clock();
  298. bcm63xx_memory_size = detect_memory_size();
  299. printk(KERN_INFO "Detected Broadcom 0x%04x CPU revision %02x\n",
  300. bcm63xx_cpu_id, bcm63xx_cpu_rev);
  301. printk(KERN_INFO "CPU frequency is %u MHz\n",
  302. bcm63xx_cpu_freq / 1000000);
  303. printk(KERN_INFO "%uMB of RAM installed\n",
  304. bcm63xx_memory_size >> 20);
  305. }