foundation-v8.dts 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * ARM Ltd.
  3. *
  4. * ARMv8 Foundation model DTS
  5. */
  6. /dts-v1/;
  7. / {
  8. model = "Foundation-v8A";
  9. compatible = "arm,foundation-aarch64", "arm,vexpress";
  10. interrupt-parent = <&gic>;
  11. #address-cells = <2>;
  12. #size-cells = <2>;
  13. chosen { };
  14. aliases {
  15. serial0 = &v2m_serial0;
  16. serial1 = &v2m_serial1;
  17. serial2 = &v2m_serial2;
  18. serial3 = &v2m_serial3;
  19. };
  20. cpus {
  21. #address-cells = <2>;
  22. #size-cells = <0>;
  23. cpu@0 {
  24. device_type = "cpu";
  25. compatible = "arm,armv8";
  26. reg = <0x0 0x0>;
  27. enable-method = "spin-table";
  28. cpu-release-addr = <0x0 0x8000fff8>;
  29. };
  30. cpu@1 {
  31. device_type = "cpu";
  32. compatible = "arm,armv8";
  33. reg = <0x0 0x1>;
  34. enable-method = "spin-table";
  35. cpu-release-addr = <0x0 0x8000fff8>;
  36. };
  37. cpu@2 {
  38. device_type = "cpu";
  39. compatible = "arm,armv8";
  40. reg = <0x0 0x2>;
  41. enable-method = "spin-table";
  42. cpu-release-addr = <0x0 0x8000fff8>;
  43. };
  44. cpu@3 {
  45. device_type = "cpu";
  46. compatible = "arm,armv8";
  47. reg = <0x0 0x3>;
  48. enable-method = "spin-table";
  49. cpu-release-addr = <0x0 0x8000fff8>;
  50. };
  51. };
  52. memory@80000000 {
  53. device_type = "memory";
  54. reg = <0x00000000 0x80000000 0 0x80000000>,
  55. <0x00000008 0x80000000 0 0x80000000>;
  56. };
  57. gic: interrupt-controller@2c001000 {
  58. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  59. #interrupt-cells = <3>;
  60. #address-cells = <0>;
  61. interrupt-controller;
  62. reg = <0x0 0x2c001000 0 0x1000>,
  63. <0x0 0x2c002000 0 0x1000>,
  64. <0x0 0x2c004000 0 0x2000>,
  65. <0x0 0x2c006000 0 0x2000>;
  66. interrupts = <1 9 0xf04>;
  67. };
  68. timer {
  69. compatible = "arm,armv8-timer";
  70. interrupts = <1 13 0xff01>,
  71. <1 14 0xff01>,
  72. <1 11 0xff01>,
  73. <1 10 0xff01>;
  74. clock-frequency = <100000000>;
  75. };
  76. pmu {
  77. compatible = "arm,armv8-pmuv3";
  78. interrupts = <0 60 4>,
  79. <0 61 4>,
  80. <0 62 4>,
  81. <0 63 4>;
  82. };
  83. smb {
  84. compatible = "arm,vexpress,v2m-p1", "simple-bus";
  85. arm,v2m-memory-map = "rs1";
  86. #address-cells = <2>; /* SMB chipselect number and offset */
  87. #size-cells = <1>;
  88. ranges = <0 0 0 0x08000000 0x04000000>,
  89. <1 0 0 0x14000000 0x04000000>,
  90. <2 0 0 0x18000000 0x04000000>,
  91. <3 0 0 0x1c000000 0x04000000>,
  92. <4 0 0 0x0c000000 0x04000000>,
  93. <5 0 0 0x10000000 0x04000000>;
  94. #interrupt-cells = <1>;
  95. interrupt-map-mask = <0 0 63>;
  96. interrupt-map = <0 0 0 &gic 0 0 4>,
  97. <0 0 1 &gic 0 1 4>,
  98. <0 0 2 &gic 0 2 4>,
  99. <0 0 3 &gic 0 3 4>,
  100. <0 0 4 &gic 0 4 4>,
  101. <0 0 5 &gic 0 5 4>,
  102. <0 0 6 &gic 0 6 4>,
  103. <0 0 7 &gic 0 7 4>,
  104. <0 0 8 &gic 0 8 4>,
  105. <0 0 9 &gic 0 9 4>,
  106. <0 0 10 &gic 0 10 4>,
  107. <0 0 11 &gic 0 11 4>,
  108. <0 0 12 &gic 0 12 4>,
  109. <0 0 13 &gic 0 13 4>,
  110. <0 0 14 &gic 0 14 4>,
  111. <0 0 15 &gic 0 15 4>,
  112. <0 0 16 &gic 0 16 4>,
  113. <0 0 17 &gic 0 17 4>,
  114. <0 0 18 &gic 0 18 4>,
  115. <0 0 19 &gic 0 19 4>,
  116. <0 0 20 &gic 0 20 4>,
  117. <0 0 21 &gic 0 21 4>,
  118. <0 0 22 &gic 0 22 4>,
  119. <0 0 23 &gic 0 23 4>,
  120. <0 0 24 &gic 0 24 4>,
  121. <0 0 25 &gic 0 25 4>,
  122. <0 0 26 &gic 0 26 4>,
  123. <0 0 27 &gic 0 27 4>,
  124. <0 0 28 &gic 0 28 4>,
  125. <0 0 29 &gic 0 29 4>,
  126. <0 0 30 &gic 0 30 4>,
  127. <0 0 31 &gic 0 31 4>,
  128. <0 0 32 &gic 0 32 4>,
  129. <0 0 33 &gic 0 33 4>,
  130. <0 0 34 &gic 0 34 4>,
  131. <0 0 35 &gic 0 35 4>,
  132. <0 0 36 &gic 0 36 4>,
  133. <0 0 37 &gic 0 37 4>,
  134. <0 0 38 &gic 0 38 4>,
  135. <0 0 39 &gic 0 39 4>,
  136. <0 0 40 &gic 0 40 4>,
  137. <0 0 41 &gic 0 41 4>,
  138. <0 0 42 &gic 0 42 4>;
  139. ethernet@2,02000000 {
  140. compatible = "smsc,lan91c111";
  141. reg = <2 0x02000000 0x10000>;
  142. interrupts = <15>;
  143. };
  144. v2m_clk24mhz: clk24mhz {
  145. compatible = "fixed-clock";
  146. #clock-cells = <0>;
  147. clock-frequency = <24000000>;
  148. clock-output-names = "v2m:clk24mhz";
  149. };
  150. v2m_refclk1mhz: refclk1mhz {
  151. compatible = "fixed-clock";
  152. #clock-cells = <0>;
  153. clock-frequency = <1000000>;
  154. clock-output-names = "v2m:refclk1mhz";
  155. };
  156. v2m_refclk32khz: refclk32khz {
  157. compatible = "fixed-clock";
  158. #clock-cells = <0>;
  159. clock-frequency = <32768>;
  160. clock-output-names = "v2m:refclk32khz";
  161. };
  162. iofpga@3,00000000 {
  163. compatible = "arm,amba-bus", "simple-bus";
  164. #address-cells = <1>;
  165. #size-cells = <1>;
  166. ranges = <0 3 0 0x200000>;
  167. v2m_sysreg: sysreg@010000 {
  168. compatible = "arm,vexpress-sysreg";
  169. reg = <0x010000 0x1000>;
  170. };
  171. v2m_serial0: uart@090000 {
  172. compatible = "arm,pl011", "arm,primecell";
  173. reg = <0x090000 0x1000>;
  174. interrupts = <5>;
  175. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  176. clock-names = "uartclk", "apb_pclk";
  177. };
  178. v2m_serial1: uart@0a0000 {
  179. compatible = "arm,pl011", "arm,primecell";
  180. reg = <0x0a0000 0x1000>;
  181. interrupts = <6>;
  182. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  183. clock-names = "uartclk", "apb_pclk";
  184. };
  185. v2m_serial2: uart@0b0000 {
  186. compatible = "arm,pl011", "arm,primecell";
  187. reg = <0x0b0000 0x1000>;
  188. interrupts = <7>;
  189. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  190. clock-names = "uartclk", "apb_pclk";
  191. };
  192. v2m_serial3: uart@0c0000 {
  193. compatible = "arm,pl011", "arm,primecell";
  194. reg = <0x0c0000 0x1000>;
  195. interrupts = <8>;
  196. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  197. clock-names = "uartclk", "apb_pclk";
  198. };
  199. virtio_block@0130000 {
  200. compatible = "virtio,mmio";
  201. reg = <0x130000 0x1000>;
  202. interrupts = <42>;
  203. };
  204. };
  205. };
  206. };