common.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * arch/arm/mach-tegra/common.c
  3. *
  4. * Copyright (c) 2013 NVIDIA Corporation. All rights reserved.
  5. * Copyright (C) 2010 Google, Inc.
  6. *
  7. * Author:
  8. * Colin Cross <ccross@android.com>
  9. *
  10. * This software is licensed under the terms of the GNU General Public
  11. * License version 2, as published by the Free Software Foundation, and
  12. * may be copied, distributed, and modified under those terms.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. */
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/irqchip.h>
  25. #include <linux/clk/tegra.h>
  26. #include <asm/hardware/cache-l2x0.h>
  27. #include "board.h"
  28. #include "common.h"
  29. #include "fuse.h"
  30. #include "iomap.h"
  31. #include "irq.h"
  32. #include "pmc.h"
  33. #include "apbio.h"
  34. #include "sleep.h"
  35. #include "pm.h"
  36. #include "reset.h"
  37. /*
  38. * Storage for debug-macro.S's state.
  39. *
  40. * This must be in .data not .bss so that it gets initialized each time the
  41. * kernel is loaded. The data is declared here rather than debug-macro.S so
  42. * that multiple inclusions of debug-macro.S point at the same data.
  43. */
  44. u32 tegra_uart_config[4] = {
  45. /* Debug UART initialization required */
  46. 1,
  47. /* Debug UART physical address */
  48. 0,
  49. /* Debug UART virtual address */
  50. 0,
  51. /* Scratch space for debug macro */
  52. 0,
  53. };
  54. #ifdef CONFIG_OF
  55. void __init tegra_dt_init_irq(void)
  56. {
  57. tegra_clocks_init();
  58. tegra_pmc_init();
  59. tegra_init_irq();
  60. irqchip_init();
  61. tegra_legacy_irq_syscore_init();
  62. }
  63. #endif
  64. void tegra_assert_system_reset(char mode, const char *cmd)
  65. {
  66. void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
  67. u32 reg;
  68. reg = readl_relaxed(reset);
  69. reg |= 0x10;
  70. writel_relaxed(reg, reset);
  71. }
  72. static void __init tegra_init_cache(void)
  73. {
  74. #ifdef CONFIG_CACHE_L2X0
  75. int ret;
  76. void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
  77. u32 aux_ctrl, cache_type;
  78. cache_type = readl(p + L2X0_CACHE_TYPE);
  79. aux_ctrl = (cache_type & 0x700) << (17-8);
  80. aux_ctrl |= 0x7C400001;
  81. ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
  82. if (!ret)
  83. l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
  84. #endif
  85. }
  86. void __init tegra_init_early(void)
  87. {
  88. tegra_cpu_reset_handler_init();
  89. tegra_apb_io_init();
  90. tegra_init_fuse();
  91. tegra_init_cache();
  92. tegra_powergate_init();
  93. tegra_hotplug_init();
  94. }
  95. void __init tegra_init_late(void)
  96. {
  97. tegra_init_suspend();
  98. tegra_powergate_debugfs_init();
  99. }