common.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/cpu.h>
  22. #include <net/dsa.h>
  23. #include <asm/page.h>
  24. #include <asm/setup.h>
  25. #include <asm/system_misc.h>
  26. #include <asm/timex.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/mach/time.h>
  30. #include <mach/bridge-regs.h>
  31. #include <mach/hardware.h>
  32. #include <mach/orion5x.h>
  33. #include <linux/platform_data/mtd-orion_nand.h>
  34. #include <linux/platform_data/usb-ehci-orion.h>
  35. #include <plat/time.h>
  36. #include <plat/common.h>
  37. #include "common.h"
  38. /*****************************************************************************
  39. * I/O Address Mapping
  40. ****************************************************************************/
  41. static struct map_desc orion5x_io_desc[] __initdata = {
  42. {
  43. .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
  44. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  45. .length = ORION5X_REGS_SIZE,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
  49. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  50. .length = ORION5X_PCIE_WA_SIZE,
  51. .type = MT_DEVICE,
  52. },
  53. };
  54. void __init orion5x_map_io(void)
  55. {
  56. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  57. }
  58. /*****************************************************************************
  59. * CLK tree
  60. ****************************************************************************/
  61. static struct clk *tclk;
  62. void __init clk_init(void)
  63. {
  64. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  65. orion5x_tclk);
  66. orion_clkdev_init(tclk);
  67. }
  68. /*****************************************************************************
  69. * EHCI0
  70. ****************************************************************************/
  71. void __init orion5x_ehci0_init(void)
  72. {
  73. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  74. EHCI_PHY_ORION);
  75. }
  76. /*****************************************************************************
  77. * EHCI1
  78. ****************************************************************************/
  79. void __init orion5x_ehci1_init(void)
  80. {
  81. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  82. }
  83. /*****************************************************************************
  84. * GE00
  85. ****************************************************************************/
  86. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  87. {
  88. orion_ge00_init(eth_data,
  89. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  90. IRQ_ORION5X_ETH_ERR,
  91. MV643XX_TX_CSUM_DEFAULT_LIMIT);
  92. }
  93. /*****************************************************************************
  94. * Ethernet switch
  95. ****************************************************************************/
  96. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  97. {
  98. orion_ge00_switch_init(d, irq);
  99. }
  100. /*****************************************************************************
  101. * I2C
  102. ****************************************************************************/
  103. void __init orion5x_i2c_init(void)
  104. {
  105. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  106. }
  107. /*****************************************************************************
  108. * SATA
  109. ****************************************************************************/
  110. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  111. {
  112. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  113. }
  114. /*****************************************************************************
  115. * SPI
  116. ****************************************************************************/
  117. void __init orion5x_spi_init()
  118. {
  119. orion_spi_init(SPI_PHYS_BASE);
  120. }
  121. /*****************************************************************************
  122. * UART0
  123. ****************************************************************************/
  124. void __init orion5x_uart0_init(void)
  125. {
  126. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  127. IRQ_ORION5X_UART0, tclk);
  128. }
  129. /*****************************************************************************
  130. * UART1
  131. ****************************************************************************/
  132. void __init orion5x_uart1_init(void)
  133. {
  134. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  135. IRQ_ORION5X_UART1, tclk);
  136. }
  137. /*****************************************************************************
  138. * XOR engine
  139. ****************************************************************************/
  140. void __init orion5x_xor_init(void)
  141. {
  142. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  143. ORION5X_XOR_PHYS_BASE + 0x200,
  144. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  145. }
  146. /*****************************************************************************
  147. * Cryptographic Engines and Security Accelerator (CESA)
  148. ****************************************************************************/
  149. static void __init orion5x_crypto_init(void)
  150. {
  151. mvebu_mbus_add_window("sram", ORION5X_SRAM_PHYS_BASE,
  152. ORION5X_SRAM_SIZE);
  153. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  154. SZ_8K, IRQ_ORION5X_CESA);
  155. }
  156. /*****************************************************************************
  157. * Watchdog
  158. ****************************************************************************/
  159. void __init orion5x_wdt_init(void)
  160. {
  161. orion_wdt_init();
  162. }
  163. /*****************************************************************************
  164. * Time handling
  165. ****************************************************************************/
  166. void __init orion5x_init_early(void)
  167. {
  168. u32 rev, dev;
  169. const char *mbus_soc_name;
  170. orion_time_set_base(TIMER_VIRT_BASE);
  171. /*
  172. * Some Orion5x devices allocate their coherent buffers from atomic
  173. * context. Increase size of atomic coherent pool to make sure such
  174. * the allocations won't fail.
  175. */
  176. init_dma_coherent_pool_size(SZ_1M);
  177. /* Initialize the MBUS driver */
  178. orion5x_pcie_id(&dev, &rev);
  179. if (dev == MV88F5281_DEV_ID)
  180. mbus_soc_name = "marvell,orion5x-88f5281-mbus";
  181. else if (dev == MV88F5182_DEV_ID)
  182. mbus_soc_name = "marvell,orion5x-88f5182-mbus";
  183. else if (dev == MV88F5181_DEV_ID)
  184. mbus_soc_name = "marvell,orion5x-88f5181-mbus";
  185. else if (dev == MV88F6183_DEV_ID)
  186. mbus_soc_name = "marvell,orion5x-88f6183-mbus";
  187. else
  188. mbus_soc_name = NULL;
  189. mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
  190. ORION5X_BRIDGE_WINS_SZ,
  191. ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
  192. }
  193. void orion5x_setup_wins(void)
  194. {
  195. /*
  196. * The PCIe windows will no longer be statically allocated
  197. * here once Orion5x is migrated to the pci-mvebu driver.
  198. */
  199. mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_IO_PHYS_BASE,
  200. ORION5X_PCIE_IO_SIZE,
  201. ORION5X_PCIE_IO_BUS_BASE,
  202. MVEBU_MBUS_PCI_IO);
  203. mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_MEM_PHYS_BASE,
  204. ORION5X_PCIE_MEM_SIZE,
  205. MVEBU_MBUS_NO_REMAP,
  206. MVEBU_MBUS_PCI_MEM);
  207. mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_IO_PHYS_BASE,
  208. ORION5X_PCI_IO_SIZE,
  209. ORION5X_PCI_IO_BUS_BASE,
  210. MVEBU_MBUS_PCI_IO);
  211. mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_MEM_PHYS_BASE,
  212. ORION5X_PCI_MEM_SIZE,
  213. MVEBU_MBUS_NO_REMAP,
  214. MVEBU_MBUS_PCI_MEM);
  215. }
  216. int orion5x_tclk;
  217. int __init orion5x_find_tclk(void)
  218. {
  219. u32 dev, rev;
  220. orion5x_pcie_id(&dev, &rev);
  221. if (dev == MV88F6183_DEV_ID &&
  222. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  223. return 133333333;
  224. return 166666667;
  225. }
  226. void __init orion5x_timer_init(void)
  227. {
  228. orion5x_tclk = orion5x_find_tclk();
  229. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  230. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  231. }
  232. /*****************************************************************************
  233. * General
  234. ****************************************************************************/
  235. /*
  236. * Identify device ID and rev from PCIe configuration header space '0'.
  237. */
  238. void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  239. {
  240. orion5x_pcie_id(dev, rev);
  241. if (*dev == MV88F5281_DEV_ID) {
  242. if (*rev == MV88F5281_REV_D2) {
  243. *dev_name = "MV88F5281-D2";
  244. } else if (*rev == MV88F5281_REV_D1) {
  245. *dev_name = "MV88F5281-D1";
  246. } else if (*rev == MV88F5281_REV_D0) {
  247. *dev_name = "MV88F5281-D0";
  248. } else {
  249. *dev_name = "MV88F5281-Rev-Unsupported";
  250. }
  251. } else if (*dev == MV88F5182_DEV_ID) {
  252. if (*rev == MV88F5182_REV_A2) {
  253. *dev_name = "MV88F5182-A2";
  254. } else {
  255. *dev_name = "MV88F5182-Rev-Unsupported";
  256. }
  257. } else if (*dev == MV88F5181_DEV_ID) {
  258. if (*rev == MV88F5181_REV_B1) {
  259. *dev_name = "MV88F5181-Rev-B1";
  260. } else if (*rev == MV88F5181L_REV_A1) {
  261. *dev_name = "MV88F5181L-Rev-A1";
  262. } else {
  263. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  264. }
  265. } else if (*dev == MV88F6183_DEV_ID) {
  266. if (*rev == MV88F6183_REV_B0) {
  267. *dev_name = "MV88F6183-Rev-B0";
  268. } else {
  269. *dev_name = "MV88F6183-Rev-Unsupported";
  270. }
  271. } else {
  272. *dev_name = "Device-Unknown";
  273. }
  274. }
  275. void __init orion5x_init(void)
  276. {
  277. char *dev_name;
  278. u32 dev, rev;
  279. orion5x_id(&dev, &rev, &dev_name);
  280. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  281. /*
  282. * Setup Orion address map
  283. */
  284. orion5x_setup_wins();
  285. /* Setup root of clk tree */
  286. clk_init();
  287. /*
  288. * Don't issue "Wait for Interrupt" instruction if we are
  289. * running on D0 5281 silicon.
  290. */
  291. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  292. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  293. cpu_idle_poll_ctrl(true);
  294. }
  295. /*
  296. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  297. * while 5180n/5181/5281 don't have crypto.
  298. */
  299. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  300. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  301. orion5x_crypto_init();
  302. /*
  303. * Register watchdog driver
  304. */
  305. orion5x_wdt_init();
  306. }
  307. void orion5x_restart(char mode, const char *cmd)
  308. {
  309. /*
  310. * Enable and issue soft reset
  311. */
  312. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  313. orion5x_setbits(CPU_SOFT_RESET, 1);
  314. mdelay(200);
  315. orion5x_clrbits(CPU_SOFT_RESET, 1);
  316. }
  317. /*
  318. * Many orion-based systems have buggy bootloader implementations.
  319. * This is a common fixup for bogus memory tags.
  320. */
  321. void __init tag_fixup_mem32(struct tag *t, char **from,
  322. struct meminfo *meminfo)
  323. {
  324. for (; t->hdr.size; t = tag_next(t))
  325. if (t->hdr.tag == ATAG_MEM &&
  326. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  327. t->u.mem.start & ~PAGE_MASK)) {
  328. printk(KERN_WARNING
  329. "Clearing invalid memory bank %dKB@0x%08x\n",
  330. t->u.mem.size / 1024, t->u.mem.start);
  331. t->hdr.tag = 0;
  332. }
  333. }