common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * arch/arm/mach-dove/common.c
  3. *
  4. * Core functions for Marvell Dove 88AP510 System On Chip
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/clk-provider.h>
  11. #include <linux/clk/mvebu.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/init.h>
  14. #include <linux/of.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/platform_data/dma-mv_xor.h>
  17. #include <linux/platform_data/usb-ehci-orion.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/hardware/cache-tauros2.h>
  20. #include <asm/mach/arch.h>
  21. #include <asm/mach/map.h>
  22. #include <asm/mach/time.h>
  23. #include <mach/bridge-regs.h>
  24. #include <mach/pm.h>
  25. #include <plat/common.h>
  26. #include <plat/irq.h>
  27. #include <plat/time.h>
  28. #include "common.h"
  29. /*****************************************************************************
  30. * I/O Address Mapping
  31. ****************************************************************************/
  32. static struct map_desc dove_io_desc[] __initdata = {
  33. {
  34. .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
  35. .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
  36. .length = DOVE_SB_REGS_SIZE,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
  40. .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
  41. .length = DOVE_NB_REGS_SIZE,
  42. .type = MT_DEVICE,
  43. },
  44. };
  45. void __init dove_map_io(void)
  46. {
  47. iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
  48. }
  49. /*****************************************************************************
  50. * CLK tree
  51. ****************************************************************************/
  52. static int dove_tclk;
  53. static DEFINE_SPINLOCK(gating_lock);
  54. static struct clk *tclk;
  55. static struct clk __init *dove_register_gate(const char *name,
  56. const char *parent, u8 bit_idx)
  57. {
  58. return clk_register_gate(NULL, name, parent, 0,
  59. (void __iomem *)CLOCK_GATING_CONTROL,
  60. bit_idx, 0, &gating_lock);
  61. }
  62. static void __init dove_clk_init(void)
  63. {
  64. struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
  65. struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
  66. struct clk *xor0, *xor1, *ge, *gephy;
  67. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  68. dove_tclk);
  69. usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
  70. usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
  71. sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
  72. pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
  73. pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
  74. sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
  75. sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
  76. nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
  77. camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
  78. i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
  79. i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
  80. crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
  81. ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
  82. pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
  83. xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
  84. xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
  85. gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
  86. ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
  87. orion_clkdev_add(NULL, "orion_spi.0", tclk);
  88. orion_clkdev_add(NULL, "orion_spi.1", tclk);
  89. orion_clkdev_add(NULL, "orion_wdt", tclk);
  90. orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
  91. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  92. orion_clkdev_add(NULL, "orion-ehci.1", usb1);
  93. orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
  94. orion_clkdev_add(NULL, "sata_mv.0", sata);
  95. orion_clkdev_add("0", "pcie", pex0);
  96. orion_clkdev_add("1", "pcie", pex1);
  97. orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
  98. orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
  99. orion_clkdev_add(NULL, "orion_nand", nand);
  100. orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
  101. orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
  102. orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
  103. orion_clkdev_add(NULL, "mv_crypto", crypto);
  104. orion_clkdev_add(NULL, "dove-ac97", ac97);
  105. orion_clkdev_add(NULL, "dove-pdma", pdma);
  106. orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
  107. orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
  108. }
  109. /*****************************************************************************
  110. * EHCI0
  111. ****************************************************************************/
  112. void __init dove_ehci0_init(void)
  113. {
  114. orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
  115. }
  116. /*****************************************************************************
  117. * EHCI1
  118. ****************************************************************************/
  119. void __init dove_ehci1_init(void)
  120. {
  121. orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
  122. }
  123. /*****************************************************************************
  124. * GE00
  125. ****************************************************************************/
  126. void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  127. {
  128. orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
  129. IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
  130. 1600);
  131. }
  132. /*****************************************************************************
  133. * SoC RTC
  134. ****************************************************************************/
  135. void __init dove_rtc_init(void)
  136. {
  137. orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
  138. }
  139. /*****************************************************************************
  140. * SATA
  141. ****************************************************************************/
  142. void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
  143. {
  144. orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
  145. }
  146. /*****************************************************************************
  147. * UART0
  148. ****************************************************************************/
  149. void __init dove_uart0_init(void)
  150. {
  151. orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
  152. IRQ_DOVE_UART_0, tclk);
  153. }
  154. /*****************************************************************************
  155. * UART1
  156. ****************************************************************************/
  157. void __init dove_uart1_init(void)
  158. {
  159. orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
  160. IRQ_DOVE_UART_1, tclk);
  161. }
  162. /*****************************************************************************
  163. * UART2
  164. ****************************************************************************/
  165. void __init dove_uart2_init(void)
  166. {
  167. orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
  168. IRQ_DOVE_UART_2, tclk);
  169. }
  170. /*****************************************************************************
  171. * UART3
  172. ****************************************************************************/
  173. void __init dove_uart3_init(void)
  174. {
  175. orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
  176. IRQ_DOVE_UART_3, tclk);
  177. }
  178. /*****************************************************************************
  179. * SPI
  180. ****************************************************************************/
  181. void __init dove_spi0_init(void)
  182. {
  183. orion_spi_init(DOVE_SPI0_PHYS_BASE);
  184. }
  185. void __init dove_spi1_init(void)
  186. {
  187. orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
  188. }
  189. /*****************************************************************************
  190. * I2C
  191. ****************************************************************************/
  192. void __init dove_i2c_init(void)
  193. {
  194. orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
  195. }
  196. /*****************************************************************************
  197. * Time handling
  198. ****************************************************************************/
  199. void __init dove_init_early(void)
  200. {
  201. orion_time_set_base(TIMER_VIRT_BASE);
  202. mvebu_mbus_init("marvell,dove-mbus",
  203. BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
  204. DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
  205. }
  206. static int __init dove_find_tclk(void)
  207. {
  208. return 166666667;
  209. }
  210. void __init dove_timer_init(void)
  211. {
  212. dove_tclk = dove_find_tclk();
  213. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  214. IRQ_DOVE_BRIDGE, dove_tclk);
  215. }
  216. /*****************************************************************************
  217. * Cryptographic Engines and Security Accelerator (CESA)
  218. ****************************************************************************/
  219. void __init dove_crypto_init(void)
  220. {
  221. orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
  222. DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
  223. }
  224. /*****************************************************************************
  225. * XOR 0
  226. ****************************************************************************/
  227. void __init dove_xor0_init(void)
  228. {
  229. orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
  230. IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
  231. }
  232. /*****************************************************************************
  233. * XOR 1
  234. ****************************************************************************/
  235. void __init dove_xor1_init(void)
  236. {
  237. orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
  238. IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
  239. }
  240. /*****************************************************************************
  241. * SDIO
  242. ****************************************************************************/
  243. static u64 sdio_dmamask = DMA_BIT_MASK(32);
  244. static struct resource dove_sdio0_resources[] = {
  245. {
  246. .start = DOVE_SDIO0_PHYS_BASE,
  247. .end = DOVE_SDIO0_PHYS_BASE + 0xff,
  248. .flags = IORESOURCE_MEM,
  249. }, {
  250. .start = IRQ_DOVE_SDIO0,
  251. .end = IRQ_DOVE_SDIO0,
  252. .flags = IORESOURCE_IRQ,
  253. },
  254. };
  255. static struct platform_device dove_sdio0 = {
  256. .name = "sdhci-dove",
  257. .id = 0,
  258. .dev = {
  259. .dma_mask = &sdio_dmamask,
  260. .coherent_dma_mask = DMA_BIT_MASK(32),
  261. },
  262. .resource = dove_sdio0_resources,
  263. .num_resources = ARRAY_SIZE(dove_sdio0_resources),
  264. };
  265. void __init dove_sdio0_init(void)
  266. {
  267. platform_device_register(&dove_sdio0);
  268. }
  269. static struct resource dove_sdio1_resources[] = {
  270. {
  271. .start = DOVE_SDIO1_PHYS_BASE,
  272. .end = DOVE_SDIO1_PHYS_BASE + 0xff,
  273. .flags = IORESOURCE_MEM,
  274. }, {
  275. .start = IRQ_DOVE_SDIO1,
  276. .end = IRQ_DOVE_SDIO1,
  277. .flags = IORESOURCE_IRQ,
  278. },
  279. };
  280. static struct platform_device dove_sdio1 = {
  281. .name = "sdhci-dove",
  282. .id = 1,
  283. .dev = {
  284. .dma_mask = &sdio_dmamask,
  285. .coherent_dma_mask = DMA_BIT_MASK(32),
  286. },
  287. .resource = dove_sdio1_resources,
  288. .num_resources = ARRAY_SIZE(dove_sdio1_resources),
  289. };
  290. void __init dove_sdio1_init(void)
  291. {
  292. platform_device_register(&dove_sdio1);
  293. }
  294. void __init dove_setup_cpu_wins(void)
  295. {
  296. /*
  297. * The PCIe windows will no longer be statically allocated
  298. * here once Dove is migrated to the pci-mvebu driver.
  299. */
  300. mvebu_mbus_add_window_remap_flags("pcie0.0",
  301. DOVE_PCIE0_IO_PHYS_BASE,
  302. DOVE_PCIE0_IO_SIZE,
  303. DOVE_PCIE0_IO_BUS_BASE,
  304. MVEBU_MBUS_PCI_IO);
  305. mvebu_mbus_add_window_remap_flags("pcie1.0",
  306. DOVE_PCIE1_IO_PHYS_BASE,
  307. DOVE_PCIE1_IO_SIZE,
  308. DOVE_PCIE1_IO_BUS_BASE,
  309. MVEBU_MBUS_PCI_IO);
  310. mvebu_mbus_add_window_remap_flags("pcie0.0",
  311. DOVE_PCIE0_MEM_PHYS_BASE,
  312. DOVE_PCIE0_MEM_SIZE,
  313. MVEBU_MBUS_NO_REMAP,
  314. MVEBU_MBUS_PCI_MEM);
  315. mvebu_mbus_add_window_remap_flags("pcie1.0",
  316. DOVE_PCIE1_MEM_PHYS_BASE,
  317. DOVE_PCIE1_MEM_SIZE,
  318. MVEBU_MBUS_NO_REMAP,
  319. MVEBU_MBUS_PCI_MEM);
  320. mvebu_mbus_add_window("cesa", DOVE_CESA_PHYS_BASE,
  321. DOVE_CESA_SIZE);
  322. mvebu_mbus_add_window("bootrom", DOVE_BOOTROM_PHYS_BASE,
  323. DOVE_BOOTROM_SIZE);
  324. mvebu_mbus_add_window("scratchpad", DOVE_SCRATCHPAD_PHYS_BASE,
  325. DOVE_SCRATCHPAD_SIZE);
  326. }
  327. void __init dove_init(void)
  328. {
  329. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  330. (dove_tclk + 499999) / 1000000);
  331. #ifdef CONFIG_CACHE_TAUROS2
  332. tauros2_init(0);
  333. #endif
  334. dove_setup_cpu_wins();
  335. /* Setup root of clk tree */
  336. dove_clk_init();
  337. /* internal devices that every board has */
  338. dove_rtc_init();
  339. dove_xor0_init();
  340. dove_xor1_init();
  341. }
  342. void dove_restart(char mode, const char *cmd)
  343. {
  344. /*
  345. * Enable soft reset to assert RSTOUTn.
  346. */
  347. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  348. /*
  349. * Assert soft reset.
  350. */
  351. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  352. while (1)
  353. ;
  354. }