devices-da8xx.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-contiguous.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/ahci_platform.h>
  18. #include <linux/clk.h>
  19. #include <mach/cputype.h>
  20. #include <mach/common.h>
  21. #include <mach/time.h>
  22. #include <mach/da8xx.h>
  23. #include <mach/cpuidle.h>
  24. #include <mach/sram.h>
  25. #include "clock.h"
  26. #include "asp.h"
  27. #define DA8XX_TPCC_BASE 0x01c00000
  28. #define DA8XX_TPTC0_BASE 0x01c08000
  29. #define DA8XX_TPTC1_BASE 0x01c08400
  30. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  31. #define DA8XX_I2C0_BASE 0x01c22000
  32. #define DA8XX_RTC_BASE 0x01c23000
  33. #define DA8XX_PRUSS_MEM_BASE 0x01c30000
  34. #define DA8XX_MMCSD0_BASE 0x01c40000
  35. #define DA8XX_SPI0_BASE 0x01c41000
  36. #define DA830_SPI1_BASE 0x01e12000
  37. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  38. #define DA850_SATA_BASE 0x01e18000
  39. #define DA850_MMCSD1_BASE 0x01e1b000
  40. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  41. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  42. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  43. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  44. #define DA8XX_I2C1_BASE 0x01e28000
  45. #define DA850_TPCC1_BASE 0x01e30000
  46. #define DA850_TPTC2_BASE 0x01e38000
  47. #define DA850_SPI1_BASE 0x01f0e000
  48. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  49. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  50. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  51. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  52. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  53. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  54. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  55. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  56. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  57. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  58. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  59. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  60. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  61. void __iomem *da8xx_syscfg0_base;
  62. void __iomem *da8xx_syscfg1_base;
  63. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  64. {
  65. .mapbase = DA8XX_UART0_BASE,
  66. .irq = IRQ_DA8XX_UARTINT0,
  67. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  68. UPF_IOREMAP,
  69. .iotype = UPIO_MEM,
  70. .regshift = 2,
  71. },
  72. {
  73. .mapbase = DA8XX_UART1_BASE,
  74. .irq = IRQ_DA8XX_UARTINT1,
  75. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  76. UPF_IOREMAP,
  77. .iotype = UPIO_MEM,
  78. .regshift = 2,
  79. },
  80. {
  81. .mapbase = DA8XX_UART2_BASE,
  82. .irq = IRQ_DA8XX_UARTINT2,
  83. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  84. UPF_IOREMAP,
  85. .iotype = UPIO_MEM,
  86. .regshift = 2,
  87. },
  88. {
  89. .flags = 0,
  90. },
  91. };
  92. struct platform_device da8xx_serial_device = {
  93. .name = "serial8250",
  94. .id = PLAT8250_DEV_PLATFORM,
  95. .dev = {
  96. .platform_data = da8xx_serial_pdata,
  97. },
  98. };
  99. static const s8 da8xx_queue_tc_mapping[][2] = {
  100. /* {event queue no, TC no} */
  101. {0, 0},
  102. {1, 1},
  103. {-1, -1}
  104. };
  105. static const s8 da8xx_queue_priority_mapping[][2] = {
  106. /* {event queue no, Priority} */
  107. {0, 3},
  108. {1, 7},
  109. {-1, -1}
  110. };
  111. static const s8 da850_queue_tc_mapping[][2] = {
  112. /* {event queue no, TC no} */
  113. {0, 0},
  114. {-1, -1}
  115. };
  116. static const s8 da850_queue_priority_mapping[][2] = {
  117. /* {event queue no, Priority} */
  118. {0, 3},
  119. {-1, -1}
  120. };
  121. static struct edma_soc_info da830_edma_cc0_info = {
  122. .n_channel = 32,
  123. .n_region = 4,
  124. .n_slot = 128,
  125. .n_tc = 2,
  126. .n_cc = 1,
  127. .queue_tc_mapping = da8xx_queue_tc_mapping,
  128. .queue_priority_mapping = da8xx_queue_priority_mapping,
  129. .default_queue = EVENTQ_1,
  130. };
  131. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  132. &da830_edma_cc0_info,
  133. };
  134. static struct edma_soc_info da850_edma_cc_info[] = {
  135. {
  136. .n_channel = 32,
  137. .n_region = 4,
  138. .n_slot = 128,
  139. .n_tc = 2,
  140. .n_cc = 1,
  141. .queue_tc_mapping = da8xx_queue_tc_mapping,
  142. .queue_priority_mapping = da8xx_queue_priority_mapping,
  143. .default_queue = EVENTQ_1,
  144. },
  145. {
  146. .n_channel = 32,
  147. .n_region = 4,
  148. .n_slot = 128,
  149. .n_tc = 1,
  150. .n_cc = 1,
  151. .queue_tc_mapping = da850_queue_tc_mapping,
  152. .queue_priority_mapping = da850_queue_priority_mapping,
  153. .default_queue = EVENTQ_0,
  154. },
  155. };
  156. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  157. &da850_edma_cc_info[0],
  158. &da850_edma_cc_info[1],
  159. };
  160. static struct resource da830_edma_resources[] = {
  161. {
  162. .name = "edma_cc0",
  163. .start = DA8XX_TPCC_BASE,
  164. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. {
  168. .name = "edma_tc0",
  169. .start = DA8XX_TPTC0_BASE,
  170. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. {
  174. .name = "edma_tc1",
  175. .start = DA8XX_TPTC1_BASE,
  176. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. {
  180. .name = "edma0",
  181. .start = IRQ_DA8XX_CCINT0,
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. {
  185. .name = "edma0_err",
  186. .start = IRQ_DA8XX_CCERRINT,
  187. .flags = IORESOURCE_IRQ,
  188. },
  189. };
  190. static struct resource da850_edma_resources[] = {
  191. {
  192. .name = "edma_cc0",
  193. .start = DA8XX_TPCC_BASE,
  194. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. {
  198. .name = "edma_tc0",
  199. .start = DA8XX_TPTC0_BASE,
  200. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  201. .flags = IORESOURCE_MEM,
  202. },
  203. {
  204. .name = "edma_tc1",
  205. .start = DA8XX_TPTC1_BASE,
  206. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. {
  210. .name = "edma_cc1",
  211. .start = DA850_TPCC1_BASE,
  212. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. {
  216. .name = "edma_tc2",
  217. .start = DA850_TPTC2_BASE,
  218. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. {
  222. .name = "edma0",
  223. .start = IRQ_DA8XX_CCINT0,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. {
  227. .name = "edma0_err",
  228. .start = IRQ_DA8XX_CCERRINT,
  229. .flags = IORESOURCE_IRQ,
  230. },
  231. {
  232. .name = "edma1",
  233. .start = IRQ_DA850_CCINT1,
  234. .flags = IORESOURCE_IRQ,
  235. },
  236. {
  237. .name = "edma1_err",
  238. .start = IRQ_DA850_CCERRINT1,
  239. .flags = IORESOURCE_IRQ,
  240. },
  241. };
  242. static struct platform_device da830_edma_device = {
  243. .name = "edma",
  244. .id = -1,
  245. .dev = {
  246. .platform_data = da830_edma_info,
  247. },
  248. .num_resources = ARRAY_SIZE(da830_edma_resources),
  249. .resource = da830_edma_resources,
  250. };
  251. static struct platform_device da850_edma_device = {
  252. .name = "edma",
  253. .id = -1,
  254. .dev = {
  255. .platform_data = da850_edma_info,
  256. },
  257. .num_resources = ARRAY_SIZE(da850_edma_resources),
  258. .resource = da850_edma_resources,
  259. };
  260. int __init da830_register_edma(struct edma_rsv_info *rsv)
  261. {
  262. da830_edma_cc0_info.rsv = rsv;
  263. return platform_device_register(&da830_edma_device);
  264. }
  265. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  266. {
  267. if (rsv) {
  268. da850_edma_cc_info[0].rsv = rsv[0];
  269. da850_edma_cc_info[1].rsv = rsv[1];
  270. }
  271. return platform_device_register(&da850_edma_device);
  272. }
  273. static struct resource da8xx_i2c_resources0[] = {
  274. {
  275. .start = DA8XX_I2C0_BASE,
  276. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. {
  280. .start = IRQ_DA8XX_I2CINT0,
  281. .end = IRQ_DA8XX_I2CINT0,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct platform_device da8xx_i2c_device0 = {
  286. .name = "i2c_davinci",
  287. .id = 1,
  288. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  289. .resource = da8xx_i2c_resources0,
  290. };
  291. static struct resource da8xx_i2c_resources1[] = {
  292. {
  293. .start = DA8XX_I2C1_BASE,
  294. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .start = IRQ_DA8XX_I2CINT1,
  299. .end = IRQ_DA8XX_I2CINT1,
  300. .flags = IORESOURCE_IRQ,
  301. },
  302. };
  303. static struct platform_device da8xx_i2c_device1 = {
  304. .name = "i2c_davinci",
  305. .id = 2,
  306. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  307. .resource = da8xx_i2c_resources1,
  308. };
  309. int __init da8xx_register_i2c(int instance,
  310. struct davinci_i2c_platform_data *pdata)
  311. {
  312. struct platform_device *pdev;
  313. if (instance == 0)
  314. pdev = &da8xx_i2c_device0;
  315. else if (instance == 1)
  316. pdev = &da8xx_i2c_device1;
  317. else
  318. return -EINVAL;
  319. pdev->dev.platform_data = pdata;
  320. return platform_device_register(pdev);
  321. }
  322. static struct resource da8xx_watchdog_resources[] = {
  323. {
  324. .start = DA8XX_WDOG_BASE,
  325. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  326. .flags = IORESOURCE_MEM,
  327. },
  328. };
  329. static struct platform_device da8xx_wdt_device = {
  330. .name = "watchdog",
  331. .id = -1,
  332. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  333. .resource = da8xx_watchdog_resources,
  334. };
  335. void da8xx_restart(char mode, const char *cmd)
  336. {
  337. struct device *dev;
  338. dev = bus_find_device_by_name(&platform_bus_type, NULL, "watchdog");
  339. if (!dev) {
  340. pr_err("%s: failed to find watchdog device\n", __func__);
  341. return;
  342. }
  343. davinci_watchdog_reset(to_platform_device(dev));
  344. }
  345. int __init da8xx_register_watchdog(void)
  346. {
  347. return platform_device_register(&da8xx_wdt_device);
  348. }
  349. static struct resource da8xx_emac_resources[] = {
  350. {
  351. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  352. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  353. .flags = IORESOURCE_MEM,
  354. },
  355. {
  356. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  357. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  358. .flags = IORESOURCE_IRQ,
  359. },
  360. {
  361. .start = IRQ_DA8XX_C0_RX_PULSE,
  362. .end = IRQ_DA8XX_C0_RX_PULSE,
  363. .flags = IORESOURCE_IRQ,
  364. },
  365. {
  366. .start = IRQ_DA8XX_C0_TX_PULSE,
  367. .end = IRQ_DA8XX_C0_TX_PULSE,
  368. .flags = IORESOURCE_IRQ,
  369. },
  370. {
  371. .start = IRQ_DA8XX_C0_MISC_PULSE,
  372. .end = IRQ_DA8XX_C0_MISC_PULSE,
  373. .flags = IORESOURCE_IRQ,
  374. },
  375. };
  376. struct emac_platform_data da8xx_emac_pdata = {
  377. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  378. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  379. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  380. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  381. .version = EMAC_VERSION_2,
  382. };
  383. static struct platform_device da8xx_emac_device = {
  384. .name = "davinci_emac",
  385. .id = 1,
  386. .dev = {
  387. .platform_data = &da8xx_emac_pdata,
  388. },
  389. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  390. .resource = da8xx_emac_resources,
  391. };
  392. static struct resource da8xx_mdio_resources[] = {
  393. {
  394. .start = DA8XX_EMAC_MDIO_BASE,
  395. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  396. .flags = IORESOURCE_MEM,
  397. },
  398. };
  399. static struct platform_device da8xx_mdio_device = {
  400. .name = "davinci_mdio",
  401. .id = 0,
  402. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  403. .resource = da8xx_mdio_resources,
  404. };
  405. int __init da8xx_register_emac(void)
  406. {
  407. int ret;
  408. ret = platform_device_register(&da8xx_mdio_device);
  409. if (ret < 0)
  410. return ret;
  411. ret = platform_device_register(&da8xx_emac_device);
  412. if (ret < 0)
  413. return ret;
  414. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  415. NULL, &da8xx_emac_device.dev);
  416. return ret;
  417. }
  418. static struct resource da830_mcasp1_resources[] = {
  419. {
  420. .name = "mcasp1",
  421. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  422. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  423. .flags = IORESOURCE_MEM,
  424. },
  425. /* TX event */
  426. {
  427. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  428. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  429. .flags = IORESOURCE_DMA,
  430. },
  431. /* RX event */
  432. {
  433. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  434. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  435. .flags = IORESOURCE_DMA,
  436. },
  437. };
  438. static struct platform_device da830_mcasp1_device = {
  439. .name = "davinci-mcasp",
  440. .id = 1,
  441. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  442. .resource = da830_mcasp1_resources,
  443. };
  444. static struct resource da850_mcasp_resources[] = {
  445. {
  446. .name = "mcasp",
  447. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  448. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  449. .flags = IORESOURCE_MEM,
  450. },
  451. /* TX event */
  452. {
  453. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  454. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  455. .flags = IORESOURCE_DMA,
  456. },
  457. /* RX event */
  458. {
  459. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  460. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  461. .flags = IORESOURCE_DMA,
  462. },
  463. };
  464. static struct platform_device da850_mcasp_device = {
  465. .name = "davinci-mcasp",
  466. .id = 0,
  467. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  468. .resource = da850_mcasp_resources,
  469. };
  470. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  471. {
  472. /* DA830/OMAP-L137 has 3 instances of McASP */
  473. if (cpu_is_davinci_da830() && id == 1) {
  474. da830_mcasp1_device.dev.platform_data = pdata;
  475. platform_device_register(&da830_mcasp1_device);
  476. } else if (cpu_is_davinci_da850()) {
  477. da850_mcasp_device.dev.platform_data = pdata;
  478. platform_device_register(&da850_mcasp_device);
  479. }
  480. }
  481. static struct resource da8xx_pruss_resources[] = {
  482. {
  483. .start = DA8XX_PRUSS_MEM_BASE,
  484. .end = DA8XX_PRUSS_MEM_BASE + 0xFFFF,
  485. .flags = IORESOURCE_MEM,
  486. },
  487. {
  488. .start = IRQ_DA8XX_EVTOUT0,
  489. .end = IRQ_DA8XX_EVTOUT0,
  490. .flags = IORESOURCE_IRQ,
  491. },
  492. {
  493. .start = IRQ_DA8XX_EVTOUT1,
  494. .end = IRQ_DA8XX_EVTOUT1,
  495. .flags = IORESOURCE_IRQ,
  496. },
  497. {
  498. .start = IRQ_DA8XX_EVTOUT2,
  499. .end = IRQ_DA8XX_EVTOUT2,
  500. .flags = IORESOURCE_IRQ,
  501. },
  502. {
  503. .start = IRQ_DA8XX_EVTOUT3,
  504. .end = IRQ_DA8XX_EVTOUT3,
  505. .flags = IORESOURCE_IRQ,
  506. },
  507. {
  508. .start = IRQ_DA8XX_EVTOUT4,
  509. .end = IRQ_DA8XX_EVTOUT4,
  510. .flags = IORESOURCE_IRQ,
  511. },
  512. {
  513. .start = IRQ_DA8XX_EVTOUT5,
  514. .end = IRQ_DA8XX_EVTOUT5,
  515. .flags = IORESOURCE_IRQ,
  516. },
  517. {
  518. .start = IRQ_DA8XX_EVTOUT6,
  519. .end = IRQ_DA8XX_EVTOUT6,
  520. .flags = IORESOURCE_IRQ,
  521. },
  522. {
  523. .start = IRQ_DA8XX_EVTOUT7,
  524. .end = IRQ_DA8XX_EVTOUT7,
  525. .flags = IORESOURCE_IRQ,
  526. },
  527. };
  528. static struct uio_pruss_pdata da8xx_uio_pruss_pdata = {
  529. .pintc_base = 0x4000,
  530. };
  531. static struct platform_device da8xx_uio_pruss_dev = {
  532. .name = "pruss_uio",
  533. .id = -1,
  534. .num_resources = ARRAY_SIZE(da8xx_pruss_resources),
  535. .resource = da8xx_pruss_resources,
  536. .dev = {
  537. .coherent_dma_mask = DMA_BIT_MASK(32),
  538. .platform_data = &da8xx_uio_pruss_pdata,
  539. }
  540. };
  541. int __init da8xx_register_uio_pruss(void)
  542. {
  543. da8xx_uio_pruss_pdata.sram_pool = sram_get_gen_pool();
  544. return platform_device_register(&da8xx_uio_pruss_dev);
  545. }
  546. static struct lcd_ctrl_config lcd_cfg = {
  547. .panel_shade = COLOR_ACTIVE,
  548. .bpp = 16,
  549. };
  550. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  551. .manu_name = "sharp",
  552. .controller_data = &lcd_cfg,
  553. .type = "Sharp_LCD035Q3DG01",
  554. };
  555. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  556. .manu_name = "sharp",
  557. .controller_data = &lcd_cfg,
  558. .type = "Sharp_LK043T1DG01",
  559. };
  560. static struct resource da8xx_lcdc_resources[] = {
  561. [0] = { /* registers */
  562. .start = DA8XX_LCD_CNTRL_BASE,
  563. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  564. .flags = IORESOURCE_MEM,
  565. },
  566. [1] = { /* interrupt */
  567. .start = IRQ_DA8XX_LCDINT,
  568. .end = IRQ_DA8XX_LCDINT,
  569. .flags = IORESOURCE_IRQ,
  570. },
  571. };
  572. static struct platform_device da8xx_lcdc_device = {
  573. .name = "da8xx_lcdc",
  574. .id = 0,
  575. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  576. .resource = da8xx_lcdc_resources,
  577. };
  578. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  579. {
  580. da8xx_lcdc_device.dev.platform_data = pdata;
  581. return platform_device_register(&da8xx_lcdc_device);
  582. }
  583. static struct resource da8xx_mmcsd0_resources[] = {
  584. { /* registers */
  585. .start = DA8XX_MMCSD0_BASE,
  586. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  587. .flags = IORESOURCE_MEM,
  588. },
  589. { /* interrupt */
  590. .start = IRQ_DA8XX_MMCSDINT0,
  591. .end = IRQ_DA8XX_MMCSDINT0,
  592. .flags = IORESOURCE_IRQ,
  593. },
  594. { /* DMA RX */
  595. .start = DA8XX_DMA_MMCSD0_RX,
  596. .end = DA8XX_DMA_MMCSD0_RX,
  597. .flags = IORESOURCE_DMA,
  598. },
  599. { /* DMA TX */
  600. .start = DA8XX_DMA_MMCSD0_TX,
  601. .end = DA8XX_DMA_MMCSD0_TX,
  602. .flags = IORESOURCE_DMA,
  603. },
  604. };
  605. static struct platform_device da8xx_mmcsd0_device = {
  606. .name = "da830-mmc",
  607. .id = 0,
  608. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  609. .resource = da8xx_mmcsd0_resources,
  610. };
  611. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  612. {
  613. da8xx_mmcsd0_device.dev.platform_data = config;
  614. return platform_device_register(&da8xx_mmcsd0_device);
  615. }
  616. #ifdef CONFIG_ARCH_DAVINCI_DA850
  617. static struct resource da850_mmcsd1_resources[] = {
  618. { /* registers */
  619. .start = DA850_MMCSD1_BASE,
  620. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  621. .flags = IORESOURCE_MEM,
  622. },
  623. { /* interrupt */
  624. .start = IRQ_DA850_MMCSDINT0_1,
  625. .end = IRQ_DA850_MMCSDINT0_1,
  626. .flags = IORESOURCE_IRQ,
  627. },
  628. { /* DMA RX */
  629. .start = DA850_DMA_MMCSD1_RX,
  630. .end = DA850_DMA_MMCSD1_RX,
  631. .flags = IORESOURCE_DMA,
  632. },
  633. { /* DMA TX */
  634. .start = DA850_DMA_MMCSD1_TX,
  635. .end = DA850_DMA_MMCSD1_TX,
  636. .flags = IORESOURCE_DMA,
  637. },
  638. };
  639. static struct platform_device da850_mmcsd1_device = {
  640. .name = "da830-mmc",
  641. .id = 1,
  642. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  643. .resource = da850_mmcsd1_resources,
  644. };
  645. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  646. {
  647. da850_mmcsd1_device.dev.platform_data = config;
  648. return platform_device_register(&da850_mmcsd1_device);
  649. }
  650. #endif
  651. static struct resource da8xx_rproc_resources[] = {
  652. { /* DSP boot address */
  653. .start = DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG,
  654. .end = DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG + 3,
  655. .flags = IORESOURCE_MEM,
  656. },
  657. { /* DSP interrupt registers */
  658. .start = DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG,
  659. .end = DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG + 7,
  660. .flags = IORESOURCE_MEM,
  661. },
  662. { /* dsp irq */
  663. .start = IRQ_DA8XX_CHIPINT0,
  664. .end = IRQ_DA8XX_CHIPINT0,
  665. .flags = IORESOURCE_IRQ,
  666. },
  667. };
  668. static struct platform_device da8xx_dsp = {
  669. .name = "davinci-rproc",
  670. .dev = {
  671. .coherent_dma_mask = DMA_BIT_MASK(32),
  672. },
  673. .num_resources = ARRAY_SIZE(da8xx_rproc_resources),
  674. .resource = da8xx_rproc_resources,
  675. };
  676. #if IS_ENABLED(CONFIG_DA8XX_REMOTEPROC)
  677. static phys_addr_t rproc_base __initdata;
  678. static unsigned long rproc_size __initdata;
  679. static int __init early_rproc_mem(char *p)
  680. {
  681. char *endp;
  682. if (p == NULL)
  683. return 0;
  684. rproc_size = memparse(p, &endp);
  685. if (*endp == '@')
  686. rproc_base = memparse(endp + 1, NULL);
  687. return 0;
  688. }
  689. early_param("rproc_mem", early_rproc_mem);
  690. void __init da8xx_rproc_reserve_cma(void)
  691. {
  692. int ret;
  693. if (!rproc_base || !rproc_size) {
  694. pr_err("%s: 'rproc_mem=nn@address' badly specified\n"
  695. " 'nn' and 'address' must both be non-zero\n",
  696. __func__);
  697. return;
  698. }
  699. pr_info("%s: reserving 0x%lx @ 0x%lx...\n",
  700. __func__, rproc_size, (unsigned long)rproc_base);
  701. ret = dma_declare_contiguous(&da8xx_dsp.dev, rproc_size, rproc_base, 0);
  702. if (ret)
  703. pr_err("%s: dma_declare_contiguous failed %d\n", __func__, ret);
  704. }
  705. #else
  706. void __init da8xx_rproc_reserve_cma(void)
  707. {
  708. }
  709. #endif
  710. int __init da8xx_register_rproc(void)
  711. {
  712. int ret;
  713. ret = platform_device_register(&da8xx_dsp);
  714. if (ret)
  715. pr_err("%s: can't register DSP device: %d\n", __func__, ret);
  716. return ret;
  717. };
  718. static struct resource da8xx_rtc_resources[] = {
  719. {
  720. .start = DA8XX_RTC_BASE,
  721. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  722. .flags = IORESOURCE_MEM,
  723. },
  724. { /* timer irq */
  725. .start = IRQ_DA8XX_RTC,
  726. .end = IRQ_DA8XX_RTC,
  727. .flags = IORESOURCE_IRQ,
  728. },
  729. { /* alarm irq */
  730. .start = IRQ_DA8XX_RTC,
  731. .end = IRQ_DA8XX_RTC,
  732. .flags = IORESOURCE_IRQ,
  733. },
  734. };
  735. static struct platform_device da8xx_rtc_device = {
  736. .name = "da830-rtc",
  737. .id = -1,
  738. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  739. .resource = da8xx_rtc_resources,
  740. };
  741. int da8xx_register_rtc(void)
  742. {
  743. int ret;
  744. ret = platform_device_register(&da8xx_rtc_device);
  745. if (!ret)
  746. /* Atleast on DA850, RTC is a wakeup source */
  747. device_init_wakeup(&da8xx_rtc_device.dev, true);
  748. return ret;
  749. }
  750. static void __iomem *da8xx_ddr2_ctlr_base;
  751. void __iomem * __init da8xx_get_mem_ctlr(void)
  752. {
  753. if (da8xx_ddr2_ctlr_base)
  754. return da8xx_ddr2_ctlr_base;
  755. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  756. if (!da8xx_ddr2_ctlr_base)
  757. pr_warn("%s: Unable to map DDR2 controller", __func__);
  758. return da8xx_ddr2_ctlr_base;
  759. }
  760. static struct resource da8xx_cpuidle_resources[] = {
  761. {
  762. .start = DA8XX_DDR2_CTL_BASE,
  763. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  764. .flags = IORESOURCE_MEM,
  765. },
  766. };
  767. /* DA8XX devices support DDR2 power down */
  768. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  769. .ddr2_pdown = 1,
  770. };
  771. static struct platform_device da8xx_cpuidle_device = {
  772. .name = "cpuidle-davinci",
  773. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  774. .resource = da8xx_cpuidle_resources,
  775. .dev = {
  776. .platform_data = &da8xx_cpuidle_pdata,
  777. },
  778. };
  779. int __init da8xx_register_cpuidle(void)
  780. {
  781. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  782. return platform_device_register(&da8xx_cpuidle_device);
  783. }
  784. static struct resource da8xx_spi0_resources[] = {
  785. [0] = {
  786. .start = DA8XX_SPI0_BASE,
  787. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  788. .flags = IORESOURCE_MEM,
  789. },
  790. [1] = {
  791. .start = IRQ_DA8XX_SPINT0,
  792. .end = IRQ_DA8XX_SPINT0,
  793. .flags = IORESOURCE_IRQ,
  794. },
  795. [2] = {
  796. .start = DA8XX_DMA_SPI0_RX,
  797. .end = DA8XX_DMA_SPI0_RX,
  798. .flags = IORESOURCE_DMA,
  799. },
  800. [3] = {
  801. .start = DA8XX_DMA_SPI0_TX,
  802. .end = DA8XX_DMA_SPI0_TX,
  803. .flags = IORESOURCE_DMA,
  804. },
  805. };
  806. static struct resource da8xx_spi1_resources[] = {
  807. [0] = {
  808. .start = DA830_SPI1_BASE,
  809. .end = DA830_SPI1_BASE + SZ_4K - 1,
  810. .flags = IORESOURCE_MEM,
  811. },
  812. [1] = {
  813. .start = IRQ_DA8XX_SPINT1,
  814. .end = IRQ_DA8XX_SPINT1,
  815. .flags = IORESOURCE_IRQ,
  816. },
  817. [2] = {
  818. .start = DA8XX_DMA_SPI1_RX,
  819. .end = DA8XX_DMA_SPI1_RX,
  820. .flags = IORESOURCE_DMA,
  821. },
  822. [3] = {
  823. .start = DA8XX_DMA_SPI1_TX,
  824. .end = DA8XX_DMA_SPI1_TX,
  825. .flags = IORESOURCE_DMA,
  826. },
  827. };
  828. static struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  829. [0] = {
  830. .version = SPI_VERSION_2,
  831. .intr_line = 1,
  832. .dma_event_q = EVENTQ_0,
  833. },
  834. [1] = {
  835. .version = SPI_VERSION_2,
  836. .intr_line = 1,
  837. .dma_event_q = EVENTQ_0,
  838. },
  839. };
  840. static struct platform_device da8xx_spi_device[] = {
  841. [0] = {
  842. .name = "spi_davinci",
  843. .id = 0,
  844. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  845. .resource = da8xx_spi0_resources,
  846. .dev = {
  847. .platform_data = &da8xx_spi_pdata[0],
  848. },
  849. },
  850. [1] = {
  851. .name = "spi_davinci",
  852. .id = 1,
  853. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  854. .resource = da8xx_spi1_resources,
  855. .dev = {
  856. .platform_data = &da8xx_spi_pdata[1],
  857. },
  858. },
  859. };
  860. int __init da8xx_register_spi_bus(int instance, unsigned num_chipselect)
  861. {
  862. if (instance < 0 || instance > 1)
  863. return -EINVAL;
  864. da8xx_spi_pdata[instance].num_chipselect = num_chipselect;
  865. if (instance == 1 && cpu_is_davinci_da850()) {
  866. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  867. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  868. }
  869. return platform_device_register(&da8xx_spi_device[instance]);
  870. }
  871. #ifdef CONFIG_ARCH_DAVINCI_DA850
  872. static struct resource da850_sata_resources[] = {
  873. {
  874. .start = DA850_SATA_BASE,
  875. .end = DA850_SATA_BASE + 0x1fff,
  876. .flags = IORESOURCE_MEM,
  877. },
  878. {
  879. .start = IRQ_DA850_SATAINT,
  880. .flags = IORESOURCE_IRQ,
  881. },
  882. };
  883. /* SATA PHY Control Register offset from AHCI base */
  884. #define SATA_P0PHYCR_REG 0x178
  885. #define SATA_PHY_MPY(x) ((x) << 0)
  886. #define SATA_PHY_LOS(x) ((x) << 6)
  887. #define SATA_PHY_RXCDR(x) ((x) << 10)
  888. #define SATA_PHY_RXEQ(x) ((x) << 13)
  889. #define SATA_PHY_TXSWING(x) ((x) << 19)
  890. #define SATA_PHY_ENPLL(x) ((x) << 31)
  891. static struct clk *da850_sata_clk;
  892. static unsigned long da850_sata_refclkpn;
  893. /* Supported DA850 SATA crystal frequencies */
  894. #define KHZ_TO_HZ(freq) ((freq) * 1000)
  895. static unsigned long da850_sata_xtal[] = {
  896. KHZ_TO_HZ(300000),
  897. KHZ_TO_HZ(250000),
  898. 0, /* Reserved */
  899. KHZ_TO_HZ(187500),
  900. KHZ_TO_HZ(150000),
  901. KHZ_TO_HZ(125000),
  902. KHZ_TO_HZ(120000),
  903. KHZ_TO_HZ(100000),
  904. KHZ_TO_HZ(75000),
  905. KHZ_TO_HZ(60000),
  906. };
  907. static int da850_sata_init(struct device *dev, void __iomem *addr)
  908. {
  909. int i, ret;
  910. unsigned int val;
  911. da850_sata_clk = clk_get(dev, NULL);
  912. if (IS_ERR(da850_sata_clk))
  913. return PTR_ERR(da850_sata_clk);
  914. ret = clk_prepare_enable(da850_sata_clk);
  915. if (ret)
  916. goto err0;
  917. /* Enable SATA clock receiver */
  918. val = __raw_readl(DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  919. val &= ~BIT(0);
  920. __raw_writel(val, DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  921. /* Get the multiplier needed for 1.5GHz PLL output */
  922. for (i = 0; i < ARRAY_SIZE(da850_sata_xtal); i++)
  923. if (da850_sata_xtal[i] == da850_sata_refclkpn)
  924. break;
  925. if (i == ARRAY_SIZE(da850_sata_xtal)) {
  926. ret = -EINVAL;
  927. goto err1;
  928. }
  929. val = SATA_PHY_MPY(i + 1) |
  930. SATA_PHY_LOS(1) |
  931. SATA_PHY_RXCDR(4) |
  932. SATA_PHY_RXEQ(1) |
  933. SATA_PHY_TXSWING(3) |
  934. SATA_PHY_ENPLL(1);
  935. __raw_writel(val, addr + SATA_P0PHYCR_REG);
  936. return 0;
  937. err1:
  938. clk_disable_unprepare(da850_sata_clk);
  939. err0:
  940. clk_put(da850_sata_clk);
  941. return ret;
  942. }
  943. static void da850_sata_exit(struct device *dev)
  944. {
  945. clk_disable_unprepare(da850_sata_clk);
  946. clk_put(da850_sata_clk);
  947. }
  948. static struct ahci_platform_data da850_sata_pdata = {
  949. .init = da850_sata_init,
  950. .exit = da850_sata_exit,
  951. };
  952. static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
  953. static struct platform_device da850_sata_device = {
  954. .name = "ahci",
  955. .id = -1,
  956. .dev = {
  957. .platform_data = &da850_sata_pdata,
  958. .dma_mask = &da850_sata_dmamask,
  959. .coherent_dma_mask = DMA_BIT_MASK(32),
  960. },
  961. .num_resources = ARRAY_SIZE(da850_sata_resources),
  962. .resource = da850_sata_resources,
  963. };
  964. int __init da850_register_sata(unsigned long refclkpn)
  965. {
  966. da850_sata_refclkpn = refclkpn;
  967. if (!da850_sata_refclkpn)
  968. return -EINVAL;
  969. return platform_device_register(&da850_sata_device);
  970. }
  971. #endif