sh73a0.dtsi 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Device Tree Source for the SH73A0 SoC
  3. *
  4. * Copyright (C) 2012 Renesas Solutions Corp.
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of any
  8. * kind, whether express or implied.
  9. */
  10. /include/ "skeleton.dtsi"
  11. / {
  12. compatible = "renesas,sh73a0";
  13. cpus {
  14. #address-cells = <1>;
  15. #size-cells = <0>;
  16. cpu@0 {
  17. device_type = "cpu";
  18. compatible = "arm,cortex-a9";
  19. reg = <0>;
  20. };
  21. cpu@1 {
  22. device_type = "cpu";
  23. compatible = "arm,cortex-a9";
  24. reg = <1>;
  25. };
  26. };
  27. gic: interrupt-controller@f0001000 {
  28. compatible = "arm,cortex-a9-gic";
  29. #interrupt-cells = <3>;
  30. #address-cells = <1>;
  31. interrupt-controller;
  32. reg = <0xf0001000 0x1000>,
  33. <0xf0000100 0x100>;
  34. };
  35. irqpin0: irqpin@e6900000 {
  36. compatible = "renesas,intc-irqpin";
  37. #interrupt-cells = <2>;
  38. interrupt-controller;
  39. reg = <0xe6900000 4>,
  40. <0xe6900010 4>,
  41. <0xe6900020 1>,
  42. <0xe6900040 1>,
  43. <0xe6900060 1>;
  44. interrupt-parent = <&gic>;
  45. interrupts = <0 1 0x4
  46. 0 2 0x4
  47. 0 3 0x4
  48. 0 4 0x4
  49. 0 5 0x4
  50. 0 6 0x4
  51. 0 7 0x4
  52. 0 8 0x4>;
  53. };
  54. irqpin1: irqpin@e6900004 {
  55. compatible = "renesas,intc-irqpin";
  56. #interrupt-cells = <2>;
  57. interrupt-controller;
  58. reg = <0xe6900004 4>,
  59. <0xe6900014 4>,
  60. <0xe6900024 1>,
  61. <0xe6900044 1>,
  62. <0xe6900064 1>;
  63. interrupt-parent = <&gic>;
  64. interrupts = <0 9 0x4
  65. 0 10 0x4
  66. 0 11 0x4
  67. 0 12 0x4
  68. 0 13 0x4
  69. 0 14 0x4
  70. 0 15 0x4
  71. 0 16 0x4>;
  72. control-parent;
  73. };
  74. irqpin2: irqpin@e6900008 {
  75. compatible = "renesas,intc-irqpin";
  76. #interrupt-cells = <2>;
  77. interrupt-controller;
  78. reg = <0xe6900008 4>,
  79. <0xe6900018 4>,
  80. <0xe6900028 1>,
  81. <0xe6900048 1>,
  82. <0xe6900068 1>;
  83. interrupt-parent = <&gic>;
  84. interrupts = <0 17 0x4
  85. 0 18 0x4
  86. 0 19 0x4
  87. 0 20 0x4
  88. 0 21 0x4
  89. 0 22 0x4
  90. 0 23 0x4
  91. 0 24 0x4>;
  92. };
  93. irqpin3: irqpin@e690000c {
  94. compatible = "renesas,intc-irqpin";
  95. #interrupt-cells = <2>;
  96. interrupt-controller;
  97. reg = <0xe690000c 4>,
  98. <0xe690001c 4>,
  99. <0xe690002c 1>,
  100. <0xe690004c 1>,
  101. <0xe690006c 1>;
  102. interrupt-parent = <&gic>;
  103. interrupts = <0 25 0x4
  104. 0 26 0x4
  105. 0 27 0x4
  106. 0 28 0x4
  107. 0 29 0x4
  108. 0 30 0x4
  109. 0 31 0x4
  110. 0 32 0x4>;
  111. };
  112. i2c0: i2c@0xe6820000 {
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. compatible = "renesas,rmobile-iic";
  116. reg = <0xe6820000 0x425>;
  117. interrupt-parent = <&gic>;
  118. interrupts = <0 167 0x4
  119. 0 168 0x4
  120. 0 169 0x4
  121. 0 170 0x4>;
  122. };
  123. i2c1: i2c@0xe6822000 {
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. compatible = "renesas,rmobile-iic";
  127. reg = <0xe6822000 0x425>;
  128. interrupt-parent = <&gic>;
  129. interrupts = <0 51 0x4
  130. 0 52 0x4
  131. 0 53 0x4
  132. 0 54 0x4>;
  133. };
  134. i2c2: i2c@0xe6824000 {
  135. #address-cells = <1>;
  136. #size-cells = <0>;
  137. compatible = "renesas,rmobile-iic";
  138. reg = <0xe6824000 0x425>;
  139. interrupt-parent = <&gic>;
  140. interrupts = <0 171 0x4
  141. 0 172 0x4
  142. 0 173 0x4
  143. 0 174 0x4>;
  144. };
  145. i2c3: i2c@0xe6826000 {
  146. #address-cells = <1>;
  147. #size-cells = <0>;
  148. compatible = "renesas,rmobile-iic";
  149. reg = <0xe6826000 0x425>;
  150. interrupt-parent = <&gic>;
  151. interrupts = <0 183 0x4
  152. 0 184 0x4
  153. 0 185 0x4
  154. 0 186 0x4>;
  155. };
  156. i2c4: i2c@0xe6828000 {
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. compatible = "renesas,rmobile-iic";
  160. reg = <0xe6828000 0x425>;
  161. interrupt-parent = <&gic>;
  162. interrupts = <0 187 0x4
  163. 0 188 0x4
  164. 0 189 0x4
  165. 0 190 0x4>;
  166. };
  167. mmcif: mmcif@0x10010000 {
  168. compatible = "renesas,sh-mmcif";
  169. reg = <0xe6bd0000 0x100>;
  170. interrupt-parent = <&gic>;
  171. interrupts = <0 140 0x4
  172. 0 141 0x4>;
  173. reg-io-width = <4>;
  174. status = "disabled";
  175. };
  176. sdhi0: sdhi@0xee100000 {
  177. compatible = "renesas,r8a7740-sdhi";
  178. reg = <0xee100000 0x100>;
  179. interrupt-parent = <&gic>;
  180. interrupts = <0 83 4
  181. 0 84 4
  182. 0 85 4>;
  183. cap-sd-highspeed;
  184. status = "disabled";
  185. };
  186. /* SDHI1 and SDHI2 have no CD pins, no need for CD IRQ */
  187. sdhi1: sdhi@0xee120000 {
  188. compatible = "renesas,r8a7740-sdhi";
  189. reg = <0xee120000 0x100>;
  190. interrupt-parent = <&gic>;
  191. interrupts = <0 88 4
  192. 0 89 4>;
  193. toshiba,mmc-wrprotect-disable;
  194. cap-sd-highspeed;
  195. status = "disabled";
  196. };
  197. sdhi2: sdhi@0xee140000 {
  198. compatible = "renesas,r8a7740-sdhi";
  199. reg = <0xee140000 0x100>;
  200. interrupt-parent = <&gic>;
  201. interrupts = <0 104 4
  202. 0 105 4>;
  203. toshiba,mmc-wrprotect-disable;
  204. cap-sd-highspeed;
  205. status = "disabled";
  206. };
  207. };