imx6qdl.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. intc: interrupt-controller@00a01000 {
  29. compatible = "arm,cortex-a9-gic";
  30. #interrupt-cells = <3>;
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. interrupt-controller;
  34. reg = <0x00a01000 0x1000>,
  35. <0x00a00100 0x100>;
  36. };
  37. clocks {
  38. #address-cells = <1>;
  39. #size-cells = <0>;
  40. ckil {
  41. compatible = "fsl,imx-ckil", "fixed-clock";
  42. clock-frequency = <32768>;
  43. };
  44. ckih1 {
  45. compatible = "fsl,imx-ckih1", "fixed-clock";
  46. clock-frequency = <0>;
  47. };
  48. osc {
  49. compatible = "fsl,imx-osc", "fixed-clock";
  50. clock-frequency = <24000000>;
  51. };
  52. };
  53. soc {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. compatible = "simple-bus";
  57. interrupt-parent = <&intc>;
  58. ranges;
  59. dma_apbh: dma-apbh@00110000 {
  60. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  61. reg = <0x00110000 0x2000>;
  62. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  63. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  64. #dma-cells = <1>;
  65. dma-channels = <4>;
  66. clocks = <&clks 106>;
  67. };
  68. gpmi: gpmi-nand@00112000 {
  69. compatible = "fsl,imx6q-gpmi-nand";
  70. #address-cells = <1>;
  71. #size-cells = <1>;
  72. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  73. reg-names = "gpmi-nand", "bch";
  74. interrupts = <0 13 0x04>, <0 15 0x04>;
  75. interrupt-names = "gpmi-dma", "bch";
  76. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  77. <&clks 150>, <&clks 149>;
  78. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  79. "gpmi_bch_apb", "per1_bch";
  80. dmas = <&dma_apbh 0>;
  81. dma-names = "rx-tx";
  82. fsl,gpmi-dma-channel = <0>;
  83. status = "disabled";
  84. };
  85. timer@00a00600 {
  86. compatible = "arm,cortex-a9-twd-timer";
  87. reg = <0x00a00600 0x20>;
  88. interrupts = <1 13 0xf01>;
  89. clocks = <&clks 15>;
  90. };
  91. L2: l2-cache@00a02000 {
  92. compatible = "arm,pl310-cache";
  93. reg = <0x00a02000 0x1000>;
  94. interrupts = <0 92 0x04>;
  95. cache-unified;
  96. cache-level = <2>;
  97. };
  98. pmu {
  99. compatible = "arm,cortex-a9-pmu";
  100. interrupts = <0 94 0x04>;
  101. };
  102. aips-bus@02000000 { /* AIPS1 */
  103. compatible = "fsl,aips-bus", "simple-bus";
  104. #address-cells = <1>;
  105. #size-cells = <1>;
  106. reg = <0x02000000 0x100000>;
  107. ranges;
  108. spba-bus@02000000 {
  109. compatible = "fsl,spba-bus", "simple-bus";
  110. #address-cells = <1>;
  111. #size-cells = <1>;
  112. reg = <0x02000000 0x40000>;
  113. ranges;
  114. spdif: spdif@02004000 {
  115. reg = <0x02004000 0x4000>;
  116. interrupts = <0 52 0x04>;
  117. };
  118. ecspi1: ecspi@02008000 {
  119. #address-cells = <1>;
  120. #size-cells = <0>;
  121. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  122. reg = <0x02008000 0x4000>;
  123. interrupts = <0 31 0x04>;
  124. clocks = <&clks 112>, <&clks 112>;
  125. clock-names = "ipg", "per";
  126. status = "disabled";
  127. };
  128. ecspi2: ecspi@0200c000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  132. reg = <0x0200c000 0x4000>;
  133. interrupts = <0 32 0x04>;
  134. clocks = <&clks 113>, <&clks 113>;
  135. clock-names = "ipg", "per";
  136. status = "disabled";
  137. };
  138. ecspi3: ecspi@02010000 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  142. reg = <0x02010000 0x4000>;
  143. interrupts = <0 33 0x04>;
  144. clocks = <&clks 114>, <&clks 114>;
  145. clock-names = "ipg", "per";
  146. status = "disabled";
  147. };
  148. ecspi4: ecspi@02014000 {
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  152. reg = <0x02014000 0x4000>;
  153. interrupts = <0 34 0x04>;
  154. clocks = <&clks 115>, <&clks 115>;
  155. clock-names = "ipg", "per";
  156. status = "disabled";
  157. };
  158. uart1: serial@02020000 {
  159. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  160. reg = <0x02020000 0x4000>;
  161. interrupts = <0 26 0x04>;
  162. clocks = <&clks 160>, <&clks 161>;
  163. clock-names = "ipg", "per";
  164. status = "disabled";
  165. };
  166. esai: esai@02024000 {
  167. reg = <0x02024000 0x4000>;
  168. interrupts = <0 51 0x04>;
  169. };
  170. ssi1: ssi@02028000 {
  171. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  172. reg = <0x02028000 0x4000>;
  173. interrupts = <0 46 0x04>;
  174. clocks = <&clks 178>;
  175. fsl,fifo-depth = <15>;
  176. fsl,ssi-dma-events = <38 37>;
  177. status = "disabled";
  178. };
  179. ssi2: ssi@0202c000 {
  180. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  181. reg = <0x0202c000 0x4000>;
  182. interrupts = <0 47 0x04>;
  183. clocks = <&clks 179>;
  184. fsl,fifo-depth = <15>;
  185. fsl,ssi-dma-events = <42 41>;
  186. status = "disabled";
  187. };
  188. ssi3: ssi@02030000 {
  189. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  190. reg = <0x02030000 0x4000>;
  191. interrupts = <0 48 0x04>;
  192. clocks = <&clks 180>;
  193. fsl,fifo-depth = <15>;
  194. fsl,ssi-dma-events = <46 45>;
  195. status = "disabled";
  196. };
  197. asrc: asrc@02034000 {
  198. reg = <0x02034000 0x4000>;
  199. interrupts = <0 50 0x04>;
  200. };
  201. spba@0203c000 {
  202. reg = <0x0203c000 0x4000>;
  203. };
  204. };
  205. vpu: vpu@02040000 {
  206. reg = <0x02040000 0x3c000>;
  207. interrupts = <0 3 0x04 0 12 0x04>;
  208. };
  209. aipstz@0207c000 { /* AIPSTZ1 */
  210. reg = <0x0207c000 0x4000>;
  211. };
  212. pwm1: pwm@02080000 {
  213. #pwm-cells = <2>;
  214. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  215. reg = <0x02080000 0x4000>;
  216. interrupts = <0 83 0x04>;
  217. clocks = <&clks 62>, <&clks 145>;
  218. clock-names = "ipg", "per";
  219. };
  220. pwm2: pwm@02084000 {
  221. #pwm-cells = <2>;
  222. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  223. reg = <0x02084000 0x4000>;
  224. interrupts = <0 84 0x04>;
  225. clocks = <&clks 62>, <&clks 146>;
  226. clock-names = "ipg", "per";
  227. };
  228. pwm3: pwm@02088000 {
  229. #pwm-cells = <2>;
  230. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  231. reg = <0x02088000 0x4000>;
  232. interrupts = <0 85 0x04>;
  233. clocks = <&clks 62>, <&clks 147>;
  234. clock-names = "ipg", "per";
  235. };
  236. pwm4: pwm@0208c000 {
  237. #pwm-cells = <2>;
  238. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  239. reg = <0x0208c000 0x4000>;
  240. interrupts = <0 86 0x04>;
  241. clocks = <&clks 62>, <&clks 148>;
  242. clock-names = "ipg", "per";
  243. };
  244. can1: flexcan@02090000 {
  245. reg = <0x02090000 0x4000>;
  246. interrupts = <0 110 0x04>;
  247. };
  248. can2: flexcan@02094000 {
  249. reg = <0x02094000 0x4000>;
  250. interrupts = <0 111 0x04>;
  251. };
  252. gpt: gpt@02098000 {
  253. compatible = "fsl,imx6q-gpt";
  254. reg = <0x02098000 0x4000>;
  255. interrupts = <0 55 0x04>;
  256. clocks = <&clks 119>, <&clks 120>;
  257. clock-names = "ipg", "per";
  258. };
  259. gpio1: gpio@0209c000 {
  260. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  261. reg = <0x0209c000 0x4000>;
  262. interrupts = <0 66 0x04 0 67 0x04>;
  263. gpio-controller;
  264. #gpio-cells = <2>;
  265. interrupt-controller;
  266. #interrupt-cells = <2>;
  267. };
  268. gpio2: gpio@020a0000 {
  269. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  270. reg = <0x020a0000 0x4000>;
  271. interrupts = <0 68 0x04 0 69 0x04>;
  272. gpio-controller;
  273. #gpio-cells = <2>;
  274. interrupt-controller;
  275. #interrupt-cells = <2>;
  276. };
  277. gpio3: gpio@020a4000 {
  278. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  279. reg = <0x020a4000 0x4000>;
  280. interrupts = <0 70 0x04 0 71 0x04>;
  281. gpio-controller;
  282. #gpio-cells = <2>;
  283. interrupt-controller;
  284. #interrupt-cells = <2>;
  285. };
  286. gpio4: gpio@020a8000 {
  287. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  288. reg = <0x020a8000 0x4000>;
  289. interrupts = <0 72 0x04 0 73 0x04>;
  290. gpio-controller;
  291. #gpio-cells = <2>;
  292. interrupt-controller;
  293. #interrupt-cells = <2>;
  294. };
  295. gpio5: gpio@020ac000 {
  296. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  297. reg = <0x020ac000 0x4000>;
  298. interrupts = <0 74 0x04 0 75 0x04>;
  299. gpio-controller;
  300. #gpio-cells = <2>;
  301. interrupt-controller;
  302. #interrupt-cells = <2>;
  303. };
  304. gpio6: gpio@020b0000 {
  305. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  306. reg = <0x020b0000 0x4000>;
  307. interrupts = <0 76 0x04 0 77 0x04>;
  308. gpio-controller;
  309. #gpio-cells = <2>;
  310. interrupt-controller;
  311. #interrupt-cells = <2>;
  312. };
  313. gpio7: gpio@020b4000 {
  314. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  315. reg = <0x020b4000 0x4000>;
  316. interrupts = <0 78 0x04 0 79 0x04>;
  317. gpio-controller;
  318. #gpio-cells = <2>;
  319. interrupt-controller;
  320. #interrupt-cells = <2>;
  321. };
  322. kpp: kpp@020b8000 {
  323. reg = <0x020b8000 0x4000>;
  324. interrupts = <0 82 0x04>;
  325. };
  326. wdog1: wdog@020bc000 {
  327. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  328. reg = <0x020bc000 0x4000>;
  329. interrupts = <0 80 0x04>;
  330. clocks = <&clks 0>;
  331. };
  332. wdog2: wdog@020c0000 {
  333. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  334. reg = <0x020c0000 0x4000>;
  335. interrupts = <0 81 0x04>;
  336. clocks = <&clks 0>;
  337. status = "disabled";
  338. };
  339. clks: ccm@020c4000 {
  340. compatible = "fsl,imx6q-ccm";
  341. reg = <0x020c4000 0x4000>;
  342. interrupts = <0 87 0x04 0 88 0x04>;
  343. #clock-cells = <1>;
  344. };
  345. anatop: anatop@020c8000 {
  346. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  347. reg = <0x020c8000 0x1000>;
  348. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  349. regulator-1p1@110 {
  350. compatible = "fsl,anatop-regulator";
  351. regulator-name = "vdd1p1";
  352. regulator-min-microvolt = <800000>;
  353. regulator-max-microvolt = <1375000>;
  354. regulator-always-on;
  355. anatop-reg-offset = <0x110>;
  356. anatop-vol-bit-shift = <8>;
  357. anatop-vol-bit-width = <5>;
  358. anatop-min-bit-val = <4>;
  359. anatop-min-voltage = <800000>;
  360. anatop-max-voltage = <1375000>;
  361. };
  362. regulator-3p0@120 {
  363. compatible = "fsl,anatop-regulator";
  364. regulator-name = "vdd3p0";
  365. regulator-min-microvolt = <2800000>;
  366. regulator-max-microvolt = <3150000>;
  367. regulator-always-on;
  368. anatop-reg-offset = <0x120>;
  369. anatop-vol-bit-shift = <8>;
  370. anatop-vol-bit-width = <5>;
  371. anatop-min-bit-val = <0>;
  372. anatop-min-voltage = <2625000>;
  373. anatop-max-voltage = <3400000>;
  374. };
  375. regulator-2p5@130 {
  376. compatible = "fsl,anatop-regulator";
  377. regulator-name = "vdd2p5";
  378. regulator-min-microvolt = <2000000>;
  379. regulator-max-microvolt = <2750000>;
  380. regulator-always-on;
  381. anatop-reg-offset = <0x130>;
  382. anatop-vol-bit-shift = <8>;
  383. anatop-vol-bit-width = <5>;
  384. anatop-min-bit-val = <0>;
  385. anatop-min-voltage = <2000000>;
  386. anatop-max-voltage = <2750000>;
  387. };
  388. reg_arm: regulator-vddcore@140 {
  389. compatible = "fsl,anatop-regulator";
  390. regulator-name = "cpu";
  391. regulator-min-microvolt = <725000>;
  392. regulator-max-microvolt = <1450000>;
  393. regulator-always-on;
  394. anatop-reg-offset = <0x140>;
  395. anatop-vol-bit-shift = <0>;
  396. anatop-vol-bit-width = <5>;
  397. anatop-delay-reg-offset = <0x170>;
  398. anatop-delay-bit-shift = <24>;
  399. anatop-delay-bit-width = <2>;
  400. anatop-min-bit-val = <1>;
  401. anatop-min-voltage = <725000>;
  402. anatop-max-voltage = <1450000>;
  403. };
  404. reg_pu: regulator-vddpu@140 {
  405. compatible = "fsl,anatop-regulator";
  406. regulator-name = "vddpu";
  407. regulator-min-microvolt = <725000>;
  408. regulator-max-microvolt = <1450000>;
  409. regulator-always-on;
  410. anatop-reg-offset = <0x140>;
  411. anatop-vol-bit-shift = <9>;
  412. anatop-vol-bit-width = <5>;
  413. anatop-delay-reg-offset = <0x170>;
  414. anatop-delay-bit-shift = <26>;
  415. anatop-delay-bit-width = <2>;
  416. anatop-min-bit-val = <1>;
  417. anatop-min-voltage = <725000>;
  418. anatop-max-voltage = <1450000>;
  419. };
  420. reg_soc: regulator-vddsoc@140 {
  421. compatible = "fsl,anatop-regulator";
  422. regulator-name = "vddsoc";
  423. regulator-min-microvolt = <725000>;
  424. regulator-max-microvolt = <1450000>;
  425. regulator-always-on;
  426. anatop-reg-offset = <0x140>;
  427. anatop-vol-bit-shift = <18>;
  428. anatop-vol-bit-width = <5>;
  429. anatop-delay-reg-offset = <0x170>;
  430. anatop-delay-bit-shift = <28>;
  431. anatop-delay-bit-width = <2>;
  432. anatop-min-bit-val = <1>;
  433. anatop-min-voltage = <725000>;
  434. anatop-max-voltage = <1450000>;
  435. };
  436. };
  437. usbphy1: usbphy@020c9000 {
  438. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  439. reg = <0x020c9000 0x1000>;
  440. interrupts = <0 44 0x04>;
  441. clocks = <&clks 182>;
  442. };
  443. usbphy2: usbphy@020ca000 {
  444. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  445. reg = <0x020ca000 0x1000>;
  446. interrupts = <0 45 0x04>;
  447. clocks = <&clks 183>;
  448. };
  449. snvs@020cc000 {
  450. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  451. #address-cells = <1>;
  452. #size-cells = <1>;
  453. ranges = <0 0x020cc000 0x4000>;
  454. snvs-rtc-lp@34 {
  455. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  456. reg = <0x34 0x58>;
  457. interrupts = <0 19 0x04 0 20 0x04>;
  458. };
  459. };
  460. epit1: epit@020d0000 { /* EPIT1 */
  461. reg = <0x020d0000 0x4000>;
  462. interrupts = <0 56 0x04>;
  463. };
  464. epit2: epit@020d4000 { /* EPIT2 */
  465. reg = <0x020d4000 0x4000>;
  466. interrupts = <0 57 0x04>;
  467. };
  468. src: src@020d8000 {
  469. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  470. reg = <0x020d8000 0x4000>;
  471. interrupts = <0 91 0x04 0 96 0x04>;
  472. #reset-cells = <1>;
  473. };
  474. gpc: gpc@020dc000 {
  475. compatible = "fsl,imx6q-gpc";
  476. reg = <0x020dc000 0x4000>;
  477. interrupts = <0 89 0x04 0 90 0x04>;
  478. };
  479. gpr: iomuxc-gpr@020e0000 {
  480. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  481. reg = <0x020e0000 0x38>;
  482. };
  483. ldb: ldb@020e0008 {
  484. #address-cells = <1>;
  485. #size-cells = <0>;
  486. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  487. gpr = <&gpr>;
  488. status = "disabled";
  489. lvds-channel@0 {
  490. reg = <0>;
  491. crtcs = <&ipu1 0>;
  492. status = "disabled";
  493. };
  494. lvds-channel@1 {
  495. reg = <1>;
  496. crtcs = <&ipu1 1>;
  497. status = "disabled";
  498. };
  499. };
  500. dcic1: dcic@020e4000 {
  501. reg = <0x020e4000 0x4000>;
  502. interrupts = <0 124 0x04>;
  503. };
  504. dcic2: dcic@020e8000 {
  505. reg = <0x020e8000 0x4000>;
  506. interrupts = <0 125 0x04>;
  507. };
  508. sdma: sdma@020ec000 {
  509. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  510. reg = <0x020ec000 0x4000>;
  511. interrupts = <0 2 0x04>;
  512. clocks = <&clks 155>, <&clks 155>;
  513. clock-names = "ipg", "ahb";
  514. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  515. };
  516. };
  517. aips-bus@02100000 { /* AIPS2 */
  518. compatible = "fsl,aips-bus", "simple-bus";
  519. #address-cells = <1>;
  520. #size-cells = <1>;
  521. reg = <0x02100000 0x100000>;
  522. ranges;
  523. caam@02100000 {
  524. reg = <0x02100000 0x40000>;
  525. interrupts = <0 105 0x04 0 106 0x04>;
  526. };
  527. aipstz@0217c000 { /* AIPSTZ2 */
  528. reg = <0x0217c000 0x4000>;
  529. };
  530. usbotg: usb@02184000 {
  531. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  532. reg = <0x02184000 0x200>;
  533. interrupts = <0 43 0x04>;
  534. clocks = <&clks 162>;
  535. fsl,usbphy = <&usbphy1>;
  536. fsl,usbmisc = <&usbmisc 0>;
  537. status = "disabled";
  538. };
  539. usbh1: usb@02184200 {
  540. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  541. reg = <0x02184200 0x200>;
  542. interrupts = <0 40 0x04>;
  543. clocks = <&clks 162>;
  544. fsl,usbphy = <&usbphy2>;
  545. fsl,usbmisc = <&usbmisc 1>;
  546. status = "disabled";
  547. };
  548. usbh2: usb@02184400 {
  549. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  550. reg = <0x02184400 0x200>;
  551. interrupts = <0 41 0x04>;
  552. clocks = <&clks 162>;
  553. fsl,usbmisc = <&usbmisc 2>;
  554. status = "disabled";
  555. };
  556. usbh3: usb@02184600 {
  557. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  558. reg = <0x02184600 0x200>;
  559. interrupts = <0 42 0x04>;
  560. clocks = <&clks 162>;
  561. fsl,usbmisc = <&usbmisc 3>;
  562. status = "disabled";
  563. };
  564. usbmisc: usbmisc: usbmisc@02184800 {
  565. #index-cells = <1>;
  566. compatible = "fsl,imx6q-usbmisc";
  567. reg = <0x02184800 0x200>;
  568. clocks = <&clks 162>;
  569. };
  570. fec: ethernet@02188000 {
  571. compatible = "fsl,imx6q-fec";
  572. reg = <0x02188000 0x4000>;
  573. interrupts = <0 118 0x04 0 119 0x04>;
  574. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  575. clock-names = "ipg", "ahb", "ptp";
  576. status = "disabled";
  577. };
  578. mlb@0218c000 {
  579. reg = <0x0218c000 0x4000>;
  580. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  581. };
  582. usdhc1: usdhc@02190000 {
  583. compatible = "fsl,imx6q-usdhc";
  584. reg = <0x02190000 0x4000>;
  585. interrupts = <0 22 0x04>;
  586. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  587. clock-names = "ipg", "ahb", "per";
  588. bus-width = <4>;
  589. status = "disabled";
  590. };
  591. usdhc2: usdhc@02194000 {
  592. compatible = "fsl,imx6q-usdhc";
  593. reg = <0x02194000 0x4000>;
  594. interrupts = <0 23 0x04>;
  595. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  596. clock-names = "ipg", "ahb", "per";
  597. bus-width = <4>;
  598. status = "disabled";
  599. };
  600. usdhc3: usdhc@02198000 {
  601. compatible = "fsl,imx6q-usdhc";
  602. reg = <0x02198000 0x4000>;
  603. interrupts = <0 24 0x04>;
  604. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  605. clock-names = "ipg", "ahb", "per";
  606. bus-width = <4>;
  607. status = "disabled";
  608. };
  609. usdhc4: usdhc@0219c000 {
  610. compatible = "fsl,imx6q-usdhc";
  611. reg = <0x0219c000 0x4000>;
  612. interrupts = <0 25 0x04>;
  613. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  614. clock-names = "ipg", "ahb", "per";
  615. bus-width = <4>;
  616. status = "disabled";
  617. };
  618. i2c1: i2c@021a0000 {
  619. #address-cells = <1>;
  620. #size-cells = <0>;
  621. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  622. reg = <0x021a0000 0x4000>;
  623. interrupts = <0 36 0x04>;
  624. clocks = <&clks 125>;
  625. status = "disabled";
  626. };
  627. i2c2: i2c@021a4000 {
  628. #address-cells = <1>;
  629. #size-cells = <0>;
  630. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  631. reg = <0x021a4000 0x4000>;
  632. interrupts = <0 37 0x04>;
  633. clocks = <&clks 126>;
  634. status = "disabled";
  635. };
  636. i2c3: i2c@021a8000 {
  637. #address-cells = <1>;
  638. #size-cells = <0>;
  639. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  640. reg = <0x021a8000 0x4000>;
  641. interrupts = <0 38 0x04>;
  642. clocks = <&clks 127>;
  643. status = "disabled";
  644. };
  645. romcp@021ac000 {
  646. reg = <0x021ac000 0x4000>;
  647. };
  648. mmdc0: mmdc@021b0000 { /* MMDC0 */
  649. compatible = "fsl,imx6q-mmdc";
  650. reg = <0x021b0000 0x4000>;
  651. };
  652. mmdc1: mmdc@021b4000 { /* MMDC1 */
  653. reg = <0x021b4000 0x4000>;
  654. };
  655. weim@021b8000 {
  656. reg = <0x021b8000 0x4000>;
  657. interrupts = <0 14 0x04>;
  658. };
  659. ocotp@021bc000 {
  660. compatible = "fsl,imx6q-ocotp";
  661. reg = <0x021bc000 0x4000>;
  662. };
  663. ocotp@021c0000 {
  664. reg = <0x021c0000 0x4000>;
  665. interrupts = <0 21 0x04>;
  666. };
  667. tzasc@021d0000 { /* TZASC1 */
  668. reg = <0x021d0000 0x4000>;
  669. interrupts = <0 108 0x04>;
  670. };
  671. tzasc@021d4000 { /* TZASC2 */
  672. reg = <0x021d4000 0x4000>;
  673. interrupts = <0 109 0x04>;
  674. };
  675. audmux: audmux@021d8000 {
  676. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  677. reg = <0x021d8000 0x4000>;
  678. status = "disabled";
  679. };
  680. mipi@021dc000 { /* MIPI-CSI */
  681. reg = <0x021dc000 0x4000>;
  682. };
  683. mipi@021e0000 { /* MIPI-DSI */
  684. reg = <0x021e0000 0x4000>;
  685. };
  686. vdoa@021e4000 {
  687. reg = <0x021e4000 0x4000>;
  688. interrupts = <0 18 0x04>;
  689. };
  690. uart2: serial@021e8000 {
  691. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  692. reg = <0x021e8000 0x4000>;
  693. interrupts = <0 27 0x04>;
  694. clocks = <&clks 160>, <&clks 161>;
  695. clock-names = "ipg", "per";
  696. status = "disabled";
  697. };
  698. uart3: serial@021ec000 {
  699. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  700. reg = <0x021ec000 0x4000>;
  701. interrupts = <0 28 0x04>;
  702. clocks = <&clks 160>, <&clks 161>;
  703. clock-names = "ipg", "per";
  704. status = "disabled";
  705. };
  706. uart4: serial@021f0000 {
  707. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  708. reg = <0x021f0000 0x4000>;
  709. interrupts = <0 29 0x04>;
  710. clocks = <&clks 160>, <&clks 161>;
  711. clock-names = "ipg", "per";
  712. status = "disabled";
  713. };
  714. uart5: serial@021f4000 {
  715. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  716. reg = <0x021f4000 0x4000>;
  717. interrupts = <0 30 0x04>;
  718. clocks = <&clks 160>, <&clks 161>;
  719. clock-names = "ipg", "per";
  720. status = "disabled";
  721. };
  722. };
  723. ipu1: ipu@02400000 {
  724. #crtc-cells = <1>;
  725. compatible = "fsl,imx6q-ipu";
  726. reg = <0x02400000 0x400000>;
  727. interrupts = <0 6 0x4 0 5 0x4>;
  728. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  729. clock-names = "bus", "di0", "di1";
  730. resets = <&src 2>;
  731. };
  732. };
  733. };