imx51.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. gpio0 = &gpio1;
  20. gpio1 = &gpio2;
  21. gpio2 = &gpio3;
  22. gpio3 = &gpio4;
  23. };
  24. tzic: tz-interrupt-controller@e0000000 {
  25. compatible = "fsl,imx51-tzic", "fsl,tzic";
  26. interrupt-controller;
  27. #interrupt-cells = <1>;
  28. reg = <0xe0000000 0x4000>;
  29. };
  30. clocks {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. ckil {
  34. compatible = "fsl,imx-ckil", "fixed-clock";
  35. clock-frequency = <32768>;
  36. };
  37. ckih1 {
  38. compatible = "fsl,imx-ckih1", "fixed-clock";
  39. clock-frequency = <22579200>;
  40. };
  41. ckih2 {
  42. compatible = "fsl,imx-ckih2", "fixed-clock";
  43. clock-frequency = <0>;
  44. };
  45. osc {
  46. compatible = "fsl,imx-osc", "fixed-clock";
  47. clock-frequency = <24000000>;
  48. };
  49. };
  50. cpus {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. cpu@0 {
  54. device_type = "cpu";
  55. compatible = "arm,cortex-a8";
  56. reg = <0>;
  57. clock-latency = <61036>; /* two CLK32 periods */
  58. clocks = <&clks 24>;
  59. clock-names = "cpu";
  60. operating-points = <
  61. /* kHz uV (No regulator support) */
  62. 160000 0
  63. 800000 0
  64. >;
  65. };
  66. };
  67. soc {
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. compatible = "simple-bus";
  71. interrupt-parent = <&tzic>;
  72. ranges;
  73. ipu: ipu@40000000 {
  74. #crtc-cells = <1>;
  75. compatible = "fsl,imx51-ipu";
  76. reg = <0x40000000 0x20000000>;
  77. interrupts = <11 10>;
  78. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  79. clock-names = "bus", "di0", "di1";
  80. resets = <&src 2>;
  81. };
  82. aips@70000000 { /* AIPS1 */
  83. compatible = "fsl,aips-bus", "simple-bus";
  84. #address-cells = <1>;
  85. #size-cells = <1>;
  86. reg = <0x70000000 0x10000000>;
  87. ranges;
  88. spba@70000000 {
  89. compatible = "fsl,spba-bus", "simple-bus";
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. reg = <0x70000000 0x40000>;
  93. ranges;
  94. esdhc1: esdhc@70004000 {
  95. compatible = "fsl,imx51-esdhc";
  96. reg = <0x70004000 0x4000>;
  97. interrupts = <1>;
  98. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  99. clock-names = "ipg", "ahb", "per";
  100. status = "disabled";
  101. };
  102. esdhc2: esdhc@70008000 {
  103. compatible = "fsl,imx51-esdhc";
  104. reg = <0x70008000 0x4000>;
  105. interrupts = <2>;
  106. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  107. clock-names = "ipg", "ahb", "per";
  108. bus-width = <4>;
  109. status = "disabled";
  110. };
  111. uart3: serial@7000c000 {
  112. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  113. reg = <0x7000c000 0x4000>;
  114. interrupts = <33>;
  115. clocks = <&clks 32>, <&clks 33>;
  116. clock-names = "ipg", "per";
  117. status = "disabled";
  118. };
  119. ecspi1: ecspi@70010000 {
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. compatible = "fsl,imx51-ecspi";
  123. reg = <0x70010000 0x4000>;
  124. interrupts = <36>;
  125. clocks = <&clks 51>, <&clks 52>;
  126. clock-names = "ipg", "per";
  127. status = "disabled";
  128. };
  129. ssi2: ssi@70014000 {
  130. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  131. reg = <0x70014000 0x4000>;
  132. interrupts = <30>;
  133. clocks = <&clks 49>;
  134. fsl,fifo-depth = <15>;
  135. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  136. status = "disabled";
  137. };
  138. esdhc3: esdhc@70020000 {
  139. compatible = "fsl,imx51-esdhc";
  140. reg = <0x70020000 0x4000>;
  141. interrupts = <3>;
  142. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  143. clock-names = "ipg", "ahb", "per";
  144. bus-width = <4>;
  145. status = "disabled";
  146. };
  147. esdhc4: esdhc@70024000 {
  148. compatible = "fsl,imx51-esdhc";
  149. reg = <0x70024000 0x4000>;
  150. interrupts = <4>;
  151. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  152. clock-names = "ipg", "ahb", "per";
  153. bus-width = <4>;
  154. status = "disabled";
  155. };
  156. };
  157. usbotg: usb@73f80000 {
  158. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  159. reg = <0x73f80000 0x0200>;
  160. interrupts = <18>;
  161. status = "disabled";
  162. };
  163. usbh1: usb@73f80200 {
  164. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  165. reg = <0x73f80200 0x0200>;
  166. interrupts = <14>;
  167. status = "disabled";
  168. };
  169. usbh2: usb@73f80400 {
  170. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  171. reg = <0x73f80400 0x0200>;
  172. interrupts = <16>;
  173. status = "disabled";
  174. };
  175. usbh3: usb@73f80600 {
  176. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  177. reg = <0x73f80600 0x0200>;
  178. interrupts = <17>;
  179. status = "disabled";
  180. };
  181. gpio1: gpio@73f84000 {
  182. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  183. reg = <0x73f84000 0x4000>;
  184. interrupts = <50 51>;
  185. gpio-controller;
  186. #gpio-cells = <2>;
  187. interrupt-controller;
  188. #interrupt-cells = <2>;
  189. };
  190. gpio2: gpio@73f88000 {
  191. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  192. reg = <0x73f88000 0x4000>;
  193. interrupts = <52 53>;
  194. gpio-controller;
  195. #gpio-cells = <2>;
  196. interrupt-controller;
  197. #interrupt-cells = <2>;
  198. };
  199. gpio3: gpio@73f8c000 {
  200. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  201. reg = <0x73f8c000 0x4000>;
  202. interrupts = <54 55>;
  203. gpio-controller;
  204. #gpio-cells = <2>;
  205. interrupt-controller;
  206. #interrupt-cells = <2>;
  207. };
  208. gpio4: gpio@73f90000 {
  209. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  210. reg = <0x73f90000 0x4000>;
  211. interrupts = <56 57>;
  212. gpio-controller;
  213. #gpio-cells = <2>;
  214. interrupt-controller;
  215. #interrupt-cells = <2>;
  216. };
  217. kpp: kpp@73f94000 {
  218. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  219. reg = <0x73f94000 0x4000>;
  220. interrupts = <60>;
  221. clocks = <&clks 0>;
  222. status = "disabled";
  223. };
  224. wdog1: wdog@73f98000 {
  225. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  226. reg = <0x73f98000 0x4000>;
  227. interrupts = <58>;
  228. clocks = <&clks 0>;
  229. };
  230. wdog2: wdog@73f9c000 {
  231. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  232. reg = <0x73f9c000 0x4000>;
  233. interrupts = <59>;
  234. clocks = <&clks 0>;
  235. status = "disabled";
  236. };
  237. gpt: timer@73fa0000 {
  238. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  239. reg = <0x73fa0000 0x4000>;
  240. interrupts = <39>;
  241. clocks = <&clks 36>, <&clks 41>;
  242. clock-names = "ipg", "per";
  243. };
  244. iomuxc: iomuxc@73fa8000 {
  245. compatible = "fsl,imx51-iomuxc";
  246. reg = <0x73fa8000 0x4000>;
  247. audmux {
  248. pinctrl_audmux_1: audmuxgrp-1 {
  249. fsl,pins = <
  250. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  251. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  252. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  253. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  254. >;
  255. };
  256. };
  257. fec {
  258. pinctrl_fec_1: fecgrp-1 {
  259. fsl,pins = <
  260. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  261. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  262. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  263. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  264. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  265. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  266. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  267. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  268. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  269. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  270. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  271. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  272. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  273. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  274. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  275. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  276. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  277. >;
  278. };
  279. pinctrl_fec_2: fecgrp-2 {
  280. fsl,pins = <
  281. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  282. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  283. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  284. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  285. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  286. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  287. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  288. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  289. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  290. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  291. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  292. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  293. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  294. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  295. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  296. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  297. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  298. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  299. >;
  300. };
  301. };
  302. ecspi1 {
  303. pinctrl_ecspi1_1: ecspi1grp-1 {
  304. fsl,pins = <
  305. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  306. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  307. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  308. >;
  309. };
  310. };
  311. ecspi2 {
  312. pinctrl_ecspi2_1: ecspi2grp-1 {
  313. fsl,pins = <
  314. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  315. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  316. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  317. >;
  318. };
  319. };
  320. esdhc1 {
  321. pinctrl_esdhc1_1: esdhc1grp-1 {
  322. fsl,pins = <
  323. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  324. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  325. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  326. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  327. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  328. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  329. >;
  330. };
  331. };
  332. esdhc2 {
  333. pinctrl_esdhc2_1: esdhc2grp-1 {
  334. fsl,pins = <
  335. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  336. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  337. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  338. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  339. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  340. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  341. >;
  342. };
  343. };
  344. i2c2 {
  345. pinctrl_i2c2_1: i2c2grp-1 {
  346. fsl,pins = <
  347. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  348. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  349. >;
  350. };
  351. pinctrl_i2c2_2: i2c2grp-2 {
  352. fsl,pins = <
  353. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  354. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  355. >;
  356. };
  357. };
  358. ipu_disp1 {
  359. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  360. fsl,pins = <
  361. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  362. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  363. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  364. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  365. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  366. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  367. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  368. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  369. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  370. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  371. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  372. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  373. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  374. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  375. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  376. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  377. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  378. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  379. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  380. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  381. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  382. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  383. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  384. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  385. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  386. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  387. >;
  388. };
  389. };
  390. ipu_disp2 {
  391. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  392. fsl,pins = <
  393. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  394. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  395. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  396. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  397. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  398. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  399. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  400. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  401. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  402. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  403. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  404. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  405. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  406. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  407. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  408. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  409. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  410. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  411. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5
  412. MX51_PAD_DI_GP4__DI2_PIN15 0x5
  413. >;
  414. };
  415. };
  416. pata {
  417. pinctrl_pata_1: patagrp-1 {
  418. fsl,pins = <
  419. MX51_PAD_NANDF_WE_B__PATA_DIOW 0x2004
  420. MX51_PAD_NANDF_RE_B__PATA_DIOR 0x2004
  421. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x2004
  422. MX51_PAD_NANDF_CLE__PATA_RESET_B 0x2004
  423. MX51_PAD_NANDF_WP_B__PATA_DMACK 0x2004
  424. MX51_PAD_NANDF_RB0__PATA_DMARQ 0x2004
  425. MX51_PAD_NANDF_RB1__PATA_IORDY 0x2004
  426. MX51_PAD_GPIO_NAND__PATA_INTRQ 0x2004
  427. MX51_PAD_NANDF_CS2__PATA_CS_0 0x2004
  428. MX51_PAD_NANDF_CS3__PATA_CS_1 0x2004
  429. MX51_PAD_NANDF_CS4__PATA_DA_0 0x2004
  430. MX51_PAD_NANDF_CS5__PATA_DA_1 0x2004
  431. MX51_PAD_NANDF_CS6__PATA_DA_2 0x2004
  432. MX51_PAD_NANDF_D15__PATA_DATA15 0x2004
  433. MX51_PAD_NANDF_D14__PATA_DATA14 0x2004
  434. MX51_PAD_NANDF_D13__PATA_DATA13 0x2004
  435. MX51_PAD_NANDF_D12__PATA_DATA12 0x2004
  436. MX51_PAD_NANDF_D11__PATA_DATA11 0x2004
  437. MX51_PAD_NANDF_D10__PATA_DATA10 0x2004
  438. MX51_PAD_NANDF_D9__PATA_DATA9 0x2004
  439. MX51_PAD_NANDF_D8__PATA_DATA8 0x2004
  440. MX51_PAD_NANDF_D7__PATA_DATA7 0x2004
  441. MX51_PAD_NANDF_D6__PATA_DATA6 0x2004
  442. MX51_PAD_NANDF_D5__PATA_DATA5 0x2004
  443. MX51_PAD_NANDF_D4__PATA_DATA4 0x2004
  444. MX51_PAD_NANDF_D3__PATA_DATA3 0x2004
  445. MX51_PAD_NANDF_D2__PATA_DATA2 0x2004
  446. MX51_PAD_NANDF_D1__PATA_DATA1 0x2004
  447. MX51_PAD_NANDF_D0__PATA_DATA0 0x2004
  448. >;
  449. };
  450. };
  451. uart1 {
  452. pinctrl_uart1_1: uart1grp-1 {
  453. fsl,pins = <
  454. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  455. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  456. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  457. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  458. >;
  459. };
  460. };
  461. uart2 {
  462. pinctrl_uart2_1: uart2grp-1 {
  463. fsl,pins = <
  464. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  465. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  466. >;
  467. };
  468. };
  469. uart3 {
  470. pinctrl_uart3_1: uart3grp-1 {
  471. fsl,pins = <
  472. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  473. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  474. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  475. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  476. >;
  477. };
  478. pinctrl_uart3_2: uart3grp-2 {
  479. fsl,pins = <
  480. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  481. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  482. >;
  483. };
  484. };
  485. kpp {
  486. pinctrl_kpp_1: kppgrp-1 {
  487. fsl,pins = <
  488. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  489. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  490. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  491. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  492. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  493. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  494. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  495. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  496. >;
  497. };
  498. };
  499. };
  500. pwm1: pwm@73fb4000 {
  501. #pwm-cells = <2>;
  502. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  503. reg = <0x73fb4000 0x4000>;
  504. clocks = <&clks 37>, <&clks 38>;
  505. clock-names = "ipg", "per";
  506. interrupts = <61>;
  507. };
  508. pwm2: pwm@73fb8000 {
  509. #pwm-cells = <2>;
  510. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  511. reg = <0x73fb8000 0x4000>;
  512. clocks = <&clks 39>, <&clks 40>;
  513. clock-names = "ipg", "per";
  514. interrupts = <94>;
  515. };
  516. uart1: serial@73fbc000 {
  517. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  518. reg = <0x73fbc000 0x4000>;
  519. interrupts = <31>;
  520. clocks = <&clks 28>, <&clks 29>;
  521. clock-names = "ipg", "per";
  522. status = "disabled";
  523. };
  524. uart2: serial@73fc0000 {
  525. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  526. reg = <0x73fc0000 0x4000>;
  527. interrupts = <32>;
  528. clocks = <&clks 30>, <&clks 31>;
  529. clock-names = "ipg", "per";
  530. status = "disabled";
  531. };
  532. src: src@73fd0000 {
  533. compatible = "fsl,imx51-src";
  534. reg = <0x73fd0000 0x4000>;
  535. #reset-cells = <1>;
  536. };
  537. clks: ccm@73fd4000{
  538. compatible = "fsl,imx51-ccm";
  539. reg = <0x73fd4000 0x4000>;
  540. interrupts = <0 71 0x04 0 72 0x04>;
  541. #clock-cells = <1>;
  542. };
  543. };
  544. aips@80000000 { /* AIPS2 */
  545. compatible = "fsl,aips-bus", "simple-bus";
  546. #address-cells = <1>;
  547. #size-cells = <1>;
  548. reg = <0x80000000 0x10000000>;
  549. ranges;
  550. ecspi2: ecspi@83fac000 {
  551. #address-cells = <1>;
  552. #size-cells = <0>;
  553. compatible = "fsl,imx51-ecspi";
  554. reg = <0x83fac000 0x4000>;
  555. interrupts = <37>;
  556. clocks = <&clks 53>, <&clks 54>;
  557. clock-names = "ipg", "per";
  558. status = "disabled";
  559. };
  560. sdma: sdma@83fb0000 {
  561. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  562. reg = <0x83fb0000 0x4000>;
  563. interrupts = <6>;
  564. clocks = <&clks 56>, <&clks 56>;
  565. clock-names = "ipg", "ahb";
  566. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  567. };
  568. cspi: cspi@83fc0000 {
  569. #address-cells = <1>;
  570. #size-cells = <0>;
  571. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  572. reg = <0x83fc0000 0x4000>;
  573. interrupts = <38>;
  574. clocks = <&clks 55>, <&clks 0>;
  575. clock-names = "ipg", "per";
  576. status = "disabled";
  577. };
  578. i2c2: i2c@83fc4000 {
  579. #address-cells = <1>;
  580. #size-cells = <0>;
  581. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  582. reg = <0x83fc4000 0x4000>;
  583. interrupts = <63>;
  584. clocks = <&clks 35>;
  585. status = "disabled";
  586. };
  587. i2c1: i2c@83fc8000 {
  588. #address-cells = <1>;
  589. #size-cells = <0>;
  590. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  591. reg = <0x83fc8000 0x4000>;
  592. interrupts = <62>;
  593. clocks = <&clks 34>;
  594. status = "disabled";
  595. };
  596. ssi1: ssi@83fcc000 {
  597. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  598. reg = <0x83fcc000 0x4000>;
  599. interrupts = <29>;
  600. clocks = <&clks 48>;
  601. fsl,fifo-depth = <15>;
  602. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  603. status = "disabled";
  604. };
  605. audmux: audmux@83fd0000 {
  606. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  607. reg = <0x83fd0000 0x4000>;
  608. status = "disabled";
  609. };
  610. nfc: nand@83fdb000 {
  611. compatible = "fsl,imx51-nand";
  612. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  613. interrupts = <8>;
  614. clocks = <&clks 60>;
  615. status = "disabled";
  616. };
  617. pata: pata@83fe0000 {
  618. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  619. reg = <0x83fe0000 0x4000>;
  620. interrupts = <70>;
  621. clocks = <&clks 161>;
  622. status = "disabled";
  623. };
  624. ssi3: ssi@83fe8000 {
  625. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  626. reg = <0x83fe8000 0x4000>;
  627. interrupts = <96>;
  628. clocks = <&clks 50>;
  629. fsl,fifo-depth = <15>;
  630. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  631. status = "disabled";
  632. };
  633. fec: ethernet@83fec000 {
  634. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  635. reg = <0x83fec000 0x4000>;
  636. interrupts = <87>;
  637. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  638. clock-names = "ipg", "ahb", "ptp";
  639. status = "disabled";
  640. };
  641. };
  642. };
  643. };