imx28.dtsi 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. gpio0 = &gpio0;
  16. gpio1 = &gpio1;
  17. gpio2 = &gpio2;
  18. gpio3 = &gpio3;
  19. gpio4 = &gpio4;
  20. saif0 = &saif0;
  21. saif1 = &saif1;
  22. serial0 = &auart0;
  23. serial1 = &auart1;
  24. serial2 = &auart2;
  25. serial3 = &auart3;
  26. serial4 = &auart4;
  27. ethernet0 = &mac0;
  28. ethernet1 = &mac1;
  29. };
  30. cpus {
  31. cpu@0 {
  32. compatible = "arm,arm926ejs";
  33. };
  34. };
  35. apb@80000000 {
  36. compatible = "simple-bus";
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. reg = <0x80000000 0x80000>;
  40. ranges;
  41. apbh@80000000 {
  42. compatible = "simple-bus";
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. reg = <0x80000000 0x3c900>;
  46. ranges;
  47. icoll: interrupt-controller@80000000 {
  48. compatible = "fsl,imx28-icoll", "fsl,icoll";
  49. interrupt-controller;
  50. #interrupt-cells = <1>;
  51. reg = <0x80000000 0x2000>;
  52. };
  53. hsadc@80002000 {
  54. reg = <0x80002000 0x2000>;
  55. interrupts = <13 87>;
  56. dmas = <&dma_apbh 12>;
  57. dma-names = "rx";
  58. status = "disabled";
  59. };
  60. dma_apbh: dma-apbh@80004000 {
  61. compatible = "fsl,imx28-dma-apbh";
  62. reg = <0x80004000 0x2000>;
  63. interrupts = <82 83 84 85
  64. 88 88 88 88
  65. 88 88 88 88
  66. 87 86 0 0>;
  67. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  68. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  69. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  70. "hsadc", "lcdif", "empty", "empty";
  71. #dma-cells = <1>;
  72. dma-channels = <16>;
  73. clocks = <&clks 25>;
  74. };
  75. perfmon@80006000 {
  76. reg = <0x80006000 0x800>;
  77. interrupts = <27>;
  78. status = "disabled";
  79. };
  80. gpmi-nand@8000c000 {
  81. compatible = "fsl,imx28-gpmi-nand";
  82. #address-cells = <1>;
  83. #size-cells = <1>;
  84. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  85. reg-names = "gpmi-nand", "bch";
  86. interrupts = <88>, <41>;
  87. interrupt-names = "gpmi-dma", "bch";
  88. clocks = <&clks 50>;
  89. clock-names = "gpmi_io";
  90. dmas = <&dma_apbh 4>;
  91. dma-names = "rx-tx";
  92. fsl,gpmi-dma-channel = <4>;
  93. status = "disabled";
  94. };
  95. ssp0: ssp@80010000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. reg = <0x80010000 0x2000>;
  99. interrupts = <96 82>;
  100. clocks = <&clks 46>;
  101. dmas = <&dma_apbh 0>;
  102. dma-names = "rx-tx";
  103. fsl,ssp-dma-channel = <0>;
  104. status = "disabled";
  105. };
  106. ssp1: ssp@80012000 {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. reg = <0x80012000 0x2000>;
  110. interrupts = <97 83>;
  111. clocks = <&clks 47>;
  112. dmas = <&dma_apbh 1>;
  113. dma-names = "rx-tx";
  114. fsl,ssp-dma-channel = <1>;
  115. status = "disabled";
  116. };
  117. ssp2: ssp@80014000 {
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. reg = <0x80014000 0x2000>;
  121. interrupts = <98 84>;
  122. clocks = <&clks 48>;
  123. dmas = <&dma_apbh 2>;
  124. dma-names = "rx-tx";
  125. fsl,ssp-dma-channel = <2>;
  126. status = "disabled";
  127. };
  128. ssp3: ssp@80016000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. reg = <0x80016000 0x2000>;
  132. interrupts = <99 85>;
  133. clocks = <&clks 49>;
  134. dmas = <&dma_apbh 3>;
  135. dma-names = "rx-tx";
  136. fsl,ssp-dma-channel = <3>;
  137. status = "disabled";
  138. };
  139. pinctrl@80018000 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,imx28-pinctrl", "simple-bus";
  143. reg = <0x80018000 0x2000>;
  144. gpio0: gpio@0 {
  145. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  146. interrupts = <127>;
  147. gpio-controller;
  148. #gpio-cells = <2>;
  149. interrupt-controller;
  150. #interrupt-cells = <2>;
  151. };
  152. gpio1: gpio@1 {
  153. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  154. interrupts = <126>;
  155. gpio-controller;
  156. #gpio-cells = <2>;
  157. interrupt-controller;
  158. #interrupt-cells = <2>;
  159. };
  160. gpio2: gpio@2 {
  161. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  162. interrupts = <125>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. };
  168. gpio3: gpio@3 {
  169. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  170. interrupts = <124>;
  171. gpio-controller;
  172. #gpio-cells = <2>;
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. };
  176. gpio4: gpio@4 {
  177. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  178. interrupts = <123>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. interrupt-controller;
  182. #interrupt-cells = <2>;
  183. };
  184. duart_pins_a: duart@0 {
  185. reg = <0>;
  186. fsl,pinmux-ids = <
  187. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  188. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  189. >;
  190. fsl,drive-strength = <0>;
  191. fsl,voltage = <1>;
  192. fsl,pull-up = <0>;
  193. };
  194. duart_pins_b: duart@1 {
  195. reg = <1>;
  196. fsl,pinmux-ids = <
  197. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  198. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  199. >;
  200. fsl,drive-strength = <0>;
  201. fsl,voltage = <1>;
  202. fsl,pull-up = <0>;
  203. };
  204. duart_4pins_a: duart-4pins@0 {
  205. reg = <0>;
  206. fsl,pinmux-ids = <
  207. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  208. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  209. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  210. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  211. >;
  212. fsl,drive-strength = <0>;
  213. fsl,voltage = <1>;
  214. fsl,pull-up = <0>;
  215. };
  216. gpmi_pins_a: gpmi-nand@0 {
  217. reg = <0>;
  218. fsl,pinmux-ids = <
  219. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  220. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  221. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  222. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  223. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  224. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  225. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  226. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  227. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  228. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  229. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  230. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  231. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  232. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  233. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  234. >;
  235. fsl,drive-strength = <0>;
  236. fsl,voltage = <1>;
  237. fsl,pull-up = <0>;
  238. };
  239. gpmi_status_cfg: gpmi-status-cfg {
  240. fsl,pinmux-ids = <
  241. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  242. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  243. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  244. >;
  245. fsl,drive-strength = <2>;
  246. };
  247. auart0_pins_a: auart0@0 {
  248. reg = <0>;
  249. fsl,pinmux-ids = <
  250. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  251. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  252. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  253. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  254. >;
  255. fsl,drive-strength = <0>;
  256. fsl,voltage = <1>;
  257. fsl,pull-up = <0>;
  258. };
  259. auart0_2pins_a: auart0-2pins@0 {
  260. reg = <0>;
  261. fsl,pinmux-ids = <
  262. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  263. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  264. >;
  265. fsl,drive-strength = <0>;
  266. fsl,voltage = <1>;
  267. fsl,pull-up = <0>;
  268. };
  269. auart1_pins_a: auart1@0 {
  270. reg = <0>;
  271. fsl,pinmux-ids = <
  272. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  273. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  274. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  275. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  276. >;
  277. fsl,drive-strength = <0>;
  278. fsl,voltage = <1>;
  279. fsl,pull-up = <0>;
  280. };
  281. auart1_2pins_a: auart1-2pins@0 {
  282. reg = <0>;
  283. fsl,pinmux-ids = <
  284. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  285. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  286. >;
  287. fsl,drive-strength = <0>;
  288. fsl,voltage = <1>;
  289. fsl,pull-up = <0>;
  290. };
  291. auart2_2pins_a: auart2-2pins@0 {
  292. reg = <0>;
  293. fsl,pinmux-ids = <
  294. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  295. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  296. >;
  297. fsl,drive-strength = <0>;
  298. fsl,voltage = <1>;
  299. fsl,pull-up = <0>;
  300. };
  301. auart3_pins_a: auart3@0 {
  302. reg = <0>;
  303. fsl,pinmux-ids = <
  304. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  305. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  306. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  307. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  308. >;
  309. fsl,drive-strength = <0>;
  310. fsl,voltage = <1>;
  311. fsl,pull-up = <0>;
  312. };
  313. auart3_2pins_a: auart3-2pins@0 {
  314. reg = <0>;
  315. fsl,pinmux-ids = <
  316. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  317. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  318. >;
  319. fsl,drive-strength = <0>;
  320. fsl,voltage = <1>;
  321. fsl,pull-up = <0>;
  322. };
  323. mac0_pins_a: mac0@0 {
  324. reg = <0>;
  325. fsl,pinmux-ids = <
  326. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  327. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  328. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  329. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  330. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  331. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  332. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  333. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  334. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  335. >;
  336. fsl,drive-strength = <1>;
  337. fsl,voltage = <1>;
  338. fsl,pull-up = <1>;
  339. };
  340. mac1_pins_a: mac1@0 {
  341. reg = <0>;
  342. fsl,pinmux-ids = <
  343. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  344. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  345. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  346. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  347. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  348. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  349. >;
  350. fsl,drive-strength = <1>;
  351. fsl,voltage = <1>;
  352. fsl,pull-up = <1>;
  353. };
  354. mmc0_8bit_pins_a: mmc0-8bit@0 {
  355. reg = <0>;
  356. fsl,pinmux-ids = <
  357. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  358. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  359. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  360. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  361. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  362. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  363. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  364. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  365. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  366. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  367. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  368. >;
  369. fsl,drive-strength = <1>;
  370. fsl,voltage = <1>;
  371. fsl,pull-up = <1>;
  372. };
  373. mmc0_4bit_pins_a: mmc0-4bit@0 {
  374. reg = <0>;
  375. fsl,pinmux-ids = <
  376. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  377. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  378. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  379. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  380. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  381. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  382. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  383. >;
  384. fsl,drive-strength = <1>;
  385. fsl,voltage = <1>;
  386. fsl,pull-up = <1>;
  387. };
  388. mmc0_cd_cfg: mmc0-cd-cfg {
  389. fsl,pinmux-ids = <
  390. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  391. >;
  392. fsl,pull-up = <0>;
  393. };
  394. mmc0_sck_cfg: mmc0-sck-cfg {
  395. fsl,pinmux-ids = <
  396. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  397. >;
  398. fsl,drive-strength = <2>;
  399. fsl,pull-up = <0>;
  400. };
  401. i2c0_pins_a: i2c0@0 {
  402. reg = <0>;
  403. fsl,pinmux-ids = <
  404. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  405. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  406. >;
  407. fsl,drive-strength = <1>;
  408. fsl,voltage = <1>;
  409. fsl,pull-up = <1>;
  410. };
  411. i2c0_pins_b: i2c0@1 {
  412. reg = <1>;
  413. fsl,pinmux-ids = <
  414. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  415. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  416. >;
  417. fsl,drive-strength = <1>;
  418. fsl,voltage = <1>;
  419. fsl,pull-up = <1>;
  420. };
  421. i2c1_pins_a: i2c1@0 {
  422. reg = <0>;
  423. fsl,pinmux-ids = <
  424. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  425. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  426. >;
  427. fsl,drive-strength = <1>;
  428. fsl,voltage = <1>;
  429. fsl,pull-up = <1>;
  430. };
  431. saif0_pins_a: saif0@0 {
  432. reg = <0>;
  433. fsl,pinmux-ids = <
  434. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  435. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  436. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  437. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  438. >;
  439. fsl,drive-strength = <2>;
  440. fsl,voltage = <1>;
  441. fsl,pull-up = <1>;
  442. };
  443. saif1_pins_a: saif1@0 {
  444. reg = <0>;
  445. fsl,pinmux-ids = <
  446. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  447. >;
  448. fsl,drive-strength = <2>;
  449. fsl,voltage = <1>;
  450. fsl,pull-up = <1>;
  451. };
  452. pwm0_pins_a: pwm0@0 {
  453. reg = <0>;
  454. fsl,pinmux-ids = <
  455. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  456. >;
  457. fsl,drive-strength = <0>;
  458. fsl,voltage = <1>;
  459. fsl,pull-up = <0>;
  460. };
  461. pwm2_pins_a: pwm2@0 {
  462. reg = <0>;
  463. fsl,pinmux-ids = <
  464. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  465. >;
  466. fsl,drive-strength = <0>;
  467. fsl,voltage = <1>;
  468. fsl,pull-up = <0>;
  469. };
  470. pwm3_pins_a: pwm3@0 {
  471. reg = <0>;
  472. fsl,pinmux-ids = <
  473. 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
  474. >;
  475. fsl,drive-strength = <0>;
  476. fsl,voltage = <1>;
  477. fsl,pull-up = <0>;
  478. };
  479. pwm3_pins_b: pwm3@1 {
  480. reg = <1>;
  481. fsl,pinmux-ids = <
  482. 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
  483. >;
  484. fsl,drive-strength = <0>;
  485. fsl,voltage = <1>;
  486. fsl,pull-up = <0>;
  487. };
  488. pwm4_pins_a: pwm4@0 {
  489. reg = <0>;
  490. fsl,pinmux-ids = <
  491. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  492. >;
  493. fsl,drive-strength = <0>;
  494. fsl,voltage = <1>;
  495. fsl,pull-up = <0>;
  496. };
  497. lcdif_24bit_pins_a: lcdif-24bit@0 {
  498. reg = <0>;
  499. fsl,pinmux-ids = <
  500. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  501. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  502. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  503. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  504. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  505. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  506. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  507. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  508. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  509. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  510. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  511. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  512. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  513. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  514. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  515. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  516. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  517. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  518. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  519. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  520. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  521. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  522. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  523. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  524. >;
  525. fsl,drive-strength = <0>;
  526. fsl,voltage = <1>;
  527. fsl,pull-up = <0>;
  528. };
  529. lcdif_16bit_pins_a: lcdif-16bit@0 {
  530. reg = <0>;
  531. fsl,pinmux-ids = <
  532. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  533. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  534. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  535. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  536. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  537. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  538. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  539. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  540. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  541. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  542. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  543. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  544. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  545. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  546. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  547. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  548. >;
  549. fsl,drive-strength = <0>;
  550. fsl,voltage = <1>;
  551. fsl,pull-up = <0>;
  552. };
  553. can0_pins_a: can0@0 {
  554. reg = <0>;
  555. fsl,pinmux-ids = <
  556. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  557. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  558. >;
  559. fsl,drive-strength = <0>;
  560. fsl,voltage = <1>;
  561. fsl,pull-up = <0>;
  562. };
  563. can1_pins_a: can1@0 {
  564. reg = <0>;
  565. fsl,pinmux-ids = <
  566. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  567. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  568. >;
  569. fsl,drive-strength = <0>;
  570. fsl,voltage = <1>;
  571. fsl,pull-up = <0>;
  572. };
  573. spi2_pins_a: spi2@0 {
  574. reg = <0>;
  575. fsl,pinmux-ids = <
  576. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  577. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  578. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  579. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  580. >;
  581. fsl,drive-strength = <1>;
  582. fsl,voltage = <1>;
  583. fsl,pull-up = <1>;
  584. };
  585. usbphy0_pins_a: usbphy0@0 {
  586. reg = <0>;
  587. fsl,pinmux-ids = <
  588. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  589. >;
  590. fsl,drive-strength = <2>;
  591. fsl,voltage = <1>;
  592. fsl,pull-up = <0>;
  593. };
  594. usbphy0_pins_b: usbphy0@1 {
  595. reg = <1>;
  596. fsl,pinmux-ids = <
  597. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  598. >;
  599. fsl,drive-strength = <2>;
  600. fsl,voltage = <1>;
  601. fsl,pull-up = <0>;
  602. };
  603. usbphy1_pins_a: usbphy1@0 {
  604. reg = <0>;
  605. fsl,pinmux-ids = <
  606. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  607. >;
  608. fsl,drive-strength = <2>;
  609. fsl,voltage = <1>;
  610. fsl,pull-up = <0>;
  611. };
  612. };
  613. digctl@8001c000 {
  614. compatible = "fsl,imx28-digctl";
  615. reg = <0x8001c000 0x2000>;
  616. interrupts = <89>;
  617. status = "disabled";
  618. };
  619. etm@80022000 {
  620. reg = <0x80022000 0x2000>;
  621. status = "disabled";
  622. };
  623. dma_apbx: dma-apbx@80024000 {
  624. compatible = "fsl,imx28-dma-apbx";
  625. reg = <0x80024000 0x2000>;
  626. interrupts = <78 79 66 0
  627. 80 81 68 69
  628. 70 71 72 73
  629. 74 75 76 77>;
  630. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  631. "saif0", "saif1", "i2c0", "i2c1",
  632. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  633. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  634. #dma-cells = <1>;
  635. dma-channels = <16>;
  636. clocks = <&clks 26>;
  637. };
  638. dcp@80028000 {
  639. reg = <0x80028000 0x2000>;
  640. interrupts = <52 53 54>;
  641. status = "disabled";
  642. };
  643. pxp@8002a000 {
  644. reg = <0x8002a000 0x2000>;
  645. interrupts = <39>;
  646. status = "disabled";
  647. };
  648. ocotp@8002c000 {
  649. compatible = "fsl,ocotp";
  650. reg = <0x8002c000 0x2000>;
  651. status = "disabled";
  652. };
  653. axi-ahb@8002e000 {
  654. reg = <0x8002e000 0x2000>;
  655. status = "disabled";
  656. };
  657. lcdif@80030000 {
  658. compatible = "fsl,imx28-lcdif";
  659. reg = <0x80030000 0x2000>;
  660. interrupts = <38 86>;
  661. clocks = <&clks 55>;
  662. dmas = <&dma_apbh 13>;
  663. dma-names = "rx";
  664. status = "disabled";
  665. };
  666. can0: can@80032000 {
  667. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  668. reg = <0x80032000 0x2000>;
  669. interrupts = <8>;
  670. clocks = <&clks 58>, <&clks 58>;
  671. clock-names = "ipg", "per";
  672. status = "disabled";
  673. };
  674. can1: can@80034000 {
  675. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  676. reg = <0x80034000 0x2000>;
  677. interrupts = <9>;
  678. clocks = <&clks 59>, <&clks 59>;
  679. clock-names = "ipg", "per";
  680. status = "disabled";
  681. };
  682. simdbg@8003c000 {
  683. reg = <0x8003c000 0x200>;
  684. status = "disabled";
  685. };
  686. simgpmisel@8003c200 {
  687. reg = <0x8003c200 0x100>;
  688. status = "disabled";
  689. };
  690. simsspsel@8003c300 {
  691. reg = <0x8003c300 0x100>;
  692. status = "disabled";
  693. };
  694. simmemsel@8003c400 {
  695. reg = <0x8003c400 0x100>;
  696. status = "disabled";
  697. };
  698. gpiomon@8003c500 {
  699. reg = <0x8003c500 0x100>;
  700. status = "disabled";
  701. };
  702. simenet@8003c700 {
  703. reg = <0x8003c700 0x100>;
  704. status = "disabled";
  705. };
  706. armjtag@8003c800 {
  707. reg = <0x8003c800 0x100>;
  708. status = "disabled";
  709. };
  710. };
  711. apbx@80040000 {
  712. compatible = "simple-bus";
  713. #address-cells = <1>;
  714. #size-cells = <1>;
  715. reg = <0x80040000 0x40000>;
  716. ranges;
  717. clks: clkctrl@80040000 {
  718. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  719. reg = <0x80040000 0x2000>;
  720. #clock-cells = <1>;
  721. };
  722. saif0: saif@80042000 {
  723. compatible = "fsl,imx28-saif";
  724. reg = <0x80042000 0x2000>;
  725. interrupts = <59 80>;
  726. clocks = <&clks 53>;
  727. dmas = <&dma_apbx 4>;
  728. dma-names = "rx-tx";
  729. fsl,saif-dma-channel = <4>;
  730. status = "disabled";
  731. };
  732. power@80044000 {
  733. reg = <0x80044000 0x2000>;
  734. status = "disabled";
  735. };
  736. saif1: saif@80046000 {
  737. compatible = "fsl,imx28-saif";
  738. reg = <0x80046000 0x2000>;
  739. interrupts = <58 81>;
  740. clocks = <&clks 54>;
  741. dmas = <&dma_apbx 5>;
  742. dma-names = "rx-tx";
  743. fsl,saif-dma-channel = <5>;
  744. status = "disabled";
  745. };
  746. lradc@80050000 {
  747. compatible = "fsl,imx28-lradc";
  748. reg = <0x80050000 0x2000>;
  749. interrupts = <10 14 15 16 17 18 19
  750. 20 21 22 23 24 25>;
  751. status = "disabled";
  752. };
  753. spdif@80054000 {
  754. reg = <0x80054000 0x2000>;
  755. interrupts = <45 66>;
  756. dmas = <&dma_apbx 2>;
  757. dma-names = "tx";
  758. status = "disabled";
  759. };
  760. rtc@80056000 {
  761. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  762. reg = <0x80056000 0x2000>;
  763. interrupts = <29>;
  764. };
  765. i2c0: i2c@80058000 {
  766. #address-cells = <1>;
  767. #size-cells = <0>;
  768. compatible = "fsl,imx28-i2c";
  769. reg = <0x80058000 0x2000>;
  770. interrupts = <111 68>;
  771. clock-frequency = <100000>;
  772. dmas = <&dma_apbx 6>;
  773. dma-names = "rx-tx";
  774. fsl,i2c-dma-channel = <6>;
  775. status = "disabled";
  776. };
  777. i2c1: i2c@8005a000 {
  778. #address-cells = <1>;
  779. #size-cells = <0>;
  780. compatible = "fsl,imx28-i2c";
  781. reg = <0x8005a000 0x2000>;
  782. interrupts = <110 69>;
  783. clock-frequency = <100000>;
  784. dmas = <&dma_apbx 7>;
  785. dma-names = "rx-tx";
  786. fsl,i2c-dma-channel = <7>;
  787. status = "disabled";
  788. };
  789. pwm: pwm@80064000 {
  790. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  791. reg = <0x80064000 0x2000>;
  792. clocks = <&clks 44>;
  793. #pwm-cells = <2>;
  794. fsl,pwm-number = <8>;
  795. status = "disabled";
  796. };
  797. timrot@80068000 {
  798. compatible = "fsl,imx28-timrot", "fsl,timrot";
  799. reg = <0x80068000 0x2000>;
  800. interrupts = <48 49 50 51>;
  801. clocks = <&clks 26>;
  802. };
  803. auart0: serial@8006a000 {
  804. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  805. reg = <0x8006a000 0x2000>;
  806. interrupts = <112 70 71>;
  807. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  808. dma-names = "rx", "tx";
  809. fsl,auart-dma-channel = <8 9>;
  810. clocks = <&clks 45>;
  811. status = "disabled";
  812. };
  813. auart1: serial@8006c000 {
  814. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  815. reg = <0x8006c000 0x2000>;
  816. interrupts = <113 72 73>;
  817. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  818. dma-names = "rx", "tx";
  819. clocks = <&clks 45>;
  820. status = "disabled";
  821. };
  822. auart2: serial@8006e000 {
  823. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  824. reg = <0x8006e000 0x2000>;
  825. interrupts = <114 74 75>;
  826. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  827. dma-names = "rx", "tx";
  828. clocks = <&clks 45>;
  829. status = "disabled";
  830. };
  831. auart3: serial@80070000 {
  832. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  833. reg = <0x80070000 0x2000>;
  834. interrupts = <115 76 77>;
  835. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  836. dma-names = "rx", "tx";
  837. clocks = <&clks 45>;
  838. status = "disabled";
  839. };
  840. auart4: serial@80072000 {
  841. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  842. reg = <0x80072000 0x2000>;
  843. interrupts = <116 78 79>;
  844. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  845. dma-names = "rx", "tx";
  846. clocks = <&clks 45>;
  847. status = "disabled";
  848. };
  849. duart: serial@80074000 {
  850. compatible = "arm,pl011", "arm,primecell";
  851. reg = <0x80074000 0x1000>;
  852. interrupts = <47>;
  853. clocks = <&clks 45>, <&clks 26>;
  854. clock-names = "uart", "apb_pclk";
  855. status = "disabled";
  856. };
  857. usbphy0: usbphy@8007c000 {
  858. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  859. reg = <0x8007c000 0x2000>;
  860. clocks = <&clks 62>;
  861. status = "disabled";
  862. };
  863. usbphy1: usbphy@8007e000 {
  864. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  865. reg = <0x8007e000 0x2000>;
  866. clocks = <&clks 63>;
  867. status = "disabled";
  868. };
  869. };
  870. };
  871. ahb@80080000 {
  872. compatible = "simple-bus";
  873. #address-cells = <1>;
  874. #size-cells = <1>;
  875. reg = <0x80080000 0x80000>;
  876. ranges;
  877. usb0: usb@80080000 {
  878. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  879. reg = <0x80080000 0x10000>;
  880. interrupts = <93>;
  881. clocks = <&clks 60>;
  882. fsl,usbphy = <&usbphy0>;
  883. status = "disabled";
  884. };
  885. usb1: usb@80090000 {
  886. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  887. reg = <0x80090000 0x10000>;
  888. interrupts = <92>;
  889. clocks = <&clks 61>;
  890. fsl,usbphy = <&usbphy1>;
  891. status = "disabled";
  892. };
  893. dflpt@800c0000 {
  894. reg = <0x800c0000 0x10000>;
  895. status = "disabled";
  896. };
  897. mac0: ethernet@800f0000 {
  898. compatible = "fsl,imx28-fec";
  899. reg = <0x800f0000 0x4000>;
  900. interrupts = <101>;
  901. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  902. clock-names = "ipg", "ahb", "enet_out";
  903. status = "disabled";
  904. };
  905. mac1: ethernet@800f4000 {
  906. compatible = "fsl,imx28-fec";
  907. reg = <0x800f4000 0x4000>;
  908. interrupts = <102>;
  909. clocks = <&clks 57>, <&clks 57>;
  910. clock-names = "ipg", "ahb";
  911. status = "disabled";
  912. };
  913. switch@800f8000 {
  914. reg = <0x800f8000 0x8000>;
  915. status = "disabled";
  916. };
  917. };
  918. };