time.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * vineetg: Jan 1011
  9. * -sched_clock( ) no longer jiffies based. Uses the same clocksource
  10. * as gtod
  11. *
  12. * Rajeshwarr/Vineetg: Mar 2008
  13. * -Implemented CONFIG_GENERIC_TIME (rather deleted arch specific code)
  14. * for arch independent gettimeofday()
  15. * -Implemented CONFIG_GENERIC_CLOCKEVENTS as base for hrtimers
  16. *
  17. * Vineetg: Mar 2008: Forked off from time.c which now is time-jiff.c
  18. */
  19. /* ARC700 has two 32bit independent prog Timers: TIMER0 and TIMER1
  20. * Each can programmed to go from @count to @limit and optionally
  21. * interrupt when that happens.
  22. * A write to Control Register clears the Interrupt
  23. *
  24. * We've designated TIMER0 for events (clockevents)
  25. * while TIMER1 for free running (clocksource)
  26. *
  27. * Newer ARC700 cores have 64bit clk fetching RTSC insn, preferred over TIMER1
  28. */
  29. #include <linux/spinlock.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/module.h>
  32. #include <linux/sched.h>
  33. #include <linux/kernel.h>
  34. #include <linux/time.h>
  35. #include <linux/init.h>
  36. #include <linux/timex.h>
  37. #include <linux/profile.h>
  38. #include <linux/clocksource.h>
  39. #include <linux/clockchips.h>
  40. #include <asm/irq.h>
  41. #include <asm/arcregs.h>
  42. #include <asm/clk.h>
  43. #include <asm/mach_desc.h>
  44. #define ARC_TIMER_MAX 0xFFFFFFFF
  45. /********** Clock Source Device *********/
  46. #ifdef CONFIG_ARC_HAS_RTSC
  47. int __cpuinit arc_counter_setup(void)
  48. {
  49. /* RTSC insn taps into cpu clk, needs no setup */
  50. /* For SMP, only allowed if cross-core-sync, hence usable as cs */
  51. return 1;
  52. }
  53. static cycle_t arc_counter_read(struct clocksource *cs)
  54. {
  55. unsigned long flags;
  56. union {
  57. #ifdef CONFIG_CPU_BIG_ENDIAN
  58. struct { u32 high, low; };
  59. #else
  60. struct { u32 low, high; };
  61. #endif
  62. cycle_t full;
  63. } stamp;
  64. flags = arch_local_irq_save();
  65. __asm__ __volatile(
  66. " .extCoreRegister tsch, 58, r, cannot_shortcut \n"
  67. " rtsc %0, 0 \n"
  68. " mov %1, 0 \n"
  69. : "=r" (stamp.low), "=r" (stamp.high));
  70. arch_local_irq_restore(flags);
  71. return stamp.full;
  72. }
  73. static struct clocksource arc_counter = {
  74. .name = "ARC RTSC",
  75. .rating = 300,
  76. .read = arc_counter_read,
  77. .mask = CLOCKSOURCE_MASK(32),
  78. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  79. };
  80. #else /* !CONFIG_ARC_HAS_RTSC */
  81. static bool is_usable_as_clocksource(void)
  82. {
  83. #ifdef CONFIG_SMP
  84. return 0;
  85. #else
  86. return 1;
  87. #endif
  88. }
  89. /*
  90. * set 32bit TIMER1 to keep counting monotonically and wraparound
  91. */
  92. int __cpuinit arc_counter_setup(void)
  93. {
  94. write_aux_reg(ARC_REG_TIMER1_LIMIT, ARC_TIMER_MAX);
  95. write_aux_reg(ARC_REG_TIMER1_CNT, 0);
  96. write_aux_reg(ARC_REG_TIMER1_CTRL, TIMER_CTRL_NH);
  97. return is_usable_as_clocksource();
  98. }
  99. static cycle_t arc_counter_read(struct clocksource *cs)
  100. {
  101. return (cycle_t) read_aux_reg(ARC_REG_TIMER1_CNT);
  102. }
  103. static struct clocksource arc_counter = {
  104. .name = "ARC Timer1",
  105. .rating = 300,
  106. .read = arc_counter_read,
  107. .mask = CLOCKSOURCE_MASK(32),
  108. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  109. };
  110. #endif
  111. /********** Clock Event Device *********/
  112. /*
  113. * Arm the timer to interrupt after @limit cycles
  114. * The distinction for oneshot/periodic is done in arc_event_timer_ack() below
  115. */
  116. static void arc_timer_event_setup(unsigned int limit)
  117. {
  118. write_aux_reg(ARC_REG_TIMER0_LIMIT, limit);
  119. write_aux_reg(ARC_REG_TIMER0_CNT, 0); /* start from 0 */
  120. write_aux_reg(ARC_REG_TIMER0_CTRL, TIMER_CTRL_IE | TIMER_CTRL_NH);
  121. }
  122. /*
  123. * Acknowledge the interrupt (oneshot) and optionally re-arm it (periodic)
  124. * -Any write to CTRL Reg will ack the intr (NH bit: Count when not halted)
  125. * -Rearming is done by setting the IE bit
  126. *
  127. * Small optimisation: Normal code would have been
  128. * if (irq_reenable)
  129. * CTRL_REG = (IE | NH);
  130. * else
  131. * CTRL_REG = NH;
  132. * However since IE is BIT0 we can fold the branch
  133. */
  134. static void arc_timer_event_ack(unsigned int irq_reenable)
  135. {
  136. write_aux_reg(ARC_REG_TIMER0_CTRL, irq_reenable | TIMER_CTRL_NH);
  137. }
  138. static int arc_clkevent_set_next_event(unsigned long delta,
  139. struct clock_event_device *dev)
  140. {
  141. arc_timer_event_setup(delta);
  142. return 0;
  143. }
  144. static void arc_clkevent_set_mode(enum clock_event_mode mode,
  145. struct clock_event_device *dev)
  146. {
  147. switch (mode) {
  148. case CLOCK_EVT_MODE_PERIODIC:
  149. arc_timer_event_setup(arc_get_core_freq() / HZ);
  150. break;
  151. case CLOCK_EVT_MODE_ONESHOT:
  152. break;
  153. default:
  154. break;
  155. }
  156. return;
  157. }
  158. static DEFINE_PER_CPU(struct clock_event_device, arc_clockevent_device) = {
  159. .name = "ARC Timer0",
  160. .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
  161. .mode = CLOCK_EVT_MODE_UNUSED,
  162. .rating = 300,
  163. .irq = TIMER0_IRQ, /* hardwired, no need for resources */
  164. .set_next_event = arc_clkevent_set_next_event,
  165. .set_mode = arc_clkevent_set_mode,
  166. };
  167. static irqreturn_t timer_irq_handler(int irq, void *dev_id)
  168. {
  169. struct clock_event_device *clk = &__get_cpu_var(arc_clockevent_device);
  170. arc_timer_event_ack(clk->mode == CLOCK_EVT_MODE_PERIODIC);
  171. clk->event_handler(clk);
  172. return IRQ_HANDLED;
  173. }
  174. static struct irqaction arc_timer_irq = {
  175. .name = "Timer0 (clock-evt-dev)",
  176. .flags = IRQF_TIMER | IRQF_PERCPU,
  177. .handler = timer_irq_handler,
  178. };
  179. /*
  180. * Setup the local event timer for @cpu
  181. * N.B. weak so that some exotic ARC SoCs can completely override it
  182. */
  183. void __attribute__((weak)) __cpuinit arc_local_timer_setup(unsigned int cpu)
  184. {
  185. struct clock_event_device *clk = &per_cpu(arc_clockevent_device, cpu);
  186. clockevents_calc_mult_shift(clk, arc_get_core_freq(), 5);
  187. clk->max_delta_ns = clockevent_delta2ns(ARC_TIMER_MAX, clk);
  188. clk->cpumask = cpumask_of(cpu);
  189. clockevents_register_device(clk);
  190. /*
  191. * setup the per-cpu timer IRQ handler - for all cpus
  192. * For non boot CPU explicitly unmask at intc
  193. * setup_irq() -> .. -> irq_startup() already does this on boot-cpu
  194. */
  195. if (!cpu)
  196. setup_irq(TIMER0_IRQ, &arc_timer_irq);
  197. else
  198. arch_unmask_irq(TIMER0_IRQ);
  199. }
  200. /*
  201. * Called from start_kernel() - boot CPU only
  202. *
  203. * -Sets up h/w timers as applicable on boot cpu
  204. * -Also sets up any global state needed for timer subsystem:
  205. * - for "counting" timer, registers a clocksource, usable across CPUs
  206. * (provided that underlying counter h/w is synchronized across cores)
  207. * - for "event" timer, sets up TIMER0 IRQ (as that is platform agnostic)
  208. */
  209. void __init time_init(void)
  210. {
  211. /*
  212. * sets up the timekeeping free-flowing counter which also returns
  213. * whether the counter is usable as clocksource
  214. */
  215. if (arc_counter_setup())
  216. /*
  217. * CLK upto 4.29 GHz can be safely represented in 32 bits
  218. * because Max 32 bit number is 4,294,967,295
  219. */
  220. clocksource_register_hz(&arc_counter, arc_get_core_freq());
  221. /* sets up the periodic event timer */
  222. arc_local_timer_setup(smp_processor_id());
  223. if (machine_desc->init_time)
  224. machine_desc->init_time();
  225. }