clock.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /* linux/arch/arm/plat-s5p/clock.c
  2. *
  3. * Copyright 2009 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5P - Common clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <asm/div64.h>
  22. #include <plat/clock.h>
  23. #include <plat/clock-clksrc.h>
  24. #include <plat/s5p-clock.h>
  25. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  26. * clk_ext_xtal_mux.
  27. */
  28. struct clk clk_ext_xtal_mux = {
  29. .name = "ext_xtal",
  30. .id = -1,
  31. };
  32. /* 48MHz USB Phy clock output */
  33. struct clk clk_48m = {
  34. .name = "clk_48m",
  35. .id = -1,
  36. .rate = 48000000,
  37. };
  38. /* APLL clock output
  39. * No need .ctrlbit, this is always on
  40. */
  41. struct clk clk_fout_apll = {
  42. .name = "fout_apll",
  43. .id = -1,
  44. };
  45. /* MPLL clock output
  46. * No need .ctrlbit, this is always on
  47. */
  48. struct clk clk_fout_mpll = {
  49. .name = "fout_mpll",
  50. .id = -1,
  51. };
  52. /* EPLL clock output */
  53. struct clk clk_fout_epll = {
  54. .name = "fout_epll",
  55. .id = -1,
  56. .ctrlbit = (1 << 31),
  57. };
  58. /* ARM clock */
  59. struct clk clk_arm = {
  60. .name = "armclk",
  61. .id = -1,
  62. .rate = 0,
  63. .ctrlbit = 0,
  64. };
  65. /* Possible clock sources for APLL Mux */
  66. static struct clk *clk_src_apll_list[] = {
  67. [0] = &clk_fin_apll,
  68. [1] = &clk_fout_apll,
  69. };
  70. struct clksrc_sources clk_src_apll = {
  71. .sources = clk_src_apll_list,
  72. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  73. };
  74. /* Possible clock sources for MPLL Mux */
  75. static struct clk *clk_src_mpll_list[] = {
  76. [0] = &clk_fin_mpll,
  77. [1] = &clk_fout_mpll,
  78. };
  79. struct clksrc_sources clk_src_mpll = {
  80. .sources = clk_src_mpll_list,
  81. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  82. };
  83. /* Possible clock sources for EPLL Mux */
  84. static struct clk *clk_src_epll_list[] = {
  85. [0] = &clk_fin_epll,
  86. [1] = &clk_fout_epll,
  87. };
  88. struct clksrc_sources clk_src_epll = {
  89. .sources = clk_src_epll_list,
  90. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  91. };
  92. int s5p_gatectrl(void __iomem *reg, struct clk *clk, int enable)
  93. {
  94. unsigned int ctrlbit = clk->ctrlbit;
  95. u32 con;
  96. con = __raw_readl(reg);
  97. con = enable ? (con | ctrlbit) : (con & ~ctrlbit);
  98. __raw_writel(con, reg);
  99. return 0;
  100. }
  101. static struct clk *s5p_clks[] __initdata = {
  102. &clk_ext_xtal_mux,
  103. &clk_48m,
  104. &clk_fout_apll,
  105. &clk_fout_mpll,
  106. &clk_fout_epll,
  107. &clk_arm,
  108. };
  109. void __init s5p_register_clocks(unsigned long xtal_freq)
  110. {
  111. int ret;
  112. clk_ext_xtal_mux.rate = xtal_freq;
  113. ret = s3c24xx_register_clocks(s5p_clks, ARRAY_SIZE(s5p_clks));
  114. if (ret > 0)
  115. printk(KERN_ERR "Failed to register s5p clocks\n");
  116. }