pch_gbe_main.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.00"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. #define PCH_GBE_ETH_ALEN 6
  71. /* This defines the bits that are set in the Interrupt Mask
  72. * Set/Read Register. Each bit is documented below:
  73. * o RXT0 = Receiver Timer Interrupt (ring 0)
  74. * o TXDW = Transmit Descriptor Written Back
  75. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  76. * o RXSEQ = Receive Sequence Error
  77. * o LSC = Link Status Change
  78. */
  79. #define PCH_GBE_INT_ENABLE_MASK ( \
  80. PCH_GBE_INT_RX_DMA_CMPLT | \
  81. PCH_GBE_INT_RX_DSC_EMP | \
  82. PCH_GBE_INT_RX_FIFO_ERR | \
  83. PCH_GBE_INT_WOL_DET | \
  84. PCH_GBE_INT_TX_CMPLT \
  85. )
  86. #define PCH_GBE_INT_DISABLE_ALL 0
  87. #ifdef CONFIG_PCH_PTP
  88. /* Macros for ieee1588 */
  89. #define TICKS_NS_SHIFT 5
  90. /* 0x40 Time Synchronization Channel Control Register Bits */
  91. #define MASTER_MODE (1<<0)
  92. #define SLAVE_MODE (0<<0)
  93. #define V2_MODE (1<<31)
  94. #define CAP_MODE0 (0<<16)
  95. #define CAP_MODE2 (1<<17)
  96. /* 0x44 Time Synchronization Channel Event Register Bits */
  97. #define TX_SNAPSHOT_LOCKED (1<<0)
  98. #define RX_SNAPSHOT_LOCKED (1<<1)
  99. #endif
  100. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  101. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  102. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  103. int data);
  104. #ifdef CONFIG_PCH_PTP
  105. static struct sock_filter ptp_filter[] = {
  106. PTP_FILTER
  107. };
  108. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  109. {
  110. u8 *data = skb->data;
  111. unsigned int offset;
  112. u16 *hi, *id;
  113. u32 lo;
  114. if ((sk_run_filter(skb, ptp_filter) != PTP_CLASS_V2_IPV4) &&
  115. (sk_run_filter(skb, ptp_filter) != PTP_CLASS_V1_IPV4)) {
  116. return 0;
  117. }
  118. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  119. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  120. return 0;
  121. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  122. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  123. memcpy(&lo, &hi[1], sizeof(lo));
  124. return (uid_hi == *hi &&
  125. uid_lo == lo &&
  126. seqid == *id);
  127. }
  128. static void pch_rx_timestamp(
  129. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  130. {
  131. struct skb_shared_hwtstamps *shhwtstamps;
  132. struct pci_dev *pdev;
  133. u64 ns;
  134. u32 hi, lo, val;
  135. u16 uid, seq;
  136. if (!adapter->hwts_rx_en)
  137. return;
  138. /* Get ieee1588's dev information */
  139. pdev = adapter->ptp_pdev;
  140. val = pch_ch_event_read(pdev);
  141. if (!(val & RX_SNAPSHOT_LOCKED))
  142. return;
  143. lo = pch_src_uuid_lo_read(pdev);
  144. hi = pch_src_uuid_hi_read(pdev);
  145. uid = hi & 0xffff;
  146. seq = (hi >> 16) & 0xffff;
  147. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  148. goto out;
  149. ns = pch_rx_snap_read(pdev);
  150. ns <<= TICKS_NS_SHIFT;
  151. shhwtstamps = skb_hwtstamps(skb);
  152. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  153. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  154. out:
  155. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  156. }
  157. static void pch_tx_timestamp(
  158. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  159. {
  160. struct skb_shared_hwtstamps shhwtstamps;
  161. struct pci_dev *pdev;
  162. struct skb_shared_info *shtx;
  163. u64 ns;
  164. u32 cnt, val;
  165. shtx = skb_shinfo(skb);
  166. if (unlikely(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en))
  167. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  168. else
  169. return;
  170. /* Get ieee1588's dev information */
  171. pdev = adapter->ptp_pdev;
  172. /*
  173. * This really stinks, but we have to poll for the Tx time stamp.
  174. * Usually, the time stamp is ready after 4 to 6 microseconds.
  175. */
  176. for (cnt = 0; cnt < 100; cnt++) {
  177. val = pch_ch_event_read(pdev);
  178. if (val & TX_SNAPSHOT_LOCKED)
  179. break;
  180. udelay(1);
  181. }
  182. if (!(val & TX_SNAPSHOT_LOCKED)) {
  183. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  184. return;
  185. }
  186. ns = pch_tx_snap_read(pdev);
  187. ns <<= TICKS_NS_SHIFT;
  188. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  189. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  190. skb_tstamp_tx(skb, &shhwtstamps);
  191. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  192. }
  193. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  194. {
  195. struct hwtstamp_config cfg;
  196. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  197. struct pci_dev *pdev;
  198. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  199. return -EFAULT;
  200. if (cfg.flags) /* reserved for future extensions */
  201. return -EINVAL;
  202. /* Get ieee1588's dev information */
  203. pdev = adapter->ptp_pdev;
  204. switch (cfg.tx_type) {
  205. case HWTSTAMP_TX_OFF:
  206. adapter->hwts_tx_en = 0;
  207. break;
  208. case HWTSTAMP_TX_ON:
  209. adapter->hwts_tx_en = 1;
  210. break;
  211. default:
  212. return -ERANGE;
  213. }
  214. switch (cfg.rx_filter) {
  215. case HWTSTAMP_FILTER_NONE:
  216. adapter->hwts_rx_en = 0;
  217. break;
  218. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  219. adapter->hwts_rx_en = 0;
  220. pch_ch_control_write(pdev, (SLAVE_MODE | CAP_MODE0));
  221. break;
  222. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  223. adapter->hwts_rx_en = 1;
  224. pch_ch_control_write(pdev, (MASTER_MODE | CAP_MODE0));
  225. break;
  226. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  227. adapter->hwts_rx_en = 1;
  228. pch_ch_control_write(pdev, (V2_MODE | CAP_MODE2));
  229. break;
  230. default:
  231. return -ERANGE;
  232. }
  233. /* Clear out any old time stamps. */
  234. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  235. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  236. }
  237. #endif
  238. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  239. {
  240. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  241. }
  242. /**
  243. * pch_gbe_mac_read_mac_addr - Read MAC address
  244. * @hw: Pointer to the HW structure
  245. * Returns
  246. * 0: Successful.
  247. */
  248. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  249. {
  250. u32 adr1a, adr1b;
  251. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  252. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  253. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  254. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  255. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  256. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  257. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  258. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  259. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  260. return 0;
  261. }
  262. /**
  263. * pch_gbe_wait_clr_bit - Wait to clear a bit
  264. * @reg: Pointer of register
  265. * @busy: Busy bit
  266. */
  267. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  268. {
  269. u32 tmp;
  270. /* wait busy */
  271. tmp = 1000;
  272. while ((ioread32(reg) & bit) && --tmp)
  273. cpu_relax();
  274. if (!tmp)
  275. pr_err("Error: busy bit is not cleared\n");
  276. }
  277. /**
  278. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  279. * @reg: Pointer of register
  280. * @busy: Busy bit
  281. */
  282. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  283. {
  284. u32 tmp;
  285. int ret = -1;
  286. /* wait busy */
  287. tmp = 20;
  288. while ((ioread32(reg) & bit) && --tmp)
  289. udelay(5);
  290. if (!tmp)
  291. pr_err("Error: busy bit is not cleared\n");
  292. else
  293. ret = 0;
  294. return ret;
  295. }
  296. /**
  297. * pch_gbe_mac_mar_set - Set MAC address register
  298. * @hw: Pointer to the HW structure
  299. * @addr: Pointer to the MAC address
  300. * @index: MAC address array register
  301. */
  302. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  303. {
  304. u32 mar_low, mar_high, adrmask;
  305. pr_debug("index : 0x%x\n", index);
  306. /*
  307. * HW expects these in little endian so we reverse the byte order
  308. * from network order (big endian) to little endian
  309. */
  310. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  311. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  312. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  313. /* Stop the MAC Address of index. */
  314. adrmask = ioread32(&hw->reg->ADDR_MASK);
  315. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  316. /* wait busy */
  317. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  318. /* Set the MAC address to the MAC address 1A/1B register */
  319. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  320. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  321. /* Start the MAC address of index */
  322. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  323. /* wait busy */
  324. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  325. }
  326. /**
  327. * pch_gbe_mac_reset_hw - Reset hardware
  328. * @hw: Pointer to the HW structure
  329. */
  330. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  331. {
  332. /* Read the MAC address. and store to the private data */
  333. pch_gbe_mac_read_mac_addr(hw);
  334. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  335. #ifdef PCH_GBE_MAC_IFOP_RGMII
  336. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  337. #endif
  338. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  339. /* Setup the receive address */
  340. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  341. return;
  342. }
  343. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  344. {
  345. /* Read the MAC address. and store to the private data */
  346. pch_gbe_mac_read_mac_addr(hw);
  347. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  348. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  349. /* Setup the MAC address */
  350. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  351. return;
  352. }
  353. /**
  354. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  355. * @hw: Pointer to the HW structure
  356. * @mar_count: Receive address registers
  357. */
  358. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  359. {
  360. u32 i;
  361. /* Setup the receive address */
  362. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  363. /* Zero out the other receive addresses */
  364. for (i = 1; i < mar_count; i++) {
  365. iowrite32(0, &hw->reg->mac_adr[i].high);
  366. iowrite32(0, &hw->reg->mac_adr[i].low);
  367. }
  368. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  369. /* wait busy */
  370. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  371. }
  372. /**
  373. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  374. * @hw: Pointer to the HW structure
  375. * @mc_addr_list: Array of multicast addresses to program
  376. * @mc_addr_count: Number of multicast addresses to program
  377. * @mar_used_count: The first MAC Address register free to program
  378. * @mar_total_num: Total number of supported MAC Address Registers
  379. */
  380. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  381. u8 *mc_addr_list, u32 mc_addr_count,
  382. u32 mar_used_count, u32 mar_total_num)
  383. {
  384. u32 i, adrmask;
  385. /* Load the first set of multicast addresses into the exact
  386. * filters (RAR). If there are not enough to fill the RAR
  387. * array, clear the filters.
  388. */
  389. for (i = mar_used_count; i < mar_total_num; i++) {
  390. if (mc_addr_count) {
  391. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  392. mc_addr_count--;
  393. mc_addr_list += PCH_GBE_ETH_ALEN;
  394. } else {
  395. /* Clear MAC address mask */
  396. adrmask = ioread32(&hw->reg->ADDR_MASK);
  397. iowrite32((adrmask | (0x0001 << i)),
  398. &hw->reg->ADDR_MASK);
  399. /* wait busy */
  400. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  401. /* Clear MAC address */
  402. iowrite32(0, &hw->reg->mac_adr[i].high);
  403. iowrite32(0, &hw->reg->mac_adr[i].low);
  404. }
  405. }
  406. }
  407. /**
  408. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  409. * @hw: Pointer to the HW structure
  410. * Returns
  411. * 0: Successful.
  412. * Negative value: Failed.
  413. */
  414. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  415. {
  416. struct pch_gbe_mac_info *mac = &hw->mac;
  417. u32 rx_fctrl;
  418. pr_debug("mac->fc = %u\n", mac->fc);
  419. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  420. switch (mac->fc) {
  421. case PCH_GBE_FC_NONE:
  422. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  423. mac->tx_fc_enable = false;
  424. break;
  425. case PCH_GBE_FC_RX_PAUSE:
  426. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  427. mac->tx_fc_enable = false;
  428. break;
  429. case PCH_GBE_FC_TX_PAUSE:
  430. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  431. mac->tx_fc_enable = true;
  432. break;
  433. case PCH_GBE_FC_FULL:
  434. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  435. mac->tx_fc_enable = true;
  436. break;
  437. default:
  438. pr_err("Flow control param set incorrectly\n");
  439. return -EINVAL;
  440. }
  441. if (mac->link_duplex == DUPLEX_HALF)
  442. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  443. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  444. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  445. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  446. return 0;
  447. }
  448. /**
  449. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  450. * @hw: Pointer to the HW structure
  451. * @wu_evt: Wake up event
  452. */
  453. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  454. {
  455. u32 addr_mask;
  456. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  457. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  458. if (wu_evt) {
  459. /* Set Wake-On-Lan address mask */
  460. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  461. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  462. /* wait busy */
  463. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  464. iowrite32(0, &hw->reg->WOL_ST);
  465. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  466. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  467. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  468. } else {
  469. iowrite32(0, &hw->reg->WOL_CTRL);
  470. iowrite32(0, &hw->reg->WOL_ST);
  471. }
  472. return;
  473. }
  474. /**
  475. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  476. * @hw: Pointer to the HW structure
  477. * @addr: Address of PHY
  478. * @dir: Operetion. (Write or Read)
  479. * @reg: Access register of PHY
  480. * @data: Write data.
  481. *
  482. * Returns: Read date.
  483. */
  484. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  485. u16 data)
  486. {
  487. u32 data_out = 0;
  488. unsigned int i;
  489. unsigned long flags;
  490. spin_lock_irqsave(&hw->miim_lock, flags);
  491. for (i = 100; i; --i) {
  492. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  493. break;
  494. udelay(20);
  495. }
  496. if (i == 0) {
  497. pr_err("pch-gbe.miim won't go Ready\n");
  498. spin_unlock_irqrestore(&hw->miim_lock, flags);
  499. return 0; /* No way to indicate timeout error */
  500. }
  501. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  502. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  503. dir | data), &hw->reg->MIIM);
  504. for (i = 0; i < 100; i++) {
  505. udelay(20);
  506. data_out = ioread32(&hw->reg->MIIM);
  507. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  508. break;
  509. }
  510. spin_unlock_irqrestore(&hw->miim_lock, flags);
  511. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  512. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  513. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  514. return (u16) data_out;
  515. }
  516. /**
  517. * pch_gbe_mac_set_pause_packet - Set pause packet
  518. * @hw: Pointer to the HW structure
  519. */
  520. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  521. {
  522. unsigned long tmp2, tmp3;
  523. /* Set Pause packet */
  524. tmp2 = hw->mac.addr[1];
  525. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  526. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  527. tmp3 = hw->mac.addr[5];
  528. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  529. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  530. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  531. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  532. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  533. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  534. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  535. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  536. /* Transmit Pause Packet */
  537. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  538. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  539. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  540. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  541. ioread32(&hw->reg->PAUSE_PKT5));
  542. return;
  543. }
  544. /**
  545. * pch_gbe_alloc_queues - Allocate memory for all rings
  546. * @adapter: Board private structure to initialize
  547. * Returns
  548. * 0: Successfully
  549. * Negative value: Failed
  550. */
  551. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  552. {
  553. int size;
  554. size = (int)sizeof(struct pch_gbe_tx_ring);
  555. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  556. if (!adapter->tx_ring)
  557. return -ENOMEM;
  558. size = (int)sizeof(struct pch_gbe_rx_ring);
  559. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  560. if (!adapter->rx_ring) {
  561. kfree(adapter->tx_ring);
  562. return -ENOMEM;
  563. }
  564. return 0;
  565. }
  566. /**
  567. * pch_gbe_init_stats - Initialize status
  568. * @adapter: Board private structure to initialize
  569. */
  570. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  571. {
  572. memset(&adapter->stats, 0, sizeof(adapter->stats));
  573. return;
  574. }
  575. /**
  576. * pch_gbe_init_phy - Initialize PHY
  577. * @adapter: Board private structure to initialize
  578. * Returns
  579. * 0: Successfully
  580. * Negative value: Failed
  581. */
  582. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  583. {
  584. struct net_device *netdev = adapter->netdev;
  585. u32 addr;
  586. u16 bmcr, stat;
  587. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  588. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  589. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  590. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  591. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  592. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  593. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  594. break;
  595. }
  596. adapter->hw.phy.addr = adapter->mii.phy_id;
  597. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  598. if (addr == 32)
  599. return -EAGAIN;
  600. /* Selected the phy and isolate the rest */
  601. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  602. if (addr != adapter->mii.phy_id) {
  603. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  604. BMCR_ISOLATE);
  605. } else {
  606. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  607. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  608. bmcr & ~BMCR_ISOLATE);
  609. }
  610. }
  611. /* MII setup */
  612. adapter->mii.phy_id_mask = 0x1F;
  613. adapter->mii.reg_num_mask = 0x1F;
  614. adapter->mii.dev = adapter->netdev;
  615. adapter->mii.mdio_read = pch_gbe_mdio_read;
  616. adapter->mii.mdio_write = pch_gbe_mdio_write;
  617. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  618. return 0;
  619. }
  620. /**
  621. * pch_gbe_mdio_read - The read function for mii
  622. * @netdev: Network interface device structure
  623. * @addr: Phy ID
  624. * @reg: Access location
  625. * Returns
  626. * 0: Successfully
  627. * Negative value: Failed
  628. */
  629. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  630. {
  631. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  632. struct pch_gbe_hw *hw = &adapter->hw;
  633. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  634. (u16) 0);
  635. }
  636. /**
  637. * pch_gbe_mdio_write - The write function for mii
  638. * @netdev: Network interface device structure
  639. * @addr: Phy ID (not used)
  640. * @reg: Access location
  641. * @data: Write data
  642. */
  643. static void pch_gbe_mdio_write(struct net_device *netdev,
  644. int addr, int reg, int data)
  645. {
  646. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  647. struct pch_gbe_hw *hw = &adapter->hw;
  648. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  649. }
  650. /**
  651. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  652. * @work: Pointer of board private structure
  653. */
  654. static void pch_gbe_reset_task(struct work_struct *work)
  655. {
  656. struct pch_gbe_adapter *adapter;
  657. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  658. rtnl_lock();
  659. pch_gbe_reinit_locked(adapter);
  660. rtnl_unlock();
  661. }
  662. /**
  663. * pch_gbe_reinit_locked- Re-initialization
  664. * @adapter: Board private structure
  665. */
  666. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  667. {
  668. pch_gbe_down(adapter);
  669. pch_gbe_up(adapter);
  670. }
  671. /**
  672. * pch_gbe_reset - Reset GbE
  673. * @adapter: Board private structure
  674. */
  675. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  676. {
  677. pch_gbe_mac_reset_hw(&adapter->hw);
  678. /* Setup the receive address. */
  679. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  680. if (pch_gbe_hal_init_hw(&adapter->hw))
  681. pr_err("Hardware Error\n");
  682. }
  683. /**
  684. * pch_gbe_free_irq - Free an interrupt
  685. * @adapter: Board private structure
  686. */
  687. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  688. {
  689. struct net_device *netdev = adapter->netdev;
  690. free_irq(adapter->pdev->irq, netdev);
  691. if (adapter->have_msi) {
  692. pci_disable_msi(adapter->pdev);
  693. pr_debug("call pci_disable_msi\n");
  694. }
  695. }
  696. /**
  697. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  698. * @adapter: Board private structure
  699. */
  700. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  701. {
  702. struct pch_gbe_hw *hw = &adapter->hw;
  703. atomic_inc(&adapter->irq_sem);
  704. iowrite32(0, &hw->reg->INT_EN);
  705. ioread32(&hw->reg->INT_ST);
  706. synchronize_irq(adapter->pdev->irq);
  707. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  708. }
  709. /**
  710. * pch_gbe_irq_enable - Enable default interrupt generation settings
  711. * @adapter: Board private structure
  712. */
  713. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  714. {
  715. struct pch_gbe_hw *hw = &adapter->hw;
  716. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  717. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  718. ioread32(&hw->reg->INT_ST);
  719. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  720. }
  721. /**
  722. * pch_gbe_setup_tctl - configure the Transmit control registers
  723. * @adapter: Board private structure
  724. */
  725. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  726. {
  727. struct pch_gbe_hw *hw = &adapter->hw;
  728. u32 tx_mode, tcpip;
  729. tx_mode = PCH_GBE_TM_LONG_PKT |
  730. PCH_GBE_TM_ST_AND_FD |
  731. PCH_GBE_TM_SHORT_PKT |
  732. PCH_GBE_TM_TH_TX_STRT_8 |
  733. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  734. iowrite32(tx_mode, &hw->reg->TX_MODE);
  735. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  736. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  737. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  738. return;
  739. }
  740. /**
  741. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  742. * @adapter: Board private structure
  743. */
  744. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  745. {
  746. struct pch_gbe_hw *hw = &adapter->hw;
  747. u32 tdba, tdlen, dctrl;
  748. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  749. (unsigned long long)adapter->tx_ring->dma,
  750. adapter->tx_ring->size);
  751. /* Setup the HW Tx Head and Tail descriptor pointers */
  752. tdba = adapter->tx_ring->dma;
  753. tdlen = adapter->tx_ring->size - 0x10;
  754. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  755. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  756. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  757. /* Enables Transmission DMA */
  758. dctrl = ioread32(&hw->reg->DMA_CTRL);
  759. dctrl |= PCH_GBE_TX_DMA_EN;
  760. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  761. }
  762. /**
  763. * pch_gbe_setup_rctl - Configure the receive control registers
  764. * @adapter: Board private structure
  765. */
  766. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  767. {
  768. struct pch_gbe_hw *hw = &adapter->hw;
  769. u32 rx_mode, tcpip;
  770. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  771. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  772. iowrite32(rx_mode, &hw->reg->RX_MODE);
  773. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  774. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  775. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  776. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  777. return;
  778. }
  779. /**
  780. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  781. * @adapter: Board private structure
  782. */
  783. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  784. {
  785. struct pch_gbe_hw *hw = &adapter->hw;
  786. u32 rdba, rdlen, rctl, rxdma;
  787. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  788. (unsigned long long)adapter->rx_ring->dma,
  789. adapter->rx_ring->size);
  790. pch_gbe_mac_force_mac_fc(hw);
  791. /* Disables Receive MAC */
  792. rctl = ioread32(&hw->reg->MAC_RX_EN);
  793. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  794. /* Disables Receive DMA */
  795. rxdma = ioread32(&hw->reg->DMA_CTRL);
  796. rxdma &= ~PCH_GBE_RX_DMA_EN;
  797. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  798. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  799. ioread32(&hw->reg->MAC_RX_EN),
  800. ioread32(&hw->reg->DMA_CTRL));
  801. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  802. * the Base and Length of the Rx Descriptor Ring */
  803. rdba = adapter->rx_ring->dma;
  804. rdlen = adapter->rx_ring->size - 0x10;
  805. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  806. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  807. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  808. }
  809. /**
  810. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  811. * @adapter: Board private structure
  812. * @buffer_info: Buffer information structure
  813. */
  814. static void pch_gbe_unmap_and_free_tx_resource(
  815. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  816. {
  817. if (buffer_info->mapped) {
  818. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  819. buffer_info->length, DMA_TO_DEVICE);
  820. buffer_info->mapped = false;
  821. }
  822. if (buffer_info->skb) {
  823. dev_kfree_skb_any(buffer_info->skb);
  824. buffer_info->skb = NULL;
  825. }
  826. }
  827. /**
  828. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  829. * @adapter: Board private structure
  830. * @buffer_info: Buffer information structure
  831. */
  832. static void pch_gbe_unmap_and_free_rx_resource(
  833. struct pch_gbe_adapter *adapter,
  834. struct pch_gbe_buffer *buffer_info)
  835. {
  836. if (buffer_info->mapped) {
  837. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  838. buffer_info->length, DMA_FROM_DEVICE);
  839. buffer_info->mapped = false;
  840. }
  841. if (buffer_info->skb) {
  842. dev_kfree_skb_any(buffer_info->skb);
  843. buffer_info->skb = NULL;
  844. }
  845. }
  846. /**
  847. * pch_gbe_clean_tx_ring - Free Tx Buffers
  848. * @adapter: Board private structure
  849. * @tx_ring: Ring to be cleaned
  850. */
  851. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  852. struct pch_gbe_tx_ring *tx_ring)
  853. {
  854. struct pch_gbe_hw *hw = &adapter->hw;
  855. struct pch_gbe_buffer *buffer_info;
  856. unsigned long size;
  857. unsigned int i;
  858. /* Free all the Tx ring sk_buffs */
  859. for (i = 0; i < tx_ring->count; i++) {
  860. buffer_info = &tx_ring->buffer_info[i];
  861. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  862. }
  863. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  864. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  865. memset(tx_ring->buffer_info, 0, size);
  866. /* Zero out the descriptor ring */
  867. memset(tx_ring->desc, 0, tx_ring->size);
  868. tx_ring->next_to_use = 0;
  869. tx_ring->next_to_clean = 0;
  870. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  871. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  872. }
  873. /**
  874. * pch_gbe_clean_rx_ring - Free Rx Buffers
  875. * @adapter: Board private structure
  876. * @rx_ring: Ring to free buffers from
  877. */
  878. static void
  879. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  880. struct pch_gbe_rx_ring *rx_ring)
  881. {
  882. struct pch_gbe_hw *hw = &adapter->hw;
  883. struct pch_gbe_buffer *buffer_info;
  884. unsigned long size;
  885. unsigned int i;
  886. /* Free all the Rx ring sk_buffs */
  887. for (i = 0; i < rx_ring->count; i++) {
  888. buffer_info = &rx_ring->buffer_info[i];
  889. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  890. }
  891. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  892. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  893. memset(rx_ring->buffer_info, 0, size);
  894. /* Zero out the descriptor ring */
  895. memset(rx_ring->desc, 0, rx_ring->size);
  896. rx_ring->next_to_clean = 0;
  897. rx_ring->next_to_use = 0;
  898. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  899. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  900. }
  901. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  902. u16 duplex)
  903. {
  904. struct pch_gbe_hw *hw = &adapter->hw;
  905. unsigned long rgmii = 0;
  906. /* Set the RGMII control. */
  907. #ifdef PCH_GBE_MAC_IFOP_RGMII
  908. switch (speed) {
  909. case SPEED_10:
  910. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  911. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  912. break;
  913. case SPEED_100:
  914. rgmii = (PCH_GBE_RGMII_RATE_25M |
  915. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  916. break;
  917. case SPEED_1000:
  918. rgmii = (PCH_GBE_RGMII_RATE_125M |
  919. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  920. break;
  921. }
  922. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  923. #else /* GMII */
  924. rgmii = 0;
  925. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  926. #endif
  927. }
  928. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  929. u16 duplex)
  930. {
  931. struct net_device *netdev = adapter->netdev;
  932. struct pch_gbe_hw *hw = &adapter->hw;
  933. unsigned long mode = 0;
  934. /* Set the communication mode */
  935. switch (speed) {
  936. case SPEED_10:
  937. mode = PCH_GBE_MODE_MII_ETHER;
  938. netdev->tx_queue_len = 10;
  939. break;
  940. case SPEED_100:
  941. mode = PCH_GBE_MODE_MII_ETHER;
  942. netdev->tx_queue_len = 100;
  943. break;
  944. case SPEED_1000:
  945. mode = PCH_GBE_MODE_GMII_ETHER;
  946. break;
  947. }
  948. if (duplex == DUPLEX_FULL)
  949. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  950. else
  951. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  952. iowrite32(mode, &hw->reg->MODE);
  953. }
  954. /**
  955. * pch_gbe_watchdog - Watchdog process
  956. * @data: Board private structure
  957. */
  958. static void pch_gbe_watchdog(unsigned long data)
  959. {
  960. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  961. struct net_device *netdev = adapter->netdev;
  962. struct pch_gbe_hw *hw = &adapter->hw;
  963. pr_debug("right now = %ld\n", jiffies);
  964. pch_gbe_update_stats(adapter);
  965. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  966. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  967. netdev->tx_queue_len = adapter->tx_queue_len;
  968. /* mii library handles link maintenance tasks */
  969. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  970. pr_err("ethtool get setting Error\n");
  971. mod_timer(&adapter->watchdog_timer,
  972. round_jiffies(jiffies +
  973. PCH_GBE_WATCHDOG_PERIOD));
  974. return;
  975. }
  976. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  977. hw->mac.link_duplex = cmd.duplex;
  978. /* Set the RGMII control. */
  979. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  980. hw->mac.link_duplex);
  981. /* Set the communication mode */
  982. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  983. hw->mac.link_duplex);
  984. netdev_dbg(netdev,
  985. "Link is Up %d Mbps %s-Duplex\n",
  986. hw->mac.link_speed,
  987. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  988. netif_carrier_on(netdev);
  989. netif_wake_queue(netdev);
  990. } else if ((!mii_link_ok(&adapter->mii)) &&
  991. (netif_carrier_ok(netdev))) {
  992. netdev_dbg(netdev, "NIC Link is Down\n");
  993. hw->mac.link_speed = SPEED_10;
  994. hw->mac.link_duplex = DUPLEX_HALF;
  995. netif_carrier_off(netdev);
  996. netif_stop_queue(netdev);
  997. }
  998. mod_timer(&adapter->watchdog_timer,
  999. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  1000. }
  1001. /**
  1002. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1003. * @adapter: Board private structure
  1004. * @tx_ring: Tx descriptor ring structure
  1005. * @skb: Sockt buffer structure
  1006. */
  1007. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1008. struct pch_gbe_tx_ring *tx_ring,
  1009. struct sk_buff *skb)
  1010. {
  1011. struct pch_gbe_hw *hw = &adapter->hw;
  1012. struct pch_gbe_tx_desc *tx_desc;
  1013. struct pch_gbe_buffer *buffer_info;
  1014. struct sk_buff *tmp_skb;
  1015. unsigned int frame_ctrl;
  1016. unsigned int ring_num;
  1017. unsigned long flags;
  1018. /*-- Set frame control --*/
  1019. frame_ctrl = 0;
  1020. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1021. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1022. if (skb->ip_summed == CHECKSUM_NONE)
  1023. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1024. /* Performs checksum processing */
  1025. /*
  1026. * It is because the hardware accelerator does not support a checksum,
  1027. * when the received data size is less than 64 bytes.
  1028. */
  1029. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1030. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1031. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1032. if (skb->protocol == htons(ETH_P_IP)) {
  1033. struct iphdr *iph = ip_hdr(skb);
  1034. unsigned int offset;
  1035. iph->check = 0;
  1036. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  1037. offset = skb_transport_offset(skb);
  1038. if (iph->protocol == IPPROTO_TCP) {
  1039. skb->csum = 0;
  1040. tcp_hdr(skb)->check = 0;
  1041. skb->csum = skb_checksum(skb, offset,
  1042. skb->len - offset, 0);
  1043. tcp_hdr(skb)->check =
  1044. csum_tcpudp_magic(iph->saddr,
  1045. iph->daddr,
  1046. skb->len - offset,
  1047. IPPROTO_TCP,
  1048. skb->csum);
  1049. } else if (iph->protocol == IPPROTO_UDP) {
  1050. skb->csum = 0;
  1051. udp_hdr(skb)->check = 0;
  1052. skb->csum =
  1053. skb_checksum(skb, offset,
  1054. skb->len - offset, 0);
  1055. udp_hdr(skb)->check =
  1056. csum_tcpudp_magic(iph->saddr,
  1057. iph->daddr,
  1058. skb->len - offset,
  1059. IPPROTO_UDP,
  1060. skb->csum);
  1061. }
  1062. }
  1063. }
  1064. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  1065. ring_num = tx_ring->next_to_use;
  1066. if (unlikely((ring_num + 1) == tx_ring->count))
  1067. tx_ring->next_to_use = 0;
  1068. else
  1069. tx_ring->next_to_use = ring_num + 1;
  1070. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1071. buffer_info = &tx_ring->buffer_info[ring_num];
  1072. tmp_skb = buffer_info->skb;
  1073. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1074. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1075. tmp_skb->data[ETH_HLEN] = 0x00;
  1076. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1077. tmp_skb->len = skb->len;
  1078. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1079. (skb->len - ETH_HLEN));
  1080. /*-- Set Buffer information --*/
  1081. buffer_info->length = tmp_skb->len;
  1082. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1083. buffer_info->length,
  1084. DMA_TO_DEVICE);
  1085. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1086. pr_err("TX DMA map failed\n");
  1087. buffer_info->dma = 0;
  1088. buffer_info->time_stamp = 0;
  1089. tx_ring->next_to_use = ring_num;
  1090. return;
  1091. }
  1092. buffer_info->mapped = true;
  1093. buffer_info->time_stamp = jiffies;
  1094. /*-- Set Tx descriptor --*/
  1095. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1096. tx_desc->buffer_addr = (buffer_info->dma);
  1097. tx_desc->length = (tmp_skb->len);
  1098. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1099. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1100. tx_desc->gbec_status = (DSC_INIT16);
  1101. if (unlikely(++ring_num == tx_ring->count))
  1102. ring_num = 0;
  1103. /* Update software pointer of TX descriptor */
  1104. iowrite32(tx_ring->dma +
  1105. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1106. &hw->reg->TX_DSC_SW_P);
  1107. #ifdef CONFIG_PCH_PTP
  1108. pch_tx_timestamp(adapter, skb);
  1109. #endif
  1110. dev_kfree_skb_any(skb);
  1111. }
  1112. /**
  1113. * pch_gbe_update_stats - Update the board statistics counters
  1114. * @adapter: Board private structure
  1115. */
  1116. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1117. {
  1118. struct net_device *netdev = adapter->netdev;
  1119. struct pci_dev *pdev = adapter->pdev;
  1120. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1121. unsigned long flags;
  1122. /*
  1123. * Prevent stats update while adapter is being reset, or if the pci
  1124. * connection is down.
  1125. */
  1126. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1127. return;
  1128. spin_lock_irqsave(&adapter->stats_lock, flags);
  1129. /* Update device status "adapter->stats" */
  1130. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1131. stats->tx_errors = stats->tx_length_errors +
  1132. stats->tx_aborted_errors +
  1133. stats->tx_carrier_errors + stats->tx_timeout_count;
  1134. /* Update network device status "adapter->net_stats" */
  1135. netdev->stats.rx_packets = stats->rx_packets;
  1136. netdev->stats.rx_bytes = stats->rx_bytes;
  1137. netdev->stats.rx_dropped = stats->rx_dropped;
  1138. netdev->stats.tx_packets = stats->tx_packets;
  1139. netdev->stats.tx_bytes = stats->tx_bytes;
  1140. netdev->stats.tx_dropped = stats->tx_dropped;
  1141. /* Fill out the OS statistics structure */
  1142. netdev->stats.multicast = stats->multicast;
  1143. netdev->stats.collisions = stats->collisions;
  1144. /* Rx Errors */
  1145. netdev->stats.rx_errors = stats->rx_errors;
  1146. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1147. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1148. /* Tx Errors */
  1149. netdev->stats.tx_errors = stats->tx_errors;
  1150. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1151. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1152. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1153. }
  1154. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1155. {
  1156. struct pch_gbe_hw *hw = &adapter->hw;
  1157. u32 rxdma;
  1158. u16 value;
  1159. int ret;
  1160. /* Disable Receive DMA */
  1161. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1162. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1163. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1164. /* Wait Rx DMA BUS is IDLE */
  1165. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1166. if (ret) {
  1167. /* Disable Bus master */
  1168. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1169. value &= ~PCI_COMMAND_MASTER;
  1170. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1171. /* Stop Receive */
  1172. pch_gbe_mac_reset_rx(hw);
  1173. /* Enable Bus master */
  1174. value |= PCI_COMMAND_MASTER;
  1175. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1176. } else {
  1177. /* Stop Receive */
  1178. pch_gbe_mac_reset_rx(hw);
  1179. }
  1180. }
  1181. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1182. {
  1183. u32 rxdma;
  1184. /* Enables Receive DMA */
  1185. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1186. rxdma |= PCH_GBE_RX_DMA_EN;
  1187. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1188. /* Enables Receive */
  1189. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1190. return;
  1191. }
  1192. /**
  1193. * pch_gbe_intr - Interrupt Handler
  1194. * @irq: Interrupt number
  1195. * @data: Pointer to a network interface device structure
  1196. * Returns
  1197. * - IRQ_HANDLED: Our interrupt
  1198. * - IRQ_NONE: Not our interrupt
  1199. */
  1200. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1201. {
  1202. struct net_device *netdev = data;
  1203. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1204. struct pch_gbe_hw *hw = &adapter->hw;
  1205. u32 int_st;
  1206. u32 int_en;
  1207. /* Check request status */
  1208. int_st = ioread32(&hw->reg->INT_ST);
  1209. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1210. /* When request status is no interruption factor */
  1211. if (unlikely(!int_st))
  1212. return IRQ_NONE; /* Not our interrupt. End processing. */
  1213. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1214. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1215. adapter->stats.intr_rx_frame_err_count++;
  1216. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1217. if (!adapter->rx_stop_flag) {
  1218. adapter->stats.intr_rx_fifo_err_count++;
  1219. pr_debug("Rx fifo over run\n");
  1220. adapter->rx_stop_flag = true;
  1221. int_en = ioread32(&hw->reg->INT_EN);
  1222. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1223. &hw->reg->INT_EN);
  1224. pch_gbe_stop_receive(adapter);
  1225. int_st |= ioread32(&hw->reg->INT_ST);
  1226. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1227. }
  1228. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1229. adapter->stats.intr_rx_dma_err_count++;
  1230. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1231. adapter->stats.intr_tx_fifo_err_count++;
  1232. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1233. adapter->stats.intr_tx_dma_err_count++;
  1234. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1235. adapter->stats.intr_tcpip_err_count++;
  1236. /* When Rx descriptor is empty */
  1237. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1238. adapter->stats.intr_rx_dsc_empty_count++;
  1239. pr_debug("Rx descriptor is empty\n");
  1240. int_en = ioread32(&hw->reg->INT_EN);
  1241. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1242. if (hw->mac.tx_fc_enable) {
  1243. /* Set Pause packet */
  1244. pch_gbe_mac_set_pause_packet(hw);
  1245. }
  1246. }
  1247. /* When request status is Receive interruption */
  1248. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1249. (adapter->rx_stop_flag)) {
  1250. if (likely(napi_schedule_prep(&adapter->napi))) {
  1251. /* Enable only Rx Descriptor empty */
  1252. atomic_inc(&adapter->irq_sem);
  1253. int_en = ioread32(&hw->reg->INT_EN);
  1254. int_en &=
  1255. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1256. iowrite32(int_en, &hw->reg->INT_EN);
  1257. /* Start polling for NAPI */
  1258. __napi_schedule(&adapter->napi);
  1259. }
  1260. }
  1261. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1262. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1263. return IRQ_HANDLED;
  1264. }
  1265. /**
  1266. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1267. * @adapter: Board private structure
  1268. * @rx_ring: Rx descriptor ring
  1269. * @cleaned_count: Cleaned count
  1270. */
  1271. static void
  1272. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1273. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1274. {
  1275. struct net_device *netdev = adapter->netdev;
  1276. struct pci_dev *pdev = adapter->pdev;
  1277. struct pch_gbe_hw *hw = &adapter->hw;
  1278. struct pch_gbe_rx_desc *rx_desc;
  1279. struct pch_gbe_buffer *buffer_info;
  1280. struct sk_buff *skb;
  1281. unsigned int i;
  1282. unsigned int bufsz;
  1283. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1284. i = rx_ring->next_to_use;
  1285. while ((cleaned_count--)) {
  1286. buffer_info = &rx_ring->buffer_info[i];
  1287. skb = netdev_alloc_skb(netdev, bufsz);
  1288. if (unlikely(!skb)) {
  1289. /* Better luck next round */
  1290. adapter->stats.rx_alloc_buff_failed++;
  1291. break;
  1292. }
  1293. /* align */
  1294. skb_reserve(skb, NET_IP_ALIGN);
  1295. buffer_info->skb = skb;
  1296. buffer_info->dma = dma_map_single(&pdev->dev,
  1297. buffer_info->rx_buffer,
  1298. buffer_info->length,
  1299. DMA_FROM_DEVICE);
  1300. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1301. dev_kfree_skb(skb);
  1302. buffer_info->skb = NULL;
  1303. buffer_info->dma = 0;
  1304. adapter->stats.rx_alloc_buff_failed++;
  1305. break; /* while !buffer_info->skb */
  1306. }
  1307. buffer_info->mapped = true;
  1308. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1309. rx_desc->buffer_addr = (buffer_info->dma);
  1310. rx_desc->gbec_status = DSC_INIT16;
  1311. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1312. i, (unsigned long long)buffer_info->dma,
  1313. buffer_info->length);
  1314. if (unlikely(++i == rx_ring->count))
  1315. i = 0;
  1316. }
  1317. if (likely(rx_ring->next_to_use != i)) {
  1318. rx_ring->next_to_use = i;
  1319. if (unlikely(i-- == 0))
  1320. i = (rx_ring->count - 1);
  1321. iowrite32(rx_ring->dma +
  1322. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1323. &hw->reg->RX_DSC_SW_P);
  1324. }
  1325. return;
  1326. }
  1327. static int
  1328. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1329. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1330. {
  1331. struct pci_dev *pdev = adapter->pdev;
  1332. struct pch_gbe_buffer *buffer_info;
  1333. unsigned int i;
  1334. unsigned int bufsz;
  1335. unsigned int size;
  1336. bufsz = adapter->rx_buffer_len;
  1337. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1338. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1339. &rx_ring->rx_buff_pool_logic,
  1340. GFP_KERNEL);
  1341. if (!rx_ring->rx_buff_pool) {
  1342. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1343. return -ENOMEM;
  1344. }
  1345. memset(rx_ring->rx_buff_pool, 0, size);
  1346. rx_ring->rx_buff_pool_size = size;
  1347. for (i = 0; i < rx_ring->count; i++) {
  1348. buffer_info = &rx_ring->buffer_info[i];
  1349. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1350. buffer_info->length = bufsz;
  1351. }
  1352. return 0;
  1353. }
  1354. /**
  1355. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1356. * @adapter: Board private structure
  1357. * @tx_ring: Tx descriptor ring
  1358. */
  1359. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1360. struct pch_gbe_tx_ring *tx_ring)
  1361. {
  1362. struct pch_gbe_buffer *buffer_info;
  1363. struct sk_buff *skb;
  1364. unsigned int i;
  1365. unsigned int bufsz;
  1366. struct pch_gbe_tx_desc *tx_desc;
  1367. bufsz =
  1368. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1369. for (i = 0; i < tx_ring->count; i++) {
  1370. buffer_info = &tx_ring->buffer_info[i];
  1371. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1372. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1373. buffer_info->skb = skb;
  1374. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1375. tx_desc->gbec_status = (DSC_INIT16);
  1376. }
  1377. return;
  1378. }
  1379. /**
  1380. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1381. * @adapter: Board private structure
  1382. * @tx_ring: Tx descriptor ring
  1383. * Returns
  1384. * true: Cleaned the descriptor
  1385. * false: Not cleaned the descriptor
  1386. */
  1387. static bool
  1388. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1389. struct pch_gbe_tx_ring *tx_ring)
  1390. {
  1391. struct pch_gbe_tx_desc *tx_desc;
  1392. struct pch_gbe_buffer *buffer_info;
  1393. struct sk_buff *skb;
  1394. unsigned int i;
  1395. unsigned int cleaned_count = 0;
  1396. bool cleaned = true;
  1397. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1398. i = tx_ring->next_to_clean;
  1399. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1400. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1401. tx_desc->gbec_status, tx_desc->dma_status);
  1402. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1403. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1404. buffer_info = &tx_ring->buffer_info[i];
  1405. skb = buffer_info->skb;
  1406. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1407. adapter->stats.tx_aborted_errors++;
  1408. pr_err("Transfer Abort Error\n");
  1409. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1410. ) {
  1411. adapter->stats.tx_carrier_errors++;
  1412. pr_err("Transfer Carrier Sense Error\n");
  1413. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1414. ) {
  1415. adapter->stats.tx_aborted_errors++;
  1416. pr_err("Transfer Collision Abort Error\n");
  1417. } else if ((tx_desc->gbec_status &
  1418. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1419. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1420. adapter->stats.collisions++;
  1421. adapter->stats.tx_packets++;
  1422. adapter->stats.tx_bytes += skb->len;
  1423. pr_debug("Transfer Collision\n");
  1424. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1425. ) {
  1426. adapter->stats.tx_packets++;
  1427. adapter->stats.tx_bytes += skb->len;
  1428. }
  1429. if (buffer_info->mapped) {
  1430. pr_debug("unmap buffer_info->dma : %d\n", i);
  1431. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1432. buffer_info->length, DMA_TO_DEVICE);
  1433. buffer_info->mapped = false;
  1434. }
  1435. if (buffer_info->skb) {
  1436. pr_debug("trim buffer_info->skb : %d\n", i);
  1437. skb_trim(buffer_info->skb, 0);
  1438. }
  1439. tx_desc->gbec_status = DSC_INIT16;
  1440. if (unlikely(++i == tx_ring->count))
  1441. i = 0;
  1442. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1443. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1444. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1445. cleaned = false;
  1446. break;
  1447. }
  1448. }
  1449. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1450. cleaned_count);
  1451. /* Recover from running out of Tx resources in xmit_frame */
  1452. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1453. netif_wake_queue(adapter->netdev);
  1454. adapter->stats.tx_restart_count++;
  1455. pr_debug("Tx wake queue\n");
  1456. }
  1457. spin_lock(&adapter->tx_queue_lock);
  1458. tx_ring->next_to_clean = i;
  1459. spin_unlock(&adapter->tx_queue_lock);
  1460. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1461. return cleaned;
  1462. }
  1463. /**
  1464. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1465. * @adapter: Board private structure
  1466. * @rx_ring: Rx descriptor ring
  1467. * @work_done: Completed count
  1468. * @work_to_do: Request count
  1469. * Returns
  1470. * true: Cleaned the descriptor
  1471. * false: Not cleaned the descriptor
  1472. */
  1473. static bool
  1474. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1475. struct pch_gbe_rx_ring *rx_ring,
  1476. int *work_done, int work_to_do)
  1477. {
  1478. struct net_device *netdev = adapter->netdev;
  1479. struct pci_dev *pdev = adapter->pdev;
  1480. struct pch_gbe_buffer *buffer_info;
  1481. struct pch_gbe_rx_desc *rx_desc;
  1482. u32 length;
  1483. unsigned int i;
  1484. unsigned int cleaned_count = 0;
  1485. bool cleaned = false;
  1486. struct sk_buff *skb;
  1487. u8 dma_status;
  1488. u16 gbec_status;
  1489. u32 tcp_ip_status;
  1490. i = rx_ring->next_to_clean;
  1491. while (*work_done < work_to_do) {
  1492. /* Check Rx descriptor status */
  1493. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1494. if (rx_desc->gbec_status == DSC_INIT16)
  1495. break;
  1496. cleaned = true;
  1497. cleaned_count++;
  1498. dma_status = rx_desc->dma_status;
  1499. gbec_status = rx_desc->gbec_status;
  1500. tcp_ip_status = rx_desc->tcp_ip_status;
  1501. rx_desc->gbec_status = DSC_INIT16;
  1502. buffer_info = &rx_ring->buffer_info[i];
  1503. skb = buffer_info->skb;
  1504. buffer_info->skb = NULL;
  1505. /* unmap dma */
  1506. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1507. buffer_info->length, DMA_FROM_DEVICE);
  1508. buffer_info->mapped = false;
  1509. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1510. "TCP:0x%08x] BufInf = 0x%p\n",
  1511. i, dma_status, gbec_status, tcp_ip_status,
  1512. buffer_info);
  1513. /* Error check */
  1514. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1515. adapter->stats.rx_frame_errors++;
  1516. pr_err("Receive Not Octal Error\n");
  1517. } else if (unlikely(gbec_status &
  1518. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1519. adapter->stats.rx_frame_errors++;
  1520. pr_err("Receive Nibble Error\n");
  1521. } else if (unlikely(gbec_status &
  1522. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1523. adapter->stats.rx_crc_errors++;
  1524. pr_err("Receive CRC Error\n");
  1525. } else {
  1526. /* get receive length */
  1527. /* length convert[-3], length includes FCS length */
  1528. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1529. if (rx_desc->rx_words_eob & 0x02)
  1530. length = length - 4;
  1531. /*
  1532. * buffer_info->rx_buffer: [Header:14][payload]
  1533. * skb->data: [Reserve:2][Header:14][payload]
  1534. */
  1535. memcpy(skb->data, buffer_info->rx_buffer, length);
  1536. /* update status of driver */
  1537. adapter->stats.rx_bytes += length;
  1538. adapter->stats.rx_packets++;
  1539. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1540. adapter->stats.multicast++;
  1541. /* Write meta date of skb */
  1542. skb_put(skb, length);
  1543. #ifdef CONFIG_PCH_PTP
  1544. pch_rx_timestamp(adapter, skb);
  1545. #endif
  1546. skb->protocol = eth_type_trans(skb, netdev);
  1547. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1548. skb->ip_summed = CHECKSUM_NONE;
  1549. else
  1550. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1551. napi_gro_receive(&adapter->napi, skb);
  1552. (*work_done)++;
  1553. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1554. skb->ip_summed, length);
  1555. }
  1556. /* return some buffers to hardware, one at a time is too slow */
  1557. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1558. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1559. cleaned_count);
  1560. cleaned_count = 0;
  1561. }
  1562. if (++i == rx_ring->count)
  1563. i = 0;
  1564. }
  1565. rx_ring->next_to_clean = i;
  1566. if (cleaned_count)
  1567. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1568. return cleaned;
  1569. }
  1570. /**
  1571. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1572. * @adapter: Board private structure
  1573. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1574. * Returns
  1575. * 0: Successfully
  1576. * Negative value: Failed
  1577. */
  1578. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1579. struct pch_gbe_tx_ring *tx_ring)
  1580. {
  1581. struct pci_dev *pdev = adapter->pdev;
  1582. struct pch_gbe_tx_desc *tx_desc;
  1583. int size;
  1584. int desNo;
  1585. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1586. tx_ring->buffer_info = vzalloc(size);
  1587. if (!tx_ring->buffer_info)
  1588. return -ENOMEM;
  1589. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1590. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1591. &tx_ring->dma, GFP_KERNEL);
  1592. if (!tx_ring->desc) {
  1593. vfree(tx_ring->buffer_info);
  1594. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1595. return -ENOMEM;
  1596. }
  1597. memset(tx_ring->desc, 0, tx_ring->size);
  1598. tx_ring->next_to_use = 0;
  1599. tx_ring->next_to_clean = 0;
  1600. spin_lock_init(&tx_ring->tx_lock);
  1601. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1602. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1603. tx_desc->gbec_status = DSC_INIT16;
  1604. }
  1605. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1606. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1607. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1608. tx_ring->next_to_clean, tx_ring->next_to_use);
  1609. return 0;
  1610. }
  1611. /**
  1612. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1613. * @adapter: Board private structure
  1614. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1615. * Returns
  1616. * 0: Successfully
  1617. * Negative value: Failed
  1618. */
  1619. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1620. struct pch_gbe_rx_ring *rx_ring)
  1621. {
  1622. struct pci_dev *pdev = adapter->pdev;
  1623. struct pch_gbe_rx_desc *rx_desc;
  1624. int size;
  1625. int desNo;
  1626. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1627. rx_ring->buffer_info = vzalloc(size);
  1628. if (!rx_ring->buffer_info)
  1629. return -ENOMEM;
  1630. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1631. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1632. &rx_ring->dma, GFP_KERNEL);
  1633. if (!rx_ring->desc) {
  1634. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1635. vfree(rx_ring->buffer_info);
  1636. return -ENOMEM;
  1637. }
  1638. memset(rx_ring->desc, 0, rx_ring->size);
  1639. rx_ring->next_to_clean = 0;
  1640. rx_ring->next_to_use = 0;
  1641. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1642. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1643. rx_desc->gbec_status = DSC_INIT16;
  1644. }
  1645. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1646. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1647. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1648. rx_ring->next_to_clean, rx_ring->next_to_use);
  1649. return 0;
  1650. }
  1651. /**
  1652. * pch_gbe_free_tx_resources - Free Tx Resources
  1653. * @adapter: Board private structure
  1654. * @tx_ring: Tx descriptor ring for a specific queue
  1655. */
  1656. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1657. struct pch_gbe_tx_ring *tx_ring)
  1658. {
  1659. struct pci_dev *pdev = adapter->pdev;
  1660. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1661. vfree(tx_ring->buffer_info);
  1662. tx_ring->buffer_info = NULL;
  1663. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1664. tx_ring->desc = NULL;
  1665. }
  1666. /**
  1667. * pch_gbe_free_rx_resources - Free Rx Resources
  1668. * @adapter: Board private structure
  1669. * @rx_ring: Ring to clean the resources from
  1670. */
  1671. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1672. struct pch_gbe_rx_ring *rx_ring)
  1673. {
  1674. struct pci_dev *pdev = adapter->pdev;
  1675. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1676. vfree(rx_ring->buffer_info);
  1677. rx_ring->buffer_info = NULL;
  1678. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1679. rx_ring->desc = NULL;
  1680. }
  1681. /**
  1682. * pch_gbe_request_irq - Allocate an interrupt line
  1683. * @adapter: Board private structure
  1684. * Returns
  1685. * 0: Successfully
  1686. * Negative value: Failed
  1687. */
  1688. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1689. {
  1690. struct net_device *netdev = adapter->netdev;
  1691. int err;
  1692. int flags;
  1693. flags = IRQF_SHARED;
  1694. adapter->have_msi = false;
  1695. err = pci_enable_msi(adapter->pdev);
  1696. pr_debug("call pci_enable_msi\n");
  1697. if (err) {
  1698. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1699. } else {
  1700. flags = 0;
  1701. adapter->have_msi = true;
  1702. }
  1703. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1704. flags, netdev->name, netdev);
  1705. if (err)
  1706. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1707. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1708. adapter->have_msi, flags, err);
  1709. return err;
  1710. }
  1711. static void pch_gbe_set_multi(struct net_device *netdev);
  1712. /**
  1713. * pch_gbe_up - Up GbE network device
  1714. * @adapter: Board private structure
  1715. * Returns
  1716. * 0: Successfully
  1717. * Negative value: Failed
  1718. */
  1719. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1720. {
  1721. struct net_device *netdev = adapter->netdev;
  1722. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1723. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1724. int err;
  1725. /* Ensure we have a valid MAC */
  1726. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1727. pr_err("Error: Invalid MAC address\n");
  1728. return -EINVAL;
  1729. }
  1730. /* hardware has been reset, we need to reload some things */
  1731. pch_gbe_set_multi(netdev);
  1732. pch_gbe_setup_tctl(adapter);
  1733. pch_gbe_configure_tx(adapter);
  1734. pch_gbe_setup_rctl(adapter);
  1735. pch_gbe_configure_rx(adapter);
  1736. err = pch_gbe_request_irq(adapter);
  1737. if (err) {
  1738. pr_err("Error: can't bring device up\n");
  1739. return err;
  1740. }
  1741. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1742. if (err) {
  1743. pr_err("Error: can't bring device up\n");
  1744. return err;
  1745. }
  1746. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1747. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1748. adapter->tx_queue_len = netdev->tx_queue_len;
  1749. pch_gbe_start_receive(&adapter->hw);
  1750. mod_timer(&adapter->watchdog_timer, jiffies);
  1751. napi_enable(&adapter->napi);
  1752. pch_gbe_irq_enable(adapter);
  1753. netif_start_queue(adapter->netdev);
  1754. return 0;
  1755. }
  1756. /**
  1757. * pch_gbe_down - Down GbE network device
  1758. * @adapter: Board private structure
  1759. */
  1760. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1761. {
  1762. struct net_device *netdev = adapter->netdev;
  1763. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1764. /* signal that we're down so the interrupt handler does not
  1765. * reschedule our watchdog timer */
  1766. napi_disable(&adapter->napi);
  1767. atomic_set(&adapter->irq_sem, 0);
  1768. pch_gbe_irq_disable(adapter);
  1769. pch_gbe_free_irq(adapter);
  1770. del_timer_sync(&adapter->watchdog_timer);
  1771. netdev->tx_queue_len = adapter->tx_queue_len;
  1772. netif_carrier_off(netdev);
  1773. netif_stop_queue(netdev);
  1774. pch_gbe_reset(adapter);
  1775. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1776. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1777. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1778. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1779. rx_ring->rx_buff_pool_logic = 0;
  1780. rx_ring->rx_buff_pool_size = 0;
  1781. rx_ring->rx_buff_pool = NULL;
  1782. }
  1783. /**
  1784. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1785. * @adapter: Board private structure to initialize
  1786. * Returns
  1787. * 0: Successfully
  1788. * Negative value: Failed
  1789. */
  1790. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1791. {
  1792. struct pch_gbe_hw *hw = &adapter->hw;
  1793. struct net_device *netdev = adapter->netdev;
  1794. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1795. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1796. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1797. /* Initialize the hardware-specific values */
  1798. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1799. pr_err("Hardware Initialization Failure\n");
  1800. return -EIO;
  1801. }
  1802. if (pch_gbe_alloc_queues(adapter)) {
  1803. pr_err("Unable to allocate memory for queues\n");
  1804. return -ENOMEM;
  1805. }
  1806. spin_lock_init(&adapter->hw.miim_lock);
  1807. spin_lock_init(&adapter->tx_queue_lock);
  1808. spin_lock_init(&adapter->stats_lock);
  1809. spin_lock_init(&adapter->ethtool_lock);
  1810. atomic_set(&adapter->irq_sem, 0);
  1811. pch_gbe_irq_disable(adapter);
  1812. pch_gbe_init_stats(adapter);
  1813. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1814. (u32) adapter->rx_buffer_len,
  1815. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1816. return 0;
  1817. }
  1818. /**
  1819. * pch_gbe_open - Called when a network interface is made active
  1820. * @netdev: Network interface device structure
  1821. * Returns
  1822. * 0: Successfully
  1823. * Negative value: Failed
  1824. */
  1825. static int pch_gbe_open(struct net_device *netdev)
  1826. {
  1827. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1828. struct pch_gbe_hw *hw = &adapter->hw;
  1829. int err;
  1830. /* allocate transmit descriptors */
  1831. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1832. if (err)
  1833. goto err_setup_tx;
  1834. /* allocate receive descriptors */
  1835. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1836. if (err)
  1837. goto err_setup_rx;
  1838. pch_gbe_hal_power_up_phy(hw);
  1839. err = pch_gbe_up(adapter);
  1840. if (err)
  1841. goto err_up;
  1842. pr_debug("Success End\n");
  1843. return 0;
  1844. err_up:
  1845. if (!adapter->wake_up_evt)
  1846. pch_gbe_hal_power_down_phy(hw);
  1847. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1848. err_setup_rx:
  1849. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1850. err_setup_tx:
  1851. pch_gbe_reset(adapter);
  1852. pr_err("Error End\n");
  1853. return err;
  1854. }
  1855. /**
  1856. * pch_gbe_stop - Disables a network interface
  1857. * @netdev: Network interface device structure
  1858. * Returns
  1859. * 0: Successfully
  1860. */
  1861. static int pch_gbe_stop(struct net_device *netdev)
  1862. {
  1863. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1864. struct pch_gbe_hw *hw = &adapter->hw;
  1865. pch_gbe_down(adapter);
  1866. if (!adapter->wake_up_evt)
  1867. pch_gbe_hal_power_down_phy(hw);
  1868. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1869. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1870. return 0;
  1871. }
  1872. /**
  1873. * pch_gbe_xmit_frame - Packet transmitting start
  1874. * @skb: Socket buffer structure
  1875. * @netdev: Network interface device structure
  1876. * Returns
  1877. * - NETDEV_TX_OK: Normal end
  1878. * - NETDEV_TX_BUSY: Error end
  1879. */
  1880. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1881. {
  1882. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1883. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1884. unsigned long flags;
  1885. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1886. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1887. skb->len, adapter->hw.mac.max_frame_size);
  1888. dev_kfree_skb_any(skb);
  1889. adapter->stats.tx_length_errors++;
  1890. return NETDEV_TX_OK;
  1891. }
  1892. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1893. /* Collision - tell upper layer to requeue */
  1894. return NETDEV_TX_LOCKED;
  1895. }
  1896. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1897. netif_stop_queue(netdev);
  1898. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1899. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1900. tx_ring->next_to_use, tx_ring->next_to_clean);
  1901. return NETDEV_TX_BUSY;
  1902. }
  1903. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1904. /* CRC,ITAG no support */
  1905. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1906. return NETDEV_TX_OK;
  1907. }
  1908. /**
  1909. * pch_gbe_get_stats - Get System Network Statistics
  1910. * @netdev: Network interface device structure
  1911. * Returns: The current stats
  1912. */
  1913. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1914. {
  1915. /* only return the current stats */
  1916. return &netdev->stats;
  1917. }
  1918. /**
  1919. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1920. * @netdev: Network interface device structure
  1921. */
  1922. static void pch_gbe_set_multi(struct net_device *netdev)
  1923. {
  1924. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1925. struct pch_gbe_hw *hw = &adapter->hw;
  1926. struct netdev_hw_addr *ha;
  1927. u8 *mta_list;
  1928. u32 rctl;
  1929. int i;
  1930. int mc_count;
  1931. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1932. /* Check for Promiscuous and All Multicast modes */
  1933. rctl = ioread32(&hw->reg->RX_MODE);
  1934. mc_count = netdev_mc_count(netdev);
  1935. if ((netdev->flags & IFF_PROMISC)) {
  1936. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1937. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1938. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1939. /* all the multicasting receive permissions */
  1940. rctl |= PCH_GBE_ADD_FIL_EN;
  1941. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1942. } else {
  1943. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1944. /* all the multicasting receive permissions */
  1945. rctl |= PCH_GBE_ADD_FIL_EN;
  1946. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1947. } else {
  1948. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1949. }
  1950. }
  1951. iowrite32(rctl, &hw->reg->RX_MODE);
  1952. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1953. return;
  1954. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1955. if (!mta_list)
  1956. return;
  1957. /* The shared function expects a packed array of only addresses. */
  1958. i = 0;
  1959. netdev_for_each_mc_addr(ha, netdev) {
  1960. if (i == mc_count)
  1961. break;
  1962. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1963. }
  1964. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1965. PCH_GBE_MAR_ENTRIES);
  1966. kfree(mta_list);
  1967. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1968. ioread32(&hw->reg->RX_MODE), mc_count);
  1969. }
  1970. /**
  1971. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1972. * @netdev: Network interface device structure
  1973. * @addr: Pointer to an address structure
  1974. * Returns
  1975. * 0: Successfully
  1976. * -EADDRNOTAVAIL: Failed
  1977. */
  1978. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1979. {
  1980. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1981. struct sockaddr *skaddr = addr;
  1982. int ret_val;
  1983. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1984. ret_val = -EADDRNOTAVAIL;
  1985. } else {
  1986. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1987. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1988. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1989. ret_val = 0;
  1990. }
  1991. pr_debug("ret_val : 0x%08x\n", ret_val);
  1992. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1993. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1994. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1995. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1996. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1997. return ret_val;
  1998. }
  1999. /**
  2000. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2001. * @netdev: Network interface device structure
  2002. * @new_mtu: New value for maximum frame size
  2003. * Returns
  2004. * 0: Successfully
  2005. * -EINVAL: Failed
  2006. */
  2007. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2008. {
  2009. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2010. int max_frame;
  2011. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2012. int err;
  2013. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2014. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2015. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2016. pr_err("Invalid MTU setting\n");
  2017. return -EINVAL;
  2018. }
  2019. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2020. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2021. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2022. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2023. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2024. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2025. else
  2026. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2027. if (netif_running(netdev)) {
  2028. pch_gbe_down(adapter);
  2029. err = pch_gbe_up(adapter);
  2030. if (err) {
  2031. adapter->rx_buffer_len = old_rx_buffer_len;
  2032. pch_gbe_up(adapter);
  2033. return -ENOMEM;
  2034. } else {
  2035. netdev->mtu = new_mtu;
  2036. adapter->hw.mac.max_frame_size = max_frame;
  2037. }
  2038. } else {
  2039. pch_gbe_reset(adapter);
  2040. netdev->mtu = new_mtu;
  2041. adapter->hw.mac.max_frame_size = max_frame;
  2042. }
  2043. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2044. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2045. adapter->hw.mac.max_frame_size);
  2046. return 0;
  2047. }
  2048. /**
  2049. * pch_gbe_set_features - Reset device after features changed
  2050. * @netdev: Network interface device structure
  2051. * @features: New features
  2052. * Returns
  2053. * 0: HW state updated successfully
  2054. */
  2055. static int pch_gbe_set_features(struct net_device *netdev,
  2056. netdev_features_t features)
  2057. {
  2058. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2059. netdev_features_t changed = features ^ netdev->features;
  2060. if (!(changed & NETIF_F_RXCSUM))
  2061. return 0;
  2062. if (netif_running(netdev))
  2063. pch_gbe_reinit_locked(adapter);
  2064. else
  2065. pch_gbe_reset(adapter);
  2066. return 0;
  2067. }
  2068. /**
  2069. * pch_gbe_ioctl - Controls register through a MII interface
  2070. * @netdev: Network interface device structure
  2071. * @ifr: Pointer to ifr structure
  2072. * @cmd: Control command
  2073. * Returns
  2074. * 0: Successfully
  2075. * Negative value: Failed
  2076. */
  2077. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2078. {
  2079. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2080. pr_debug("cmd : 0x%04x\n", cmd);
  2081. #ifdef CONFIG_PCH_PTP
  2082. if (cmd == SIOCSHWTSTAMP)
  2083. return hwtstamp_ioctl(netdev, ifr, cmd);
  2084. #endif
  2085. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2086. }
  2087. /**
  2088. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2089. * @netdev: Network interface device structure
  2090. */
  2091. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2092. {
  2093. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2094. /* Do the reset outside of interrupt context */
  2095. adapter->stats.tx_timeout_count++;
  2096. schedule_work(&adapter->reset_task);
  2097. }
  2098. /**
  2099. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2100. * @napi: Pointer of polling device struct
  2101. * @budget: The maximum number of a packet
  2102. * Returns
  2103. * false: Exit the polling mode
  2104. * true: Continue the polling mode
  2105. */
  2106. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2107. {
  2108. struct pch_gbe_adapter *adapter =
  2109. container_of(napi, struct pch_gbe_adapter, napi);
  2110. int work_done = 0;
  2111. bool poll_end_flag = false;
  2112. bool cleaned = false;
  2113. u32 int_en;
  2114. pr_debug("budget : %d\n", budget);
  2115. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2116. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2117. if (!cleaned)
  2118. work_done = budget;
  2119. /* If no Tx and not enough Rx work done,
  2120. * exit the polling mode
  2121. */
  2122. if (work_done < budget)
  2123. poll_end_flag = true;
  2124. if (poll_end_flag) {
  2125. napi_complete(napi);
  2126. if (adapter->rx_stop_flag) {
  2127. adapter->rx_stop_flag = false;
  2128. pch_gbe_start_receive(&adapter->hw);
  2129. }
  2130. pch_gbe_irq_enable(adapter);
  2131. } else
  2132. if (adapter->rx_stop_flag) {
  2133. adapter->rx_stop_flag = false;
  2134. pch_gbe_start_receive(&adapter->hw);
  2135. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2136. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2137. &adapter->hw.reg->INT_EN);
  2138. }
  2139. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2140. poll_end_flag, work_done, budget);
  2141. return work_done;
  2142. }
  2143. #ifdef CONFIG_NET_POLL_CONTROLLER
  2144. /**
  2145. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2146. * @netdev: Network interface device structure
  2147. */
  2148. static void pch_gbe_netpoll(struct net_device *netdev)
  2149. {
  2150. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2151. disable_irq(adapter->pdev->irq);
  2152. pch_gbe_intr(adapter->pdev->irq, netdev);
  2153. enable_irq(adapter->pdev->irq);
  2154. }
  2155. #endif
  2156. static const struct net_device_ops pch_gbe_netdev_ops = {
  2157. .ndo_open = pch_gbe_open,
  2158. .ndo_stop = pch_gbe_stop,
  2159. .ndo_start_xmit = pch_gbe_xmit_frame,
  2160. .ndo_get_stats = pch_gbe_get_stats,
  2161. .ndo_set_mac_address = pch_gbe_set_mac,
  2162. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2163. .ndo_change_mtu = pch_gbe_change_mtu,
  2164. .ndo_set_features = pch_gbe_set_features,
  2165. .ndo_do_ioctl = pch_gbe_ioctl,
  2166. .ndo_set_rx_mode = pch_gbe_set_multi,
  2167. #ifdef CONFIG_NET_POLL_CONTROLLER
  2168. .ndo_poll_controller = pch_gbe_netpoll,
  2169. #endif
  2170. };
  2171. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2172. pci_channel_state_t state)
  2173. {
  2174. struct net_device *netdev = pci_get_drvdata(pdev);
  2175. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2176. netif_device_detach(netdev);
  2177. if (netif_running(netdev))
  2178. pch_gbe_down(adapter);
  2179. pci_disable_device(pdev);
  2180. /* Request a slot slot reset. */
  2181. return PCI_ERS_RESULT_NEED_RESET;
  2182. }
  2183. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2184. {
  2185. struct net_device *netdev = pci_get_drvdata(pdev);
  2186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2187. struct pch_gbe_hw *hw = &adapter->hw;
  2188. if (pci_enable_device(pdev)) {
  2189. pr_err("Cannot re-enable PCI device after reset\n");
  2190. return PCI_ERS_RESULT_DISCONNECT;
  2191. }
  2192. pci_set_master(pdev);
  2193. pci_enable_wake(pdev, PCI_D0, 0);
  2194. pch_gbe_hal_power_up_phy(hw);
  2195. pch_gbe_reset(adapter);
  2196. /* Clear wake up status */
  2197. pch_gbe_mac_set_wol_event(hw, 0);
  2198. return PCI_ERS_RESULT_RECOVERED;
  2199. }
  2200. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2201. {
  2202. struct net_device *netdev = pci_get_drvdata(pdev);
  2203. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2204. if (netif_running(netdev)) {
  2205. if (pch_gbe_up(adapter)) {
  2206. pr_debug("can't bring device back up after reset\n");
  2207. return;
  2208. }
  2209. }
  2210. netif_device_attach(netdev);
  2211. }
  2212. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2213. {
  2214. struct net_device *netdev = pci_get_drvdata(pdev);
  2215. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2216. struct pch_gbe_hw *hw = &adapter->hw;
  2217. u32 wufc = adapter->wake_up_evt;
  2218. int retval = 0;
  2219. netif_device_detach(netdev);
  2220. if (netif_running(netdev))
  2221. pch_gbe_down(adapter);
  2222. if (wufc) {
  2223. pch_gbe_set_multi(netdev);
  2224. pch_gbe_setup_rctl(adapter);
  2225. pch_gbe_configure_rx(adapter);
  2226. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2227. hw->mac.link_duplex);
  2228. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2229. hw->mac.link_duplex);
  2230. pch_gbe_mac_set_wol_event(hw, wufc);
  2231. pci_disable_device(pdev);
  2232. } else {
  2233. pch_gbe_hal_power_down_phy(hw);
  2234. pch_gbe_mac_set_wol_event(hw, wufc);
  2235. pci_disable_device(pdev);
  2236. }
  2237. return retval;
  2238. }
  2239. #ifdef CONFIG_PM
  2240. static int pch_gbe_suspend(struct device *device)
  2241. {
  2242. struct pci_dev *pdev = to_pci_dev(device);
  2243. return __pch_gbe_suspend(pdev);
  2244. }
  2245. static int pch_gbe_resume(struct device *device)
  2246. {
  2247. struct pci_dev *pdev = to_pci_dev(device);
  2248. struct net_device *netdev = pci_get_drvdata(pdev);
  2249. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2250. struct pch_gbe_hw *hw = &adapter->hw;
  2251. u32 err;
  2252. err = pci_enable_device(pdev);
  2253. if (err) {
  2254. pr_err("Cannot enable PCI device from suspend\n");
  2255. return err;
  2256. }
  2257. pci_set_master(pdev);
  2258. pch_gbe_hal_power_up_phy(hw);
  2259. pch_gbe_reset(adapter);
  2260. /* Clear wake on lan control and status */
  2261. pch_gbe_mac_set_wol_event(hw, 0);
  2262. if (netif_running(netdev))
  2263. pch_gbe_up(adapter);
  2264. netif_device_attach(netdev);
  2265. return 0;
  2266. }
  2267. #endif /* CONFIG_PM */
  2268. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2269. {
  2270. __pch_gbe_suspend(pdev);
  2271. if (system_state == SYSTEM_POWER_OFF) {
  2272. pci_wake_from_d3(pdev, true);
  2273. pci_set_power_state(pdev, PCI_D3hot);
  2274. }
  2275. }
  2276. static void pch_gbe_remove(struct pci_dev *pdev)
  2277. {
  2278. struct net_device *netdev = pci_get_drvdata(pdev);
  2279. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2280. cancel_work_sync(&adapter->reset_task);
  2281. unregister_netdev(netdev);
  2282. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2283. kfree(adapter->tx_ring);
  2284. kfree(adapter->rx_ring);
  2285. iounmap(adapter->hw.reg);
  2286. pci_release_regions(pdev);
  2287. free_netdev(netdev);
  2288. pci_disable_device(pdev);
  2289. }
  2290. static int pch_gbe_probe(struct pci_dev *pdev,
  2291. const struct pci_device_id *pci_id)
  2292. {
  2293. struct net_device *netdev;
  2294. struct pch_gbe_adapter *adapter;
  2295. int ret;
  2296. ret = pci_enable_device(pdev);
  2297. if (ret)
  2298. return ret;
  2299. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2300. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2301. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2302. if (ret) {
  2303. ret = pci_set_consistent_dma_mask(pdev,
  2304. DMA_BIT_MASK(32));
  2305. if (ret) {
  2306. dev_err(&pdev->dev, "ERR: No usable DMA "
  2307. "configuration, aborting\n");
  2308. goto err_disable_device;
  2309. }
  2310. }
  2311. }
  2312. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2313. if (ret) {
  2314. dev_err(&pdev->dev,
  2315. "ERR: Can't reserve PCI I/O and memory resources\n");
  2316. goto err_disable_device;
  2317. }
  2318. pci_set_master(pdev);
  2319. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2320. if (!netdev) {
  2321. ret = -ENOMEM;
  2322. goto err_release_pci;
  2323. }
  2324. SET_NETDEV_DEV(netdev, &pdev->dev);
  2325. pci_set_drvdata(pdev, netdev);
  2326. adapter = netdev_priv(netdev);
  2327. adapter->netdev = netdev;
  2328. adapter->pdev = pdev;
  2329. adapter->hw.back = adapter;
  2330. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2331. if (!adapter->hw.reg) {
  2332. ret = -EIO;
  2333. dev_err(&pdev->dev, "Can't ioremap\n");
  2334. goto err_free_netdev;
  2335. }
  2336. #ifdef CONFIG_PCH_PTP
  2337. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2338. PCI_DEVFN(12, 4));
  2339. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2340. pr_err("Bad ptp filter\n");
  2341. return -EINVAL;
  2342. }
  2343. #endif
  2344. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2345. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2346. netif_napi_add(netdev, &adapter->napi,
  2347. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2348. netdev->hw_features = NETIF_F_RXCSUM |
  2349. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2350. netdev->features = netdev->hw_features;
  2351. pch_gbe_set_ethtool_ops(netdev);
  2352. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2353. pch_gbe_mac_reset_hw(&adapter->hw);
  2354. /* setup the private structure */
  2355. ret = pch_gbe_sw_init(adapter);
  2356. if (ret)
  2357. goto err_iounmap;
  2358. /* Initialize PHY */
  2359. ret = pch_gbe_init_phy(adapter);
  2360. if (ret) {
  2361. dev_err(&pdev->dev, "PHY initialize error\n");
  2362. goto err_free_adapter;
  2363. }
  2364. pch_gbe_hal_get_bus_info(&adapter->hw);
  2365. /* Read the MAC address. and store to the private data */
  2366. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2367. if (ret) {
  2368. dev_err(&pdev->dev, "MAC address Read Error\n");
  2369. goto err_free_adapter;
  2370. }
  2371. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2372. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2373. /*
  2374. * If the MAC is invalid (or just missing), display a warning
  2375. * but do not abort setting up the device. pch_gbe_up will
  2376. * prevent the interface from being brought up until a valid MAC
  2377. * is set.
  2378. */
  2379. dev_err(&pdev->dev, "Invalid MAC address, "
  2380. "interface disabled.\n");
  2381. }
  2382. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2383. (unsigned long)adapter);
  2384. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2385. pch_gbe_check_options(adapter);
  2386. /* initialize the wol settings based on the eeprom settings */
  2387. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2388. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2389. /* reset the hardware with the new settings */
  2390. pch_gbe_reset(adapter);
  2391. ret = register_netdev(netdev);
  2392. if (ret)
  2393. goto err_free_adapter;
  2394. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2395. netif_carrier_off(netdev);
  2396. netif_stop_queue(netdev);
  2397. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2398. device_set_wakeup_enable(&pdev->dev, 1);
  2399. return 0;
  2400. err_free_adapter:
  2401. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2402. kfree(adapter->tx_ring);
  2403. kfree(adapter->rx_ring);
  2404. err_iounmap:
  2405. iounmap(adapter->hw.reg);
  2406. err_free_netdev:
  2407. free_netdev(netdev);
  2408. err_release_pci:
  2409. pci_release_regions(pdev);
  2410. err_disable_device:
  2411. pci_disable_device(pdev);
  2412. return ret;
  2413. }
  2414. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2415. {.vendor = PCI_VENDOR_ID_INTEL,
  2416. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2417. .subvendor = PCI_ANY_ID,
  2418. .subdevice = PCI_ANY_ID,
  2419. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2420. .class_mask = (0xFFFF00)
  2421. },
  2422. {.vendor = PCI_VENDOR_ID_ROHM,
  2423. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2424. .subvendor = PCI_ANY_ID,
  2425. .subdevice = PCI_ANY_ID,
  2426. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2427. .class_mask = (0xFFFF00)
  2428. },
  2429. {.vendor = PCI_VENDOR_ID_ROHM,
  2430. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2431. .subvendor = PCI_ANY_ID,
  2432. .subdevice = PCI_ANY_ID,
  2433. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2434. .class_mask = (0xFFFF00)
  2435. },
  2436. /* required last entry */
  2437. {0}
  2438. };
  2439. #ifdef CONFIG_PM
  2440. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2441. .suspend = pch_gbe_suspend,
  2442. .resume = pch_gbe_resume,
  2443. .freeze = pch_gbe_suspend,
  2444. .thaw = pch_gbe_resume,
  2445. .poweroff = pch_gbe_suspend,
  2446. .restore = pch_gbe_resume,
  2447. };
  2448. #endif
  2449. static struct pci_error_handlers pch_gbe_err_handler = {
  2450. .error_detected = pch_gbe_io_error_detected,
  2451. .slot_reset = pch_gbe_io_slot_reset,
  2452. .resume = pch_gbe_io_resume
  2453. };
  2454. static struct pci_driver pch_gbe_driver = {
  2455. .name = KBUILD_MODNAME,
  2456. .id_table = pch_gbe_pcidev_id,
  2457. .probe = pch_gbe_probe,
  2458. .remove = pch_gbe_remove,
  2459. #ifdef CONFIG_PM
  2460. .driver.pm = &pch_gbe_pm_ops,
  2461. #endif
  2462. .shutdown = pch_gbe_shutdown,
  2463. .err_handler = &pch_gbe_err_handler
  2464. };
  2465. static int __init pch_gbe_init_module(void)
  2466. {
  2467. int ret;
  2468. ret = pci_register_driver(&pch_gbe_driver);
  2469. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2470. if (copybreak == 0) {
  2471. pr_info("copybreak disabled\n");
  2472. } else {
  2473. pr_info("copybreak enabled for packets <= %u bytes\n",
  2474. copybreak);
  2475. }
  2476. }
  2477. return ret;
  2478. }
  2479. static void __exit pch_gbe_exit_module(void)
  2480. {
  2481. pci_unregister_driver(&pch_gbe_driver);
  2482. }
  2483. module_init(pch_gbe_init_module);
  2484. module_exit(pch_gbe_exit_module);
  2485. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2486. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2487. MODULE_LICENSE("GPL");
  2488. MODULE_VERSION(DRV_VERSION);
  2489. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2490. module_param(copybreak, uint, 0644);
  2491. MODULE_PARM_DESC(copybreak,
  2492. "Maximum size of packet that is copied to a new buffer on receive");
  2493. /* pch_gbe_main.c */