smpboot.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/trampoline.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. /* State of each CPU */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. /* Store all idle threads, this can be reused instead of creating
  75. * a new thread. Also avoids complicated thread destroy functionality
  76. * for idle threads.
  77. */
  78. #ifdef CONFIG_HOTPLUG_CPU
  79. /*
  80. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  81. * removed after init for !CONFIG_HOTPLUG_CPU.
  82. */
  83. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  84. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  85. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  86. /*
  87. * We need this for trampoline_base protection from concurrent accesses when
  88. * off- and onlining cores wildly.
  89. */
  90. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  91. void cpu_hotplug_driver_lock(void)
  92. {
  93. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  94. }
  95. void cpu_hotplug_driver_unlock(void)
  96. {
  97. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  98. }
  99. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  100. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  101. #else
  102. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  103. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  104. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  105. #endif
  106. /* Number of siblings per CPU package */
  107. int smp_num_siblings = 1;
  108. EXPORT_SYMBOL(smp_num_siblings);
  109. /* Last level cache ID of each logical CPU */
  110. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  111. /* representing HT siblings of each logical CPU */
  112. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  113. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  114. /* representing HT and core siblings of each logical CPU */
  115. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  116. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  117. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. /*
  123. * Report back to the Boot Processor.
  124. * Running on AP.
  125. */
  126. static void __cpuinit smp_callin(void)
  127. {
  128. int cpuid, phys_id;
  129. unsigned long timeout;
  130. /*
  131. * If waken up by an INIT in an 82489DX configuration
  132. * we may get here before an INIT-deassert IPI reaches
  133. * our local APIC. We have to wait for the IPI or we'll
  134. * lock up on an APIC access.
  135. */
  136. if (apic->wait_for_init_deassert)
  137. apic->wait_for_init_deassert(&init_deasserted);
  138. /*
  139. * (This works even if the APIC is not enabled.)
  140. */
  141. phys_id = read_apic_id();
  142. cpuid = smp_processor_id();
  143. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  144. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  145. phys_id, cpuid);
  146. }
  147. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  148. /*
  149. * STARTUP IPIs are fragile beasts as they might sometimes
  150. * trigger some glue motherboard logic. Complete APIC bus
  151. * silence for 1 second, this overestimates the time the
  152. * boot CPU is spending to send the up to 2 STARTUP IPIs
  153. * by a factor of two. This should be enough.
  154. */
  155. /*
  156. * Waiting 2s total for startup (udelay is not yet working)
  157. */
  158. timeout = jiffies + 2*HZ;
  159. while (time_before(jiffies, timeout)) {
  160. /*
  161. * Has the boot CPU finished it's STARTUP sequence?
  162. */
  163. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  164. break;
  165. cpu_relax();
  166. }
  167. if (!time_before(jiffies, timeout)) {
  168. panic("%s: CPU%d started up but did not get a callout!\n",
  169. __func__, cpuid);
  170. }
  171. /*
  172. * the boot CPU has finished the init stage and is spinning
  173. * on callin_map until we finish. We are free to set up this
  174. * CPU, first the APIC. (this is probably redundant on most
  175. * boards)
  176. */
  177. pr_debug("CALLIN, before setup_local_APIC().\n");
  178. if (apic->smp_callin_clear_local_apic)
  179. apic->smp_callin_clear_local_apic();
  180. setup_local_APIC();
  181. end_local_APIC_setup();
  182. /*
  183. * Need to setup vector mappings before we enable interrupts.
  184. */
  185. setup_vector_irq(smp_processor_id());
  186. /*
  187. * Save our processor parameters. Note: this information
  188. * is needed for clock calibration.
  189. */
  190. smp_store_cpu_info(cpuid);
  191. /*
  192. * Get our bogomips.
  193. * Update loops_per_jiffy in cpu_data. Previous call to
  194. * smp_store_cpu_info() stored a value that is close but not as
  195. * accurate as the value just calculated.
  196. *
  197. * Need to enable IRQs because it can take longer and then
  198. * the NMI watchdog might kill us.
  199. */
  200. local_irq_enable();
  201. calibrate_delay();
  202. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  203. local_irq_disable();
  204. pr_debug("Stack at about %p\n", &cpuid);
  205. /*
  206. * This must be done before setting cpu_online_mask
  207. * or calling notify_cpu_starting.
  208. */
  209. set_cpu_sibling_map(raw_smp_processor_id());
  210. wmb();
  211. notify_cpu_starting(cpuid);
  212. /*
  213. * Allow the master to continue.
  214. */
  215. cpumask_set_cpu(cpuid, cpu_callin_mask);
  216. }
  217. /*
  218. * Activate a secondary processor.
  219. */
  220. notrace static void __cpuinit start_secondary(void *unused)
  221. {
  222. /*
  223. * Don't put *anything* before cpu_init(), SMP booting is too
  224. * fragile that we want to limit the things done here to the
  225. * most necessary things.
  226. */
  227. cpu_init();
  228. preempt_disable();
  229. smp_callin();
  230. #ifdef CONFIG_X86_32
  231. /* switch away from the initial page table */
  232. load_cr3(swapper_pg_dir);
  233. __flush_tlb_all();
  234. #endif
  235. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  236. barrier();
  237. /*
  238. * Check TSC synchronization with the BP:
  239. */
  240. check_tsc_sync_target();
  241. /*
  242. * We need to hold call_lock, so there is no inconsistency
  243. * between the time smp_call_function() determines number of
  244. * IPI recipients, and the time when the determination is made
  245. * for which cpus receive the IPI. Holding this
  246. * lock helps us to not include this cpu in a currently in progress
  247. * smp_call_function().
  248. *
  249. * We need to hold vector_lock so there the set of online cpus
  250. * does not change while we are assigning vectors to cpus. Holding
  251. * this lock ensures we don't half assign or remove an irq from a cpu.
  252. */
  253. ipi_call_lock();
  254. lock_vector_lock();
  255. set_cpu_online(smp_processor_id(), true);
  256. unlock_vector_lock();
  257. ipi_call_unlock();
  258. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  259. x86_platform.nmi_init();
  260. /*
  261. * Wait until the cpu which brought this one up marked it
  262. * online before enabling interrupts. If we don't do that then
  263. * we can end up waking up the softirq thread before this cpu
  264. * reached the active state, which makes the scheduler unhappy
  265. * and schedule the softirq thread on the wrong cpu. This is
  266. * only observable with forced threaded interrupts, but in
  267. * theory it could also happen w/o them. It's just way harder
  268. * to achieve.
  269. */
  270. while (!cpumask_test_cpu(smp_processor_id(), cpu_active_mask))
  271. cpu_relax();
  272. /* enable local interrupts */
  273. local_irq_enable();
  274. /* to prevent fake stack check failure in clock setup */
  275. boot_init_stack_canary();
  276. x86_cpuinit.setup_percpu_clockev();
  277. wmb();
  278. cpu_idle();
  279. }
  280. /*
  281. * The bootstrap kernel entry code has set these up. Save them for
  282. * a given CPU
  283. */
  284. void __cpuinit smp_store_cpu_info(int id)
  285. {
  286. struct cpuinfo_x86 *c = &cpu_data(id);
  287. *c = boot_cpu_data;
  288. c->cpu_index = id;
  289. if (id != 0)
  290. identify_secondary_cpu(c);
  291. }
  292. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  293. {
  294. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  295. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  296. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  297. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  298. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  299. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  300. }
  301. void __cpuinit set_cpu_sibling_map(int cpu)
  302. {
  303. int i;
  304. struct cpuinfo_x86 *c = &cpu_data(cpu);
  305. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  306. if (smp_num_siblings > 1) {
  307. for_each_cpu(i, cpu_sibling_setup_mask) {
  308. struct cpuinfo_x86 *o = &cpu_data(i);
  309. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  310. if (c->phys_proc_id == o->phys_proc_id &&
  311. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  312. c->compute_unit_id == o->compute_unit_id)
  313. link_thread_siblings(cpu, i);
  314. } else if (c->phys_proc_id == o->phys_proc_id &&
  315. c->cpu_core_id == o->cpu_core_id) {
  316. link_thread_siblings(cpu, i);
  317. }
  318. }
  319. } else {
  320. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  321. }
  322. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  323. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  324. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  325. c->booted_cores = 1;
  326. return;
  327. }
  328. for_each_cpu(i, cpu_sibling_setup_mask) {
  329. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  330. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  331. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  332. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  333. }
  334. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  335. cpumask_set_cpu(i, cpu_core_mask(cpu));
  336. cpumask_set_cpu(cpu, cpu_core_mask(i));
  337. /*
  338. * Does this new cpu bringup a new core?
  339. */
  340. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  341. /*
  342. * for each core in package, increment
  343. * the booted_cores for this new cpu
  344. */
  345. if (cpumask_first(cpu_sibling_mask(i)) == i)
  346. c->booted_cores++;
  347. /*
  348. * increment the core count for all
  349. * the other cpus in this package
  350. */
  351. if (i != cpu)
  352. cpu_data(i).booted_cores++;
  353. } else if (i != cpu && !c->booted_cores)
  354. c->booted_cores = cpu_data(i).booted_cores;
  355. }
  356. }
  357. }
  358. /* maps the cpu to the sched domain representing multi-core */
  359. const struct cpumask *cpu_coregroup_mask(int cpu)
  360. {
  361. struct cpuinfo_x86 *c = &cpu_data(cpu);
  362. /*
  363. * For perf, we return last level cache shared map.
  364. * And for power savings, we return cpu_core_map
  365. */
  366. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  367. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  368. return cpu_core_mask(cpu);
  369. else
  370. return cpu_llc_shared_mask(cpu);
  371. }
  372. static void impress_friends(void)
  373. {
  374. int cpu;
  375. unsigned long bogosum = 0;
  376. /*
  377. * Allow the user to impress friends.
  378. */
  379. pr_debug("Before bogomips.\n");
  380. for_each_possible_cpu(cpu)
  381. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  382. bogosum += cpu_data(cpu).loops_per_jiffy;
  383. printk(KERN_INFO
  384. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  385. num_online_cpus(),
  386. bogosum/(500000/HZ),
  387. (bogosum/(5000/HZ))%100);
  388. pr_debug("Before bogocount - setting activated=1.\n");
  389. }
  390. void __inquire_remote_apic(int apicid)
  391. {
  392. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  393. const char * const names[] = { "ID", "VERSION", "SPIV" };
  394. int timeout;
  395. u32 status;
  396. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  397. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  398. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  399. /*
  400. * Wait for idle.
  401. */
  402. status = safe_apic_wait_icr_idle();
  403. if (status)
  404. printk(KERN_CONT
  405. "a previous APIC delivery may have failed\n");
  406. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  407. timeout = 0;
  408. do {
  409. udelay(100);
  410. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  411. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  412. switch (status) {
  413. case APIC_ICR_RR_VALID:
  414. status = apic_read(APIC_RRR);
  415. printk(KERN_CONT "%08x\n", status);
  416. break;
  417. default:
  418. printk(KERN_CONT "failed\n");
  419. }
  420. }
  421. }
  422. /*
  423. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  424. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  425. * won't ... remember to clear down the APIC, etc later.
  426. */
  427. int __cpuinit
  428. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  429. {
  430. unsigned long send_status, accept_status = 0;
  431. int maxlvt;
  432. /* Target chip */
  433. /* Boot on the stack */
  434. /* Kick the second */
  435. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  436. pr_debug("Waiting for send to finish...\n");
  437. send_status = safe_apic_wait_icr_idle();
  438. /*
  439. * Give the other CPU some time to accept the IPI.
  440. */
  441. udelay(200);
  442. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  443. maxlvt = lapic_get_maxlvt();
  444. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  445. apic_write(APIC_ESR, 0);
  446. accept_status = (apic_read(APIC_ESR) & 0xEF);
  447. }
  448. pr_debug("NMI sent.\n");
  449. if (send_status)
  450. printk(KERN_ERR "APIC never delivered???\n");
  451. if (accept_status)
  452. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  453. return (send_status | accept_status);
  454. }
  455. static int __cpuinit
  456. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  457. {
  458. unsigned long send_status, accept_status = 0;
  459. int maxlvt, num_starts, j;
  460. maxlvt = lapic_get_maxlvt();
  461. /*
  462. * Be paranoid about clearing APIC errors.
  463. */
  464. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  465. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  466. apic_write(APIC_ESR, 0);
  467. apic_read(APIC_ESR);
  468. }
  469. pr_debug("Asserting INIT.\n");
  470. /*
  471. * Turn INIT on target chip
  472. */
  473. /*
  474. * Send IPI
  475. */
  476. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  477. phys_apicid);
  478. pr_debug("Waiting for send to finish...\n");
  479. send_status = safe_apic_wait_icr_idle();
  480. mdelay(10);
  481. pr_debug("Deasserting INIT.\n");
  482. /* Target chip */
  483. /* Send IPI */
  484. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  485. pr_debug("Waiting for send to finish...\n");
  486. send_status = safe_apic_wait_icr_idle();
  487. mb();
  488. atomic_set(&init_deasserted, 1);
  489. /*
  490. * Should we send STARTUP IPIs ?
  491. *
  492. * Determine this based on the APIC version.
  493. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  494. */
  495. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  496. num_starts = 2;
  497. else
  498. num_starts = 0;
  499. /*
  500. * Paravirt / VMI wants a startup IPI hook here to set up the
  501. * target processor state.
  502. */
  503. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  504. stack_start);
  505. /*
  506. * Run STARTUP IPI loop.
  507. */
  508. pr_debug("#startup loops: %d.\n", num_starts);
  509. for (j = 1; j <= num_starts; j++) {
  510. pr_debug("Sending STARTUP #%d.\n", j);
  511. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  512. apic_write(APIC_ESR, 0);
  513. apic_read(APIC_ESR);
  514. pr_debug("After apic_write.\n");
  515. /*
  516. * STARTUP IPI
  517. */
  518. /* Target chip */
  519. /* Boot on the stack */
  520. /* Kick the second */
  521. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  522. phys_apicid);
  523. /*
  524. * Give the other CPU some time to accept the IPI.
  525. */
  526. udelay(300);
  527. pr_debug("Startup point 1.\n");
  528. pr_debug("Waiting for send to finish...\n");
  529. send_status = safe_apic_wait_icr_idle();
  530. /*
  531. * Give the other CPU some time to accept the IPI.
  532. */
  533. udelay(200);
  534. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  535. apic_write(APIC_ESR, 0);
  536. accept_status = (apic_read(APIC_ESR) & 0xEF);
  537. if (send_status || accept_status)
  538. break;
  539. }
  540. pr_debug("After Startup.\n");
  541. if (send_status)
  542. printk(KERN_ERR "APIC never delivered???\n");
  543. if (accept_status)
  544. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  545. return (send_status | accept_status);
  546. }
  547. struct create_idle {
  548. struct work_struct work;
  549. struct task_struct *idle;
  550. struct completion done;
  551. int cpu;
  552. };
  553. static void __cpuinit do_fork_idle(struct work_struct *work)
  554. {
  555. struct create_idle *c_idle =
  556. container_of(work, struct create_idle, work);
  557. c_idle->idle = fork_idle(c_idle->cpu);
  558. complete(&c_idle->done);
  559. }
  560. /* reduce the number of lines printed when booting a large cpu count system */
  561. static void __cpuinit announce_cpu(int cpu, int apicid)
  562. {
  563. static int current_node = -1;
  564. int node = early_cpu_to_node(cpu);
  565. if (system_state == SYSTEM_BOOTING) {
  566. if (node != current_node) {
  567. if (current_node > (-1))
  568. pr_cont(" Ok.\n");
  569. current_node = node;
  570. pr_info("Booting Node %3d, Processors ", node);
  571. }
  572. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  573. return;
  574. } else
  575. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  576. node, cpu, apicid);
  577. }
  578. /*
  579. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  580. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  581. * Returns zero if CPU booted OK, else error code from
  582. * ->wakeup_secondary_cpu.
  583. */
  584. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  585. {
  586. unsigned long boot_error = 0;
  587. unsigned long start_ip;
  588. int timeout;
  589. struct create_idle c_idle = {
  590. .cpu = cpu,
  591. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  592. };
  593. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  594. alternatives_smp_switch(1);
  595. c_idle.idle = get_idle_for_cpu(cpu);
  596. /*
  597. * We can't use kernel_thread since we must avoid to
  598. * reschedule the child.
  599. */
  600. if (c_idle.idle) {
  601. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  602. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  603. init_idle(c_idle.idle, cpu);
  604. goto do_rest;
  605. }
  606. schedule_work(&c_idle.work);
  607. wait_for_completion(&c_idle.done);
  608. if (IS_ERR(c_idle.idle)) {
  609. printk("failed fork for CPU %d\n", cpu);
  610. destroy_work_on_stack(&c_idle.work);
  611. return PTR_ERR(c_idle.idle);
  612. }
  613. set_idle_for_cpu(cpu, c_idle.idle);
  614. do_rest:
  615. per_cpu(current_task, cpu) = c_idle.idle;
  616. #ifdef CONFIG_X86_32
  617. /* Stack for startup_32 can be just as for start_secondary onwards */
  618. irq_ctx_init(cpu);
  619. #else
  620. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  621. initial_gs = per_cpu_offset(cpu);
  622. per_cpu(kernel_stack, cpu) =
  623. (unsigned long)task_stack_page(c_idle.idle) -
  624. KERNEL_STACK_OFFSET + THREAD_SIZE;
  625. #endif
  626. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  627. initial_code = (unsigned long)start_secondary;
  628. stack_start = c_idle.idle->thread.sp;
  629. /* start_ip had better be page-aligned! */
  630. start_ip = trampoline_address();
  631. /* So we see what's up */
  632. announce_cpu(cpu, apicid);
  633. /*
  634. * This grunge runs the startup process for
  635. * the targeted processor.
  636. */
  637. printk(KERN_DEBUG "smpboot cpu %d: start_ip = %lx\n", cpu, start_ip);
  638. atomic_set(&init_deasserted, 0);
  639. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  640. pr_debug("Setting warm reset code and vector.\n");
  641. smpboot_setup_warm_reset_vector(start_ip);
  642. /*
  643. * Be paranoid about clearing APIC errors.
  644. */
  645. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  646. apic_write(APIC_ESR, 0);
  647. apic_read(APIC_ESR);
  648. }
  649. }
  650. /*
  651. * Kick the secondary CPU. Use the method in the APIC driver
  652. * if it's defined - or use an INIT boot APIC message otherwise:
  653. */
  654. if (apic->wakeup_secondary_cpu)
  655. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  656. else
  657. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  658. if (!boot_error) {
  659. /*
  660. * allow APs to start initializing.
  661. */
  662. pr_debug("Before Callout %d.\n", cpu);
  663. cpumask_set_cpu(cpu, cpu_callout_mask);
  664. pr_debug("After Callout %d.\n", cpu);
  665. /*
  666. * Wait 5s total for a response
  667. */
  668. for (timeout = 0; timeout < 50000; timeout++) {
  669. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  670. break; /* It has booted */
  671. udelay(100);
  672. /*
  673. * Allow other tasks to run while we wait for the
  674. * AP to come online. This also gives a chance
  675. * for the MTRR work(triggered by the AP coming online)
  676. * to be completed in the stop machine context.
  677. */
  678. schedule();
  679. }
  680. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  681. pr_debug("CPU%d: has booted.\n", cpu);
  682. else {
  683. boot_error = 1;
  684. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  685. == 0xA5A5A5A5)
  686. /* trampoline started but...? */
  687. pr_err("CPU%d: Stuck ??\n", cpu);
  688. else
  689. /* trampoline code not run */
  690. pr_err("CPU%d: Not responding.\n", cpu);
  691. if (apic->inquire_remote_apic)
  692. apic->inquire_remote_apic(apicid);
  693. }
  694. }
  695. if (boot_error) {
  696. /* Try to put things back the way they were before ... */
  697. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  698. /* was set by do_boot_cpu() */
  699. cpumask_clear_cpu(cpu, cpu_callout_mask);
  700. /* was set by cpu_init() */
  701. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  702. set_cpu_present(cpu, false);
  703. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  704. }
  705. /* mark "stuck" area as not stuck */
  706. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  707. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  708. /*
  709. * Cleanup possible dangling ends...
  710. */
  711. smpboot_restore_warm_reset_vector();
  712. }
  713. destroy_work_on_stack(&c_idle.work);
  714. return boot_error;
  715. }
  716. int __cpuinit native_cpu_up(unsigned int cpu)
  717. {
  718. int apicid = apic->cpu_present_to_apicid(cpu);
  719. unsigned long flags;
  720. int err;
  721. WARN_ON(irqs_disabled());
  722. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  723. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  724. !physid_isset(apicid, phys_cpu_present_map) ||
  725. (!x2apic_mode && apicid >= 255)) {
  726. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  727. return -EINVAL;
  728. }
  729. /*
  730. * Already booted CPU?
  731. */
  732. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  733. pr_debug("do_boot_cpu %d Already started\n", cpu);
  734. return -ENOSYS;
  735. }
  736. /*
  737. * Save current MTRR state in case it was changed since early boot
  738. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  739. */
  740. mtrr_save_state();
  741. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  742. err = do_boot_cpu(apicid, cpu);
  743. if (err) {
  744. pr_debug("do_boot_cpu failed %d\n", err);
  745. return -EIO;
  746. }
  747. /*
  748. * Check TSC synchronization with the AP (keep irqs disabled
  749. * while doing so):
  750. */
  751. local_irq_save(flags);
  752. check_tsc_sync_source(cpu);
  753. local_irq_restore(flags);
  754. while (!cpu_online(cpu)) {
  755. cpu_relax();
  756. touch_nmi_watchdog();
  757. }
  758. return 0;
  759. }
  760. /**
  761. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  762. */
  763. void arch_disable_smp_support(void)
  764. {
  765. disable_ioapic_support();
  766. }
  767. /*
  768. * Fall back to non SMP mode after errors.
  769. *
  770. * RED-PEN audit/test this more. I bet there is more state messed up here.
  771. */
  772. static __init void disable_smp(void)
  773. {
  774. init_cpu_present(cpumask_of(0));
  775. init_cpu_possible(cpumask_of(0));
  776. smpboot_clear_io_apic_irqs();
  777. if (smp_found_config)
  778. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  779. else
  780. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  781. cpumask_set_cpu(0, cpu_sibling_mask(0));
  782. cpumask_set_cpu(0, cpu_core_mask(0));
  783. }
  784. /*
  785. * Various sanity checks.
  786. */
  787. static int __init smp_sanity_check(unsigned max_cpus)
  788. {
  789. preempt_disable();
  790. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  791. if (def_to_bigsmp && nr_cpu_ids > 8) {
  792. unsigned int cpu;
  793. unsigned nr;
  794. printk(KERN_WARNING
  795. "More than 8 CPUs detected - skipping them.\n"
  796. "Use CONFIG_X86_BIGSMP.\n");
  797. nr = 0;
  798. for_each_present_cpu(cpu) {
  799. if (nr >= 8)
  800. set_cpu_present(cpu, false);
  801. nr++;
  802. }
  803. nr = 0;
  804. for_each_possible_cpu(cpu) {
  805. if (nr >= 8)
  806. set_cpu_possible(cpu, false);
  807. nr++;
  808. }
  809. nr_cpu_ids = 8;
  810. }
  811. #endif
  812. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  813. printk(KERN_WARNING
  814. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  815. hard_smp_processor_id());
  816. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  817. }
  818. /*
  819. * If we couldn't find an SMP configuration at boot time,
  820. * get out of here now!
  821. */
  822. if (!smp_found_config && !acpi_lapic) {
  823. preempt_enable();
  824. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  825. disable_smp();
  826. if (APIC_init_uniprocessor())
  827. printk(KERN_NOTICE "Local APIC not detected."
  828. " Using dummy APIC emulation.\n");
  829. return -1;
  830. }
  831. /*
  832. * Should not be necessary because the MP table should list the boot
  833. * CPU too, but we do it for the sake of robustness anyway.
  834. */
  835. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  836. printk(KERN_NOTICE
  837. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  838. boot_cpu_physical_apicid);
  839. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  840. }
  841. preempt_enable();
  842. /*
  843. * If we couldn't find a local APIC, then get out of here now!
  844. */
  845. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  846. !cpu_has_apic) {
  847. if (!disable_apic) {
  848. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  849. boot_cpu_physical_apicid);
  850. pr_err("... forcing use of dummy APIC emulation."
  851. "(tell your hw vendor)\n");
  852. }
  853. smpboot_clear_io_apic();
  854. disable_ioapic_support();
  855. return -1;
  856. }
  857. verify_local_APIC();
  858. /*
  859. * If SMP should be disabled, then really disable it!
  860. */
  861. if (!max_cpus) {
  862. printk(KERN_INFO "SMP mode deactivated.\n");
  863. smpboot_clear_io_apic();
  864. connect_bsp_APIC();
  865. setup_local_APIC();
  866. bsp_end_local_APIC_setup();
  867. return -1;
  868. }
  869. return 0;
  870. }
  871. static void __init smp_cpu_index_default(void)
  872. {
  873. int i;
  874. struct cpuinfo_x86 *c;
  875. for_each_possible_cpu(i) {
  876. c = &cpu_data(i);
  877. /* mark all to hotplug */
  878. c->cpu_index = nr_cpu_ids;
  879. }
  880. }
  881. /*
  882. * Prepare for SMP bootup. The MP table or ACPI has been read
  883. * earlier. Just do some sanity checking here and enable APIC mode.
  884. */
  885. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  886. {
  887. unsigned int i;
  888. preempt_disable();
  889. smp_cpu_index_default();
  890. /*
  891. * Setup boot CPU information
  892. */
  893. smp_store_cpu_info(0); /* Final full version of the data */
  894. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  895. mb();
  896. current_thread_info()->cpu = 0; /* needed? */
  897. for_each_possible_cpu(i) {
  898. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  899. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  900. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  901. }
  902. set_cpu_sibling_map(0);
  903. if (smp_sanity_check(max_cpus) < 0) {
  904. printk(KERN_INFO "SMP disabled\n");
  905. disable_smp();
  906. goto out;
  907. }
  908. default_setup_apic_routing();
  909. preempt_disable();
  910. if (read_apic_id() != boot_cpu_physical_apicid) {
  911. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  912. read_apic_id(), boot_cpu_physical_apicid);
  913. /* Or can we switch back to PIC here? */
  914. }
  915. preempt_enable();
  916. connect_bsp_APIC();
  917. /*
  918. * Switch from PIC to APIC mode.
  919. */
  920. setup_local_APIC();
  921. /*
  922. * Enable IO APIC before setting up error vector
  923. */
  924. if (!skip_ioapic_setup && nr_ioapics)
  925. enable_IO_APIC();
  926. bsp_end_local_APIC_setup();
  927. if (apic->setup_portio_remap)
  928. apic->setup_portio_remap();
  929. smpboot_setup_io_apic();
  930. /*
  931. * Set up local APIC timer on boot CPU.
  932. */
  933. printk(KERN_INFO "CPU%d: ", 0);
  934. print_cpu_info(&cpu_data(0));
  935. x86_init.timers.setup_percpu_clockev();
  936. if (is_uv_system())
  937. uv_system_init();
  938. set_mtrr_aps_delayed_init();
  939. out:
  940. preempt_enable();
  941. }
  942. void arch_disable_nonboot_cpus_begin(void)
  943. {
  944. /*
  945. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  946. * In the suspend path, we will be back in the SMP mode shortly anyways.
  947. */
  948. skip_smp_alternatives = true;
  949. }
  950. void arch_disable_nonboot_cpus_end(void)
  951. {
  952. skip_smp_alternatives = false;
  953. }
  954. void arch_enable_nonboot_cpus_begin(void)
  955. {
  956. set_mtrr_aps_delayed_init();
  957. }
  958. void arch_enable_nonboot_cpus_end(void)
  959. {
  960. mtrr_aps_init();
  961. }
  962. /*
  963. * Early setup to make printk work.
  964. */
  965. void __init native_smp_prepare_boot_cpu(void)
  966. {
  967. int me = smp_processor_id();
  968. switch_to_new_gdt(me);
  969. /* already set me in cpu_online_mask in boot_cpu_init() */
  970. cpumask_set_cpu(me, cpu_callout_mask);
  971. per_cpu(cpu_state, me) = CPU_ONLINE;
  972. }
  973. void __init native_smp_cpus_done(unsigned int max_cpus)
  974. {
  975. pr_debug("Boot done.\n");
  976. nmi_selftest();
  977. impress_friends();
  978. #ifdef CONFIG_X86_IO_APIC
  979. setup_ioapic_dest();
  980. #endif
  981. mtrr_aps_init();
  982. }
  983. static int __initdata setup_possible_cpus = -1;
  984. static int __init _setup_possible_cpus(char *str)
  985. {
  986. get_option(&str, &setup_possible_cpus);
  987. return 0;
  988. }
  989. early_param("possible_cpus", _setup_possible_cpus);
  990. /*
  991. * cpu_possible_mask should be static, it cannot change as cpu's
  992. * are onlined, or offlined. The reason is per-cpu data-structures
  993. * are allocated by some modules at init time, and dont expect to
  994. * do this dynamically on cpu arrival/departure.
  995. * cpu_present_mask on the other hand can change dynamically.
  996. * In case when cpu_hotplug is not compiled, then we resort to current
  997. * behaviour, which is cpu_possible == cpu_present.
  998. * - Ashok Raj
  999. *
  1000. * Three ways to find out the number of additional hotplug CPUs:
  1001. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1002. * - The user can overwrite it with possible_cpus=NUM
  1003. * - Otherwise don't reserve additional CPUs.
  1004. * We do this because additional CPUs waste a lot of memory.
  1005. * -AK
  1006. */
  1007. __init void prefill_possible_map(void)
  1008. {
  1009. int i, possible;
  1010. /* no processor from mptable or madt */
  1011. if (!num_processors)
  1012. num_processors = 1;
  1013. i = setup_max_cpus ?: 1;
  1014. if (setup_possible_cpus == -1) {
  1015. possible = num_processors;
  1016. #ifdef CONFIG_HOTPLUG_CPU
  1017. if (setup_max_cpus)
  1018. possible += disabled_cpus;
  1019. #else
  1020. if (possible > i)
  1021. possible = i;
  1022. #endif
  1023. } else
  1024. possible = setup_possible_cpus;
  1025. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1026. /* nr_cpu_ids could be reduced via nr_cpus= */
  1027. if (possible > nr_cpu_ids) {
  1028. printk(KERN_WARNING
  1029. "%d Processors exceeds NR_CPUS limit of %d\n",
  1030. possible, nr_cpu_ids);
  1031. possible = nr_cpu_ids;
  1032. }
  1033. #ifdef CONFIG_HOTPLUG_CPU
  1034. if (!setup_max_cpus)
  1035. #endif
  1036. if (possible > i) {
  1037. printk(KERN_WARNING
  1038. "%d Processors exceeds max_cpus limit of %u\n",
  1039. possible, setup_max_cpus);
  1040. possible = i;
  1041. }
  1042. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1043. possible, max_t(int, possible - num_processors, 0));
  1044. for (i = 0; i < possible; i++)
  1045. set_cpu_possible(i, true);
  1046. for (; i < NR_CPUS; i++)
  1047. set_cpu_possible(i, false);
  1048. nr_cpu_ids = possible;
  1049. }
  1050. #ifdef CONFIG_HOTPLUG_CPU
  1051. static void remove_siblinginfo(int cpu)
  1052. {
  1053. int sibling;
  1054. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1055. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1056. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1057. /*/
  1058. * last thread sibling in this cpu core going down
  1059. */
  1060. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1061. cpu_data(sibling).booted_cores--;
  1062. }
  1063. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1064. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1065. cpumask_clear(cpu_sibling_mask(cpu));
  1066. cpumask_clear(cpu_core_mask(cpu));
  1067. c->phys_proc_id = 0;
  1068. c->cpu_core_id = 0;
  1069. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1070. }
  1071. static void __ref remove_cpu_from_maps(int cpu)
  1072. {
  1073. set_cpu_online(cpu, false);
  1074. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1075. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1076. /* was set by cpu_init() */
  1077. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1078. numa_remove_cpu(cpu);
  1079. }
  1080. void cpu_disable_common(void)
  1081. {
  1082. int cpu = smp_processor_id();
  1083. remove_siblinginfo(cpu);
  1084. /* It's now safe to remove this processor from the online map */
  1085. lock_vector_lock();
  1086. remove_cpu_from_maps(cpu);
  1087. unlock_vector_lock();
  1088. fixup_irqs();
  1089. }
  1090. int native_cpu_disable(void)
  1091. {
  1092. int cpu = smp_processor_id();
  1093. /*
  1094. * Perhaps use cpufreq to drop frequency, but that could go
  1095. * into generic code.
  1096. *
  1097. * We won't take down the boot processor on i386 due to some
  1098. * interrupts only being able to be serviced by the BSP.
  1099. * Especially so if we're not using an IOAPIC -zwane
  1100. */
  1101. if (cpu == 0)
  1102. return -EBUSY;
  1103. clear_local_APIC();
  1104. cpu_disable_common();
  1105. return 0;
  1106. }
  1107. void native_cpu_die(unsigned int cpu)
  1108. {
  1109. /* We don't do anything here: idle task is faking death itself. */
  1110. unsigned int i;
  1111. for (i = 0; i < 10; i++) {
  1112. /* They ack this in play_dead by setting CPU_DEAD */
  1113. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1114. if (system_state == SYSTEM_RUNNING)
  1115. pr_info("CPU %u is now offline\n", cpu);
  1116. if (1 == num_online_cpus())
  1117. alternatives_smp_switch(0);
  1118. return;
  1119. }
  1120. msleep(100);
  1121. }
  1122. pr_err("CPU %u didn't die...\n", cpu);
  1123. }
  1124. void play_dead_common(void)
  1125. {
  1126. idle_task_exit();
  1127. reset_lazy_tlbstate();
  1128. amd_e400_remove_cpu(raw_smp_processor_id());
  1129. mb();
  1130. /* Ack it */
  1131. __this_cpu_write(cpu_state, CPU_DEAD);
  1132. /*
  1133. * With physical CPU hotplug, we should halt the cpu
  1134. */
  1135. local_irq_disable();
  1136. }
  1137. /*
  1138. * We need to flush the caches before going to sleep, lest we have
  1139. * dirty data in our caches when we come back up.
  1140. */
  1141. static inline void mwait_play_dead(void)
  1142. {
  1143. unsigned int eax, ebx, ecx, edx;
  1144. unsigned int highest_cstate = 0;
  1145. unsigned int highest_subcstate = 0;
  1146. int i;
  1147. void *mwait_ptr;
  1148. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1149. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1150. return;
  1151. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1152. return;
  1153. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1154. return;
  1155. eax = CPUID_MWAIT_LEAF;
  1156. ecx = 0;
  1157. native_cpuid(&eax, &ebx, &ecx, &edx);
  1158. /*
  1159. * eax will be 0 if EDX enumeration is not valid.
  1160. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1161. */
  1162. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1163. eax = 0;
  1164. } else {
  1165. edx >>= MWAIT_SUBSTATE_SIZE;
  1166. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1167. if (edx & MWAIT_SUBSTATE_MASK) {
  1168. highest_cstate = i;
  1169. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1170. }
  1171. }
  1172. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1173. (highest_subcstate - 1);
  1174. }
  1175. /*
  1176. * This should be a memory location in a cache line which is
  1177. * unlikely to be touched by other processors. The actual
  1178. * content is immaterial as it is not actually modified in any way.
  1179. */
  1180. mwait_ptr = &current_thread_info()->flags;
  1181. wbinvd();
  1182. while (1) {
  1183. /*
  1184. * The CLFLUSH is a workaround for erratum AAI65 for
  1185. * the Xeon 7400 series. It's not clear it is actually
  1186. * needed, but it should be harmless in either case.
  1187. * The WBINVD is insufficient due to the spurious-wakeup
  1188. * case where we return around the loop.
  1189. */
  1190. clflush(mwait_ptr);
  1191. __monitor(mwait_ptr, 0, 0);
  1192. mb();
  1193. __mwait(eax, 0);
  1194. }
  1195. }
  1196. static inline void hlt_play_dead(void)
  1197. {
  1198. if (__this_cpu_read(cpu_info.x86) >= 4)
  1199. wbinvd();
  1200. while (1) {
  1201. native_halt();
  1202. }
  1203. }
  1204. void native_play_dead(void)
  1205. {
  1206. play_dead_common();
  1207. tboot_shutdown(TB_SHUTDOWN_WFS);
  1208. mwait_play_dead(); /* Only returns on failure */
  1209. if (cpuidle_play_dead())
  1210. hlt_play_dead();
  1211. }
  1212. #else /* ... !CONFIG_HOTPLUG_CPU */
  1213. int native_cpu_disable(void)
  1214. {
  1215. return -ENOSYS;
  1216. }
  1217. void native_cpu_die(unsigned int cpu)
  1218. {
  1219. /* We said "no" in __cpu_disable */
  1220. BUG();
  1221. }
  1222. void native_play_dead(void)
  1223. {
  1224. BUG();
  1225. }
  1226. #endif