tc86c001.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * drivers/ide/pci/tc86c001.c Version 1.00 Dec 12, 2006
  3. *
  4. * Copyright (C) 2002 Toshiba Corporation
  5. * Copyright (C) 2005-2006 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/types.h>
  12. #include <linux/pci.h>
  13. #include <linux/ide.h>
  14. static int tc86c001_tune_chipset(ide_drive_t *drive, const u8 speed)
  15. {
  16. ide_hwif_t *hwif = HWIF(drive);
  17. unsigned long scr_port = hwif->config_data + (drive->dn ? 0x02 : 0x00);
  18. u16 mode, scr = hwif->INW(scr_port);
  19. switch (speed) {
  20. case XFER_UDMA_4: mode = 0x00c0; break;
  21. case XFER_UDMA_3: mode = 0x00b0; break;
  22. case XFER_UDMA_2: mode = 0x00a0; break;
  23. case XFER_UDMA_1: mode = 0x0090; break;
  24. case XFER_UDMA_0: mode = 0x0080; break;
  25. case XFER_MW_DMA_2: mode = 0x0070; break;
  26. case XFER_MW_DMA_1: mode = 0x0060; break;
  27. case XFER_MW_DMA_0: mode = 0x0050; break;
  28. case XFER_PIO_4: mode = 0x0400; break;
  29. case XFER_PIO_3: mode = 0x0300; break;
  30. case XFER_PIO_2: mode = 0x0200; break;
  31. case XFER_PIO_1: mode = 0x0100; break;
  32. case XFER_PIO_0:
  33. default: mode = 0x0000; break;
  34. }
  35. scr &= (speed < XFER_MW_DMA_0) ? 0xf8ff : 0xff0f;
  36. scr |= mode;
  37. outw(scr, scr_port);
  38. return ide_config_drive_speed(drive, speed);
  39. }
  40. static void tc86c001_set_pio_mode(ide_drive_t *drive, const u8 pio)
  41. {
  42. (void) tc86c001_tune_chipset(drive, XFER_PIO_0 + pio);
  43. }
  44. /*
  45. * HACKITY HACK
  46. *
  47. * This is a workaround for the limitation 5 of the TC86C001 IDE controller:
  48. * if a DMA transfer terminates prematurely, the controller leaves the device's
  49. * interrupt request (INTRQ) pending and does not generate a PCI interrupt (or
  50. * set the interrupt bit in the DMA status register), thus no PCI interrupt
  51. * will occur until a DMA transfer has been successfully completed.
  52. *
  53. * We work around this by initiating dummy, zero-length DMA transfer on
  54. * a DMA timeout expiration. I found no better way to do this with the current
  55. * IDE core than to temporarily replace a higher level driver's timer expiry
  56. * handler with our own backing up to that handler in case our recovery fails.
  57. */
  58. static int tc86c001_timer_expiry(ide_drive_t *drive)
  59. {
  60. ide_hwif_t *hwif = HWIF(drive);
  61. ide_expiry_t *expiry = ide_get_hwifdata(hwif);
  62. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  63. u8 dma_stat = hwif->INB(hwif->dma_status);
  64. /* Restore a higher level driver's expiry handler first. */
  65. hwgroup->expiry = expiry;
  66. if ((dma_stat & 5) == 1) { /* DMA active and no interrupt */
  67. unsigned long sc_base = hwif->config_data;
  68. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  69. u8 dma_cmd = hwif->INB(hwif->dma_command);
  70. printk(KERN_WARNING "%s: DMA interrupt possibly stuck, "
  71. "attempting recovery...\n", drive->name);
  72. /* Stop DMA */
  73. outb(dma_cmd & ~0x01, hwif->dma_command);
  74. /* Setup the dummy DMA transfer */
  75. outw(0, sc_base + 0x0a); /* Sector Count */
  76. outw(0, twcr_port); /* Transfer Word Count 1 or 2 */
  77. /* Start the dummy DMA transfer */
  78. outb(0x00, hwif->dma_command); /* clear R_OR_WCTR for write */
  79. outb(0x01, hwif->dma_command); /* set START_STOPBM */
  80. /*
  81. * If an interrupt was pending, it should come thru shortly.
  82. * If not, a higher level driver's expiry handler should
  83. * eventually cause some kind of recovery from the DMA stall.
  84. */
  85. return WAIT_MIN_SLEEP;
  86. }
  87. /* Chain to the restored expiry handler if DMA wasn't active. */
  88. if (likely(expiry != NULL))
  89. return expiry(drive);
  90. /* If there was no handler, "emulate" that for ide_timer_expiry()... */
  91. return -1;
  92. }
  93. static void tc86c001_dma_start(ide_drive_t *drive)
  94. {
  95. ide_hwif_t *hwif = HWIF(drive);
  96. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  97. unsigned long sc_base = hwif->config_data;
  98. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  99. unsigned long nsectors = hwgroup->rq->nr_sectors;
  100. /*
  101. * We have to manually load the sector count and size into
  102. * the appropriate system control registers for DMA to work
  103. * with LBA48 and ATAPI devices...
  104. */
  105. outw(nsectors, sc_base + 0x0a); /* Sector Count */
  106. outw(SECTOR_SIZE / 2, twcr_port); /* Transfer Word Count 1/2 */
  107. /* Install our timeout expiry hook, saving the current handler... */
  108. ide_set_hwifdata(hwif, hwgroup->expiry);
  109. hwgroup->expiry = &tc86c001_timer_expiry;
  110. ide_dma_start(drive);
  111. }
  112. static int tc86c001_busproc(ide_drive_t *drive, int state)
  113. {
  114. ide_hwif_t *hwif = HWIF(drive);
  115. unsigned long sc_base = hwif->config_data;
  116. u16 scr1;
  117. /* System Control 1 Register bit 11 (ATA Hard Reset) read */
  118. scr1 = hwif->INW(sc_base + 0x00);
  119. switch (state) {
  120. case BUSSTATE_ON:
  121. if (!(scr1 & 0x0800))
  122. return 0;
  123. scr1 &= ~0x0800;
  124. hwif->drives[0].failures = hwif->drives[1].failures = 0;
  125. break;
  126. case BUSSTATE_OFF:
  127. if (scr1 & 0x0800)
  128. return 0;
  129. scr1 |= 0x0800;
  130. hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
  131. hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. /* System Control 1 Register bit 11 (ATA Hard Reset) write */
  137. outw(scr1, sc_base + 0x00);
  138. return 0;
  139. }
  140. static int tc86c001_config_drive_xfer_rate(ide_drive_t *drive)
  141. {
  142. if (ide_tune_dma(drive))
  143. return 0;
  144. if (ide_use_fast_pio(drive))
  145. ide_set_max_pio(drive);
  146. return -1;
  147. }
  148. static void __devinit init_hwif_tc86c001(ide_hwif_t *hwif)
  149. {
  150. unsigned long sc_base = pci_resource_start(hwif->pci_dev, 5);
  151. u16 scr1 = hwif->INW(sc_base + 0x00);;
  152. /* System Control 1 Register bit 15 (Soft Reset) set */
  153. outw(scr1 | 0x8000, sc_base + 0x00);
  154. /* System Control 1 Register bit 14 (FIFO Reset) set */
  155. outw(scr1 | 0x4000, sc_base + 0x00);
  156. /* System Control 1 Register: reset clear */
  157. outw(scr1 & ~0xc000, sc_base + 0x00);
  158. /* Store the system control register base for convenience... */
  159. hwif->config_data = sc_base;
  160. hwif->set_pio_mode = &tc86c001_set_pio_mode;
  161. hwif->speedproc = &tc86c001_tune_chipset;
  162. hwif->busproc = &tc86c001_busproc;
  163. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  164. if (!hwif->dma_base)
  165. return;
  166. /*
  167. * Sector Count Control Register bits 0 and 1 set:
  168. * software sets Sector Count Register for master and slave device
  169. */
  170. outw(0x0003, sc_base + 0x0c);
  171. /* Sector Count Register limit */
  172. hwif->rqsize = 0xffff;
  173. hwif->atapi_dma = 1;
  174. hwif->ultra_mask = 0x1f;
  175. hwif->mwdma_mask = 0x07;
  176. hwif->ide_dma_check = &tc86c001_config_drive_xfer_rate;
  177. hwif->dma_start = &tc86c001_dma_start;
  178. if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  179. /*
  180. * System Control 1 Register bit 13 (PDIAGN):
  181. * 0=80-pin cable, 1=40-pin cable
  182. */
  183. scr1 = hwif->INW(sc_base + 0x00);
  184. hwif->cbl = (scr1 & 0x2000) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  185. }
  186. if (!noautodma)
  187. hwif->autodma = 1;
  188. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  189. }
  190. static unsigned int __devinit init_chipset_tc86c001(struct pci_dev *dev,
  191. const char *name)
  192. {
  193. int err = pci_request_region(dev, 5, name);
  194. if (err)
  195. printk(KERN_ERR "%s: system control regs already in use", name);
  196. return err;
  197. }
  198. static ide_pci_device_t tc86c001_chipset __devinitdata = {
  199. .name = "TC86C001",
  200. .init_chipset = init_chipset_tc86c001,
  201. .init_hwif = init_hwif_tc86c001,
  202. .autodma = AUTODMA,
  203. .bootable = OFF_BOARD,
  204. .host_flags = IDE_HFLAG_SINGLE,
  205. .pio_mask = ATA_PIO4,
  206. };
  207. static int __devinit tc86c001_init_one(struct pci_dev *dev,
  208. const struct pci_device_id *id)
  209. {
  210. return ide_setup_pci_device(dev, &tc86c001_chipset);
  211. }
  212. static struct pci_device_id tc86c001_pci_tbl[] = {
  213. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  214. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  215. { 0, }
  216. };
  217. MODULE_DEVICE_TABLE(pci, tc86c001_pci_tbl);
  218. static struct pci_driver driver = {
  219. .name = "TC86C001",
  220. .id_table = tc86c001_pci_tbl,
  221. .probe = tc86c001_init_one
  222. };
  223. static int __init tc86c001_ide_init(void)
  224. {
  225. return ide_pci_register_driver(&driver);
  226. }
  227. module_init(tc86c001_ide_init);
  228. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  229. MODULE_DESCRIPTION("PCI driver module for TC86C001 IDE");
  230. MODULE_LICENSE("GPL");