alim15x3.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * linux/drivers/ide/pci/alim15x3.c Version 0.26 Jul 14 2007
  3. *
  4. * Copyright (C) 1998-2000 Michel Aubry, Maintainer
  5. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
  6. * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
  7. *
  8. * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
  9. * May be copied or modified under the terms of the GNU General Public License
  10. * Copyright (C) 2002 Alan Cox <alan@redhat.com>
  11. * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
  12. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  13. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  14. *
  15. * (U)DMA capable version of ali 1533/1543(C), 1535(D)
  16. *
  17. **********************************************************************
  18. * 9/7/99 --Parts from the above author are included and need to be
  19. * converted into standard interface, once I finish the thought.
  20. *
  21. * Recent changes
  22. * Don't use LBA48 mode on ALi <= 0xC4
  23. * Don't poke 0x79 with a non ALi northbridge
  24. * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
  25. * Allow UDMA6 on revisions > 0xC4
  26. *
  27. * Documentation
  28. * Chipset documentation available under NDA only
  29. *
  30. */
  31. #include <linux/module.h>
  32. #include <linux/types.h>
  33. #include <linux/kernel.h>
  34. #include <linux/pci.h>
  35. #include <linux/delay.h>
  36. #include <linux/hdreg.h>
  37. #include <linux/ide.h>
  38. #include <linux/init.h>
  39. #include <linux/dmi.h>
  40. #include <asm/io.h>
  41. #define DISPLAY_ALI_TIMINGS
  42. /*
  43. * ALi devices are not plug in. Otherwise these static values would
  44. * need to go. They ought to go away anyway
  45. */
  46. static u8 m5229_revision;
  47. static u8 chip_is_1543c_e;
  48. static struct pci_dev *isa_dev;
  49. #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  50. #include <linux/stat.h>
  51. #include <linux/proc_fs.h>
  52. static u8 ali_proc = 0;
  53. static struct pci_dev *bmide_dev;
  54. static char *fifo[4] = {
  55. "FIFO Off",
  56. "FIFO On ",
  57. "DMA mode",
  58. "PIO mode" };
  59. static char *udmaT[8] = {
  60. "1.5T",
  61. " 2T",
  62. "2.5T",
  63. " 3T",
  64. "3.5T",
  65. " 4T",
  66. " 6T",
  67. " 8T"
  68. };
  69. static char *channel_status[8] = {
  70. "OK ",
  71. "busy ",
  72. "DRQ ",
  73. "DRQ busy ",
  74. "error ",
  75. "error busy ",
  76. "error DRQ ",
  77. "error DRQ busy"
  78. };
  79. /**
  80. * ali_get_info - generate proc file for ALi IDE
  81. * @buffer: buffer to fill
  82. * @addr: address of user start in buffer
  83. * @offset: offset into 'file'
  84. * @count: buffer count
  85. *
  86. * Walks the Ali devices and outputs summary data on the tuning and
  87. * anything else that will help with debugging
  88. */
  89. static int ali_get_info (char *buffer, char **addr, off_t offset, int count)
  90. {
  91. unsigned long bibma;
  92. u8 reg53h, reg5xh, reg5yh, reg5xh1, reg5yh1, c0, c1, rev, tmp;
  93. char *q, *p = buffer;
  94. /* fetch rev. */
  95. pci_read_config_byte(bmide_dev, 0x08, &rev);
  96. if (rev >= 0xc1) /* M1543C or newer */
  97. udmaT[7] = " ???";
  98. else
  99. fifo[3] = " ??? ";
  100. /* first fetch bibma: */
  101. bibma = pci_resource_start(bmide_dev, 4);
  102. /*
  103. * at that point bibma+0x2 et bibma+0xa are byte
  104. * registers to investigate:
  105. */
  106. c0 = inb(bibma + 0x02);
  107. c1 = inb(bibma + 0x0a);
  108. p += sprintf(p,
  109. "\n Ali M15x3 Chipset.\n");
  110. p += sprintf(p,
  111. " ------------------\n");
  112. pci_read_config_byte(bmide_dev, 0x78, &reg53h);
  113. p += sprintf(p, "PCI Clock: %d.\n", reg53h);
  114. pci_read_config_byte(bmide_dev, 0x53, &reg53h);
  115. p += sprintf(p,
  116. "CD_ROM FIFO:%s, CD_ROM DMA:%s\n",
  117. (reg53h & 0x02) ? "Yes" : "No ",
  118. (reg53h & 0x01) ? "Yes" : "No " );
  119. pci_read_config_byte(bmide_dev, 0x74, &reg53h);
  120. p += sprintf(p,
  121. "FIFO Status: contains %d Words, runs%s%s\n\n",
  122. (reg53h & 0x3f),
  123. (reg53h & 0x40) ? " OVERWR" : "",
  124. (reg53h & 0x80) ? " OVERRD." : "." );
  125. p += sprintf(p,
  126. "-------------------primary channel"
  127. "-------------------secondary channel"
  128. "---------\n\n");
  129. pci_read_config_byte(bmide_dev, 0x09, &reg53h);
  130. p += sprintf(p,
  131. "channel status: %s"
  132. " %s\n",
  133. (reg53h & 0x20) ? "On " : "Off",
  134. (reg53h & 0x10) ? "On " : "Off" );
  135. p += sprintf(p,
  136. "both channels togth: %s"
  137. " %s\n",
  138. (c0&0x80) ? "No " : "Yes",
  139. (c1&0x80) ? "No " : "Yes" );
  140. pci_read_config_byte(bmide_dev, 0x76, &reg53h);
  141. p += sprintf(p,
  142. "Channel state: %s %s\n",
  143. channel_status[reg53h & 0x07],
  144. channel_status[(reg53h & 0x70) >> 4] );
  145. pci_read_config_byte(bmide_dev, 0x58, &reg5xh);
  146. pci_read_config_byte(bmide_dev, 0x5c, &reg5yh);
  147. p += sprintf(p,
  148. "Add. Setup Timing: %dT"
  149. " %dT\n",
  150. (reg5xh & 0x07) ? (reg5xh & 0x07) : 8,
  151. (reg5yh & 0x07) ? (reg5yh & 0x07) : 8 );
  152. pci_read_config_byte(bmide_dev, 0x59, &reg5xh);
  153. pci_read_config_byte(bmide_dev, 0x5d, &reg5yh);
  154. p += sprintf(p,
  155. "Command Act. Count: %dT"
  156. " %dT\n"
  157. "Command Rec. Count: %dT"
  158. " %dT\n\n",
  159. (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
  160. (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
  161. (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
  162. (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16 );
  163. p += sprintf(p,
  164. "----------------drive0-----------drive1"
  165. "------------drive0-----------drive1------\n\n");
  166. p += sprintf(p,
  167. "DMA enabled: %s %s"
  168. " %s %s\n",
  169. (c0&0x20) ? "Yes" : "No ",
  170. (c0&0x40) ? "Yes" : "No ",
  171. (c1&0x20) ? "Yes" : "No ",
  172. (c1&0x40) ? "Yes" : "No " );
  173. pci_read_config_byte(bmide_dev, 0x54, &reg5xh);
  174. pci_read_config_byte(bmide_dev, 0x55, &reg5yh);
  175. q = "FIFO threshold: %2d Words %2d Words"
  176. " %2d Words %2d Words\n";
  177. if (rev < 0xc1) {
  178. if ((rev == 0x20) &&
  179. (pci_read_config_byte(bmide_dev, 0x4f, &tmp), (tmp &= 0x20))) {
  180. p += sprintf(p, q, 8, 8, 8, 8);
  181. } else {
  182. p += sprintf(p, q,
  183. (reg5xh & 0x03) + 12,
  184. ((reg5xh & 0x30)>>4) + 12,
  185. (reg5yh & 0x03) + 12,
  186. ((reg5yh & 0x30)>>4) + 12 );
  187. }
  188. } else {
  189. int t1 = (tmp = (reg5xh & 0x03)) ? (tmp << 3) : 4;
  190. int t2 = (tmp = ((reg5xh & 0x30)>>4)) ? (tmp << 3) : 4;
  191. int t3 = (tmp = (reg5yh & 0x03)) ? (tmp << 3) : 4;
  192. int t4 = (tmp = ((reg5yh & 0x30)>>4)) ? (tmp << 3) : 4;
  193. p += sprintf(p, q, t1, t2, t3, t4);
  194. }
  195. #if 0
  196. p += sprintf(p,
  197. "FIFO threshold: %2d Words %2d Words"
  198. " %2d Words %2d Words\n",
  199. (reg5xh & 0x03) + 12,
  200. ((reg5xh & 0x30)>>4) + 12,
  201. (reg5yh & 0x03) + 12,
  202. ((reg5yh & 0x30)>>4) + 12 );
  203. #endif
  204. p += sprintf(p,
  205. "FIFO mode: %s %s %s %s\n",
  206. fifo[((reg5xh & 0x0c) >> 2)],
  207. fifo[((reg5xh & 0xc0) >> 6)],
  208. fifo[((reg5yh & 0x0c) >> 2)],
  209. fifo[((reg5yh & 0xc0) >> 6)] );
  210. pci_read_config_byte(bmide_dev, 0x5a, &reg5xh);
  211. pci_read_config_byte(bmide_dev, 0x5b, &reg5xh1);
  212. pci_read_config_byte(bmide_dev, 0x5e, &reg5yh);
  213. pci_read_config_byte(bmide_dev, 0x5f, &reg5yh1);
  214. p += sprintf(p,/*
  215. "------------------drive0-----------drive1"
  216. "------------drive0-----------drive1------\n")*/
  217. "Dt RW act. Cnt %2dT %2dT"
  218. " %2dT %2dT\n"
  219. "Dt RW rec. Cnt %2dT %2dT"
  220. " %2dT %2dT\n\n",
  221. (reg5xh & 0x70) ? ((reg5xh & 0x70) >> 4) : 8,
  222. (reg5xh1 & 0x70) ? ((reg5xh1 & 0x70) >> 4) : 8,
  223. (reg5yh & 0x70) ? ((reg5yh & 0x70) >> 4) : 8,
  224. (reg5yh1 & 0x70) ? ((reg5yh1 & 0x70) >> 4) : 8,
  225. (reg5xh & 0x0f) ? (reg5xh & 0x0f) : 16,
  226. (reg5xh1 & 0x0f) ? (reg5xh1 & 0x0f) : 16,
  227. (reg5yh & 0x0f) ? (reg5yh & 0x0f) : 16,
  228. (reg5yh1 & 0x0f) ? (reg5yh1 & 0x0f) : 16 );
  229. p += sprintf(p,
  230. "-----------------------------------UDMA Timings"
  231. "--------------------------------\n\n");
  232. pci_read_config_byte(bmide_dev, 0x56, &reg5xh);
  233. pci_read_config_byte(bmide_dev, 0x57, &reg5yh);
  234. p += sprintf(p,
  235. "UDMA: %s %s"
  236. " %s %s\n"
  237. "UDMA timings: %s %s"
  238. " %s %s\n\n",
  239. (reg5xh & 0x08) ? "OK" : "No",
  240. (reg5xh & 0x80) ? "OK" : "No",
  241. (reg5yh & 0x08) ? "OK" : "No",
  242. (reg5yh & 0x80) ? "OK" : "No",
  243. udmaT[(reg5xh & 0x07)],
  244. udmaT[(reg5xh & 0x70) >> 4],
  245. udmaT[reg5yh & 0x07],
  246. udmaT[(reg5yh & 0x70) >> 4] );
  247. return p-buffer; /* => must be less than 4k! */
  248. }
  249. #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
  250. /**
  251. * ali_tune_pio - set host controller for PIO mode
  252. * @drive: drive
  253. * @pio: PIO mode number
  254. *
  255. * Program the controller for the given PIO mode.
  256. */
  257. static void ali_tune_pio(ide_drive_t *drive, const u8 pio)
  258. {
  259. ide_hwif_t *hwif = HWIF(drive);
  260. struct pci_dev *dev = hwif->pci_dev;
  261. int s_time, a_time, c_time;
  262. u8 s_clc, a_clc, r_clc;
  263. unsigned long flags;
  264. int bus_speed = system_bus_clock();
  265. int port = hwif->channel ? 0x5c : 0x58;
  266. int portFIFO = hwif->channel ? 0x55 : 0x54;
  267. u8 cd_dma_fifo = 0;
  268. int unit = drive->select.b.unit & 1;
  269. s_time = ide_pio_timings[pio].setup_time;
  270. a_time = ide_pio_timings[pio].active_time;
  271. if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
  272. s_clc = 0;
  273. if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
  274. a_clc = 0;
  275. c_time = ide_pio_timings[pio].cycle_time;
  276. #if 0
  277. if ((r_clc = ((c_time - s_time - a_time) * bus_speed + 999) / 1000) >= 16)
  278. r_clc = 0;
  279. #endif
  280. if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
  281. r_clc = 1;
  282. } else {
  283. if (r_clc >= 16)
  284. r_clc = 0;
  285. }
  286. local_irq_save(flags);
  287. /*
  288. * PIO mode => ATA FIFO on, ATAPI FIFO off
  289. */
  290. pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
  291. if (drive->media==ide_disk) {
  292. if (unit) {
  293. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
  294. } else {
  295. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
  296. }
  297. } else {
  298. if (unit) {
  299. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
  300. } else {
  301. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
  302. }
  303. }
  304. pci_write_config_byte(dev, port, s_clc);
  305. pci_write_config_byte(dev, port+drive->select.b.unit+2, (a_clc << 4) | r_clc);
  306. local_irq_restore(flags);
  307. /*
  308. * setup active rec
  309. * { 70, 165, 365 }, PIO Mode 0
  310. * { 50, 125, 208 }, PIO Mode 1
  311. * { 30, 100, 110 }, PIO Mode 2
  312. * { 30, 80, 70 }, PIO Mode 3 with IORDY
  313. * { 25, 70, 25 }, PIO Mode 4 with IORDY ns
  314. * { 20, 50, 30 } PIO Mode 5 with IORDY (nonstandard)
  315. */
  316. }
  317. /**
  318. * ali_set_pio_mode - set up drive for PIO mode
  319. * @drive: drive to tune
  320. * @pio: desired mode
  321. *
  322. * Program the controller with the desired PIO timing for the given drive.
  323. * Then set up the drive itself.
  324. */
  325. static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
  326. {
  327. ali_tune_pio(drive, pio);
  328. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  329. }
  330. /**
  331. * ali_udma_filter - compute UDMA mask
  332. * @drive: IDE device
  333. *
  334. * Return available UDMA modes.
  335. *
  336. * The actual rules for the ALi are:
  337. * No UDMA on revisions <= 0x20
  338. * Disk only for revisions < 0xC2
  339. * Not WDC drives for revisions < 0xC2
  340. *
  341. * FIXME: WDC ifdef needs to die
  342. */
  343. static u8 ali_udma_filter(ide_drive_t *drive)
  344. {
  345. if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
  346. if (drive->media != ide_disk)
  347. return 0;
  348. #ifndef CONFIG_WDC_ALI15X3
  349. if (chip_is_1543c_e && strstr(drive->id->model, "WDC "))
  350. return 0;
  351. #endif
  352. }
  353. return drive->hwif->ultra_mask;
  354. }
  355. /**
  356. * ali15x3_tune_chipset - set up chipset/drive for new speed
  357. * @drive: drive to configure for
  358. * @speed: desired speed
  359. *
  360. * Configure the hardware for the desired IDE transfer mode.
  361. * We also do the needed drive configuration through helpers
  362. */
  363. static int ali15x3_tune_chipset(ide_drive_t *drive, const u8 speed)
  364. {
  365. ide_hwif_t *hwif = HWIF(drive);
  366. struct pci_dev *dev = hwif->pci_dev;
  367. u8 speed1 = speed;
  368. u8 unit = (drive->select.b.unit & 0x01);
  369. u8 tmpbyte = 0x00;
  370. int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
  371. if (speed < XFER_PIO_0)
  372. return 1;
  373. if (speed == XFER_UDMA_6)
  374. speed1 = 0x47;
  375. if (speed < XFER_UDMA_0) {
  376. u8 ultra_enable = (unit) ? 0x7f : 0xf7;
  377. /*
  378. * clear "ultra enable" bit
  379. */
  380. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  381. tmpbyte &= ultra_enable;
  382. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  383. /*
  384. * FIXME: Oh, my... DMA timings are never set.
  385. */
  386. } else {
  387. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  388. tmpbyte &= (0x0f << ((1-unit) << 2));
  389. /*
  390. * enable ultra dma and set timing
  391. */
  392. tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
  393. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  394. if (speed >= XFER_UDMA_3) {
  395. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  396. tmpbyte |= 1;
  397. pci_write_config_byte(dev, 0x4b, tmpbyte);
  398. }
  399. }
  400. return (ide_config_drive_speed(drive, speed));
  401. }
  402. /**
  403. * ali15x3_config_drive_for_dma - configure for DMA
  404. * @drive: drive to configure
  405. *
  406. * Configure a drive for DMA operation. If DMA is not possible we
  407. * drop the drive into PIO mode instead.
  408. */
  409. static int ali15x3_config_drive_for_dma(ide_drive_t *drive)
  410. {
  411. drive->init_speed = 0;
  412. if (ide_tune_dma(drive))
  413. return 0;
  414. ide_set_max_pio(drive);
  415. return -1;
  416. }
  417. /**
  418. * ali15x3_dma_setup - begin a DMA phase
  419. * @drive: target device
  420. *
  421. * Returns 1 if the DMA cannot be performed, zero on success.
  422. */
  423. static int ali15x3_dma_setup(ide_drive_t *drive)
  424. {
  425. if (m5229_revision < 0xC2 && drive->media != ide_disk) {
  426. if (rq_data_dir(drive->hwif->hwgroup->rq))
  427. return 1; /* try PIO instead of DMA */
  428. }
  429. return ide_dma_setup(drive);
  430. }
  431. /**
  432. * init_chipset_ali15x3 - Initialise an ALi IDE controller
  433. * @dev: PCI device
  434. * @name: Name of the controller
  435. *
  436. * This function initializes the ALI IDE controller and where
  437. * appropriate also sets up the 1533 southbridge.
  438. */
  439. static unsigned int __devinit init_chipset_ali15x3 (struct pci_dev *dev, const char *name)
  440. {
  441. unsigned long flags;
  442. u8 tmpbyte;
  443. struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
  444. m5229_revision = dev->revision;
  445. isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
  446. #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  447. if (!ali_proc) {
  448. ali_proc = 1;
  449. bmide_dev = dev;
  450. ide_pci_create_host_proc("ali", ali_get_info);
  451. }
  452. #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
  453. local_irq_save(flags);
  454. if (m5229_revision < 0xC2) {
  455. /*
  456. * revision 0x20 (1543-E, 1543-F)
  457. * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
  458. * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
  459. */
  460. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  461. /*
  462. * clear bit 7
  463. */
  464. pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
  465. goto out;
  466. }
  467. /*
  468. * 1543C-B?, 1535, 1535D, 1553
  469. * Note 1: not all "motherboard" support this detection
  470. * Note 2: if no udma 66 device, the detection may "error".
  471. * but in this case, we will not set the device to
  472. * ultra 66, the detection result is not important
  473. */
  474. /*
  475. * enable "Cable Detection", m5229, 0x4b, bit3
  476. */
  477. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  478. pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
  479. /*
  480. * We should only tune the 1533 enable if we are using an ALi
  481. * North bridge. We might have no north found on some zany
  482. * box without a device at 0:0.0. The ALi bridge will be at
  483. * 0:0.0 so if we didn't find one we know what is cooking.
  484. */
  485. if (north && north->vendor != PCI_VENDOR_ID_AL)
  486. goto out;
  487. if (m5229_revision < 0xC5 && isa_dev)
  488. {
  489. /*
  490. * set south-bridge's enable bit, m1533, 0x79
  491. */
  492. pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
  493. if (m5229_revision == 0xC2) {
  494. /*
  495. * 1543C-B0 (m1533, 0x79, bit 2)
  496. */
  497. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
  498. } else if (m5229_revision >= 0xC3) {
  499. /*
  500. * 1553/1535 (m1533, 0x79, bit 1)
  501. */
  502. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
  503. }
  504. }
  505. out:
  506. pci_dev_put(north);
  507. pci_dev_put(isa_dev);
  508. local_irq_restore(flags);
  509. return 0;
  510. }
  511. /*
  512. * Cable special cases
  513. */
  514. static const struct dmi_system_id cable_dmi_table[] = {
  515. {
  516. .ident = "HP Pavilion N5430",
  517. .matches = {
  518. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  519. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  520. },
  521. },
  522. {
  523. .ident = "Toshiba Satellite S1800-814",
  524. .matches = {
  525. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  526. DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
  527. },
  528. },
  529. { }
  530. };
  531. static int ali_cable_override(struct pci_dev *pdev)
  532. {
  533. /* Fujitsu P2000 */
  534. if (pdev->subsystem_vendor == 0x10CF &&
  535. pdev->subsystem_device == 0x10AF)
  536. return 1;
  537. /* Systems by DMI */
  538. if (dmi_check_system(cable_dmi_table))
  539. return 1;
  540. return 0;
  541. }
  542. /**
  543. * ata66_ali15x3 - check for UDMA 66 support
  544. * @hwif: IDE interface
  545. *
  546. * This checks if the controller and the cable are capable
  547. * of UDMA66 transfers. It doesn't check the drives.
  548. * But see note 2 below!
  549. *
  550. * FIXME: frobs bits that are not defined on newer ALi devicea
  551. */
  552. static u8 __devinit ata66_ali15x3(ide_hwif_t *hwif)
  553. {
  554. struct pci_dev *dev = hwif->pci_dev;
  555. unsigned long flags;
  556. u8 cbl = ATA_CBL_PATA40, tmpbyte;
  557. local_irq_save(flags);
  558. if (m5229_revision >= 0xC2) {
  559. /*
  560. * m5229 80-pin cable detection (from Host View)
  561. *
  562. * 0x4a bit0 is 0 => primary channel has 80-pin
  563. * 0x4a bit1 is 0 => secondary channel has 80-pin
  564. *
  565. * Certain laptops use short but suitable cables
  566. * and don't implement the detect logic.
  567. */
  568. if (ali_cable_override(dev))
  569. cbl = ATA_CBL_PATA40_SHORT;
  570. else {
  571. pci_read_config_byte(dev, 0x4a, &tmpbyte);
  572. if ((tmpbyte & (1 << hwif->channel)) == 0)
  573. cbl = ATA_CBL_PATA80;
  574. }
  575. } else {
  576. /*
  577. * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
  578. */
  579. pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
  580. chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
  581. }
  582. /*
  583. * CD_ROM DMA on (m5229, 0x53, bit0)
  584. * Enable this bit even if we want to use PIO
  585. * PIO FIFO off (m5229, 0x53, bit1)
  586. * The hardware will use 0x54h and 0x55h to control PIO FIFO
  587. * (Not on later devices it seems)
  588. *
  589. * 0x53 changes meaning on later revs - we must no touch
  590. * bit 1 on them. Need to check if 0x20 is the right break
  591. */
  592. pci_read_config_byte(dev, 0x53, &tmpbyte);
  593. if(m5229_revision <= 0x20)
  594. tmpbyte = (tmpbyte & (~0x02)) | 0x01;
  595. else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
  596. tmpbyte |= 0x03;
  597. else
  598. tmpbyte |= 0x01;
  599. pci_write_config_byte(dev, 0x53, tmpbyte);
  600. local_irq_restore(flags);
  601. return cbl;
  602. }
  603. /**
  604. * init_hwif_common_ali15x3 - Set up ALI IDE hardware
  605. * @hwif: IDE interface
  606. *
  607. * Initialize the IDE structure side of the ALi 15x3 driver.
  608. */
  609. static void __devinit init_hwif_common_ali15x3 (ide_hwif_t *hwif)
  610. {
  611. hwif->autodma = 0;
  612. hwif->set_pio_mode = &ali_set_pio_mode;
  613. hwif->speedproc = &ali15x3_tune_chipset;
  614. hwif->udma_filter = &ali_udma_filter;
  615. /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
  616. hwif->no_lba48_dma = (m5229_revision <= 0xC4) ? 1 : 0;
  617. if (!hwif->dma_base) {
  618. hwif->drives[0].autotune = 1;
  619. hwif->drives[1].autotune = 1;
  620. return;
  621. }
  622. if (m5229_revision > 0x20)
  623. hwif->atapi_dma = 1;
  624. if (m5229_revision <= 0x20)
  625. hwif->ultra_mask = 0x00; /* no udma */
  626. else if (m5229_revision < 0xC2)
  627. hwif->ultra_mask = 0x07; /* udma0-2 */
  628. else if (m5229_revision == 0xC2 || m5229_revision == 0xC3)
  629. hwif->ultra_mask = 0x1f; /* udma0-4 */
  630. else if (m5229_revision == 0xC4)
  631. hwif->ultra_mask = 0x3f; /* udma0-5 */
  632. else
  633. hwif->ultra_mask = 0x7f; /* udma0-6 */
  634. hwif->mwdma_mask = 0x07;
  635. hwif->swdma_mask = 0x07;
  636. if (m5229_revision >= 0x20) {
  637. /*
  638. * M1543C or newer for DMAing
  639. */
  640. hwif->ide_dma_check = &ali15x3_config_drive_for_dma;
  641. hwif->dma_setup = &ali15x3_dma_setup;
  642. if (!noautodma)
  643. hwif->autodma = 1;
  644. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  645. hwif->cbl = ata66_ali15x3(hwif);
  646. }
  647. hwif->drives[0].autodma = hwif->autodma;
  648. hwif->drives[1].autodma = hwif->autodma;
  649. }
  650. /**
  651. * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
  652. * @hwif: interface to configure
  653. *
  654. * Obtain the IRQ tables for an ALi based IDE solution on the PC
  655. * class platforms. This part of the code isn't applicable to the
  656. * Sparc systems
  657. */
  658. static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
  659. {
  660. u8 ideic, inmir;
  661. s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
  662. 1, 11, 0, 12, 0, 14, 0, 15 };
  663. int irq = -1;
  664. if (hwif->pci_dev->device == PCI_DEVICE_ID_AL_M5229)
  665. hwif->irq = hwif->channel ? 15 : 14;
  666. if (isa_dev) {
  667. /*
  668. * read IDE interface control
  669. */
  670. pci_read_config_byte(isa_dev, 0x58, &ideic);
  671. /* bit0, bit1 */
  672. ideic = ideic & 0x03;
  673. /* get IRQ for IDE Controller */
  674. if ((hwif->channel && ideic == 0x03) ||
  675. (!hwif->channel && !ideic)) {
  676. /*
  677. * get SIRQ1 routing table
  678. */
  679. pci_read_config_byte(isa_dev, 0x44, &inmir);
  680. inmir = inmir & 0x0f;
  681. irq = irq_routing_table[inmir];
  682. } else if (hwif->channel && !(ideic & 0x01)) {
  683. /*
  684. * get SIRQ2 routing table
  685. */
  686. pci_read_config_byte(isa_dev, 0x75, &inmir);
  687. inmir = inmir & 0x0f;
  688. irq = irq_routing_table[inmir];
  689. }
  690. if(irq >= 0)
  691. hwif->irq = irq;
  692. }
  693. init_hwif_common_ali15x3(hwif);
  694. }
  695. /**
  696. * init_dma_ali15x3 - set up DMA on ALi15x3
  697. * @hwif: IDE interface
  698. * @dmabase: DMA interface base PCI address
  699. *
  700. * Set up the DMA functionality on the ALi 15x3. For the ALi
  701. * controllers this is generic so we can let the generic code do
  702. * the actual work.
  703. */
  704. static void __devinit init_dma_ali15x3 (ide_hwif_t *hwif, unsigned long dmabase)
  705. {
  706. if (m5229_revision < 0x20)
  707. return;
  708. if (!hwif->channel)
  709. outb(inb(dmabase + 2) & 0x60, dmabase + 2);
  710. ide_setup_dma(hwif, dmabase, 8);
  711. }
  712. static ide_pci_device_t ali15x3_chipset __devinitdata = {
  713. .name = "ALI15X3",
  714. .init_chipset = init_chipset_ali15x3,
  715. .init_hwif = init_hwif_ali15x3,
  716. .init_dma = init_dma_ali15x3,
  717. .autodma = AUTODMA,
  718. .bootable = ON_BOARD,
  719. .pio_mask = ATA_PIO5,
  720. };
  721. /**
  722. * alim15x3_init_one - set up an ALi15x3 IDE controller
  723. * @dev: PCI device to set up
  724. *
  725. * Perform the actual set up for an ALi15x3 that has been found by the
  726. * hot plug layer.
  727. */
  728. static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  729. {
  730. static struct pci_device_id ati_rs100[] = {
  731. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100) },
  732. { },
  733. };
  734. ide_pci_device_t *d = &ali15x3_chipset;
  735. if (pci_dev_present(ati_rs100))
  736. printk(KERN_WARNING "alim15x3: ATI Radeon IGP Northbridge is not yet fully tested.\n");
  737. #if defined(CONFIG_SPARC64)
  738. d->init_hwif = init_hwif_common_ali15x3;
  739. #endif /* CONFIG_SPARC64 */
  740. return ide_setup_pci_device(dev, d);
  741. }
  742. static struct pci_device_id alim15x3_pci_tbl[] = {
  743. { PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M5229, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  744. { PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M5228, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  745. { 0, },
  746. };
  747. MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
  748. static struct pci_driver driver = {
  749. .name = "ALI15x3_IDE",
  750. .id_table = alim15x3_pci_tbl,
  751. .probe = alim15x3_init_one,
  752. };
  753. static int __init ali15x3_ide_init(void)
  754. {
  755. return ide_pci_register_driver(&driver);
  756. }
  757. module_init(ali15x3_ide_init);
  758. MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
  759. MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
  760. MODULE_LICENSE("GPL");