Kconfig 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select GENERIC_IRQ_PROBE
  42. select ARCH_WANT_IPC_PARSE_VERSION
  43. select HARDIRQS_SW_RESEND
  44. select CPU_PM if (SUSPEND || CPU_IDLE)
  45. select GENERIC_PCI_IOMAP
  46. select HAVE_BPF_JIT
  47. select GENERIC_SMP_IDLE_THREAD
  48. select KTIME_SCALAR
  49. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  50. select GENERIC_STRNCPY_FROM_USER
  51. select GENERIC_STRNLEN_USER
  52. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  53. help
  54. The ARM series is a line of low-power-consumption RISC chip designs
  55. licensed by ARM Ltd and targeted at embedded applications and
  56. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  57. manufactured, but legacy ARM-based PC hardware remains popular in
  58. Europe. There is an ARM Linux project with a web page at
  59. <http://www.arm.linux.org.uk/>.
  60. config ARM_HAS_SG_CHAIN
  61. bool
  62. config NEED_SG_DMA_LENGTH
  63. bool
  64. config ARM_DMA_USE_IOMMU
  65. select NEED_SG_DMA_LENGTH
  66. select ARM_HAS_SG_CHAIN
  67. bool
  68. config HAVE_PWM
  69. bool
  70. config MIGHT_HAVE_PCI
  71. bool
  72. config SYS_SUPPORTS_APM_EMULATION
  73. bool
  74. config GENERIC_GPIO
  75. bool
  76. config HAVE_TCM
  77. bool
  78. select GENERIC_ALLOCATOR
  79. config HAVE_PROC_CPU
  80. bool
  81. config NO_IOPORT
  82. bool
  83. config EISA
  84. bool
  85. ---help---
  86. The Extended Industry Standard Architecture (EISA) bus was
  87. developed as an open alternative to the IBM MicroChannel bus.
  88. The EISA bus provided some of the features of the IBM MicroChannel
  89. bus while maintaining backward compatibility with cards made for
  90. the older ISA bus. The EISA bus saw limited use between 1988 and
  91. 1995 when it was made obsolete by the PCI bus.
  92. Say Y here if you are building a kernel for an EISA-based machine.
  93. Otherwise, say N.
  94. config SBUS
  95. bool
  96. config STACKTRACE_SUPPORT
  97. bool
  98. default y
  99. config HAVE_LATENCYTOP_SUPPORT
  100. bool
  101. depends on !SMP
  102. default y
  103. config LOCKDEP_SUPPORT
  104. bool
  105. default y
  106. config TRACE_IRQFLAGS_SUPPORT
  107. bool
  108. default y
  109. config GENERIC_LOCKBREAK
  110. bool
  111. default y
  112. depends on SMP && PREEMPT
  113. config RWSEM_GENERIC_SPINLOCK
  114. bool
  115. default y
  116. config RWSEM_XCHGADD_ALGORITHM
  117. bool
  118. config ARCH_HAS_ILOG2_U32
  119. bool
  120. config ARCH_HAS_ILOG2_U64
  121. bool
  122. config ARCH_HAS_CPUFREQ
  123. bool
  124. help
  125. Internal node to signify that the ARCH has CPUFREQ support
  126. and that the relevant menu configurations are displayed for
  127. it.
  128. config GENERIC_HWEIGHT
  129. bool
  130. default y
  131. config GENERIC_CALIBRATE_DELAY
  132. bool
  133. default y
  134. config ARCH_MAY_HAVE_PC_FDC
  135. bool
  136. config ZONE_DMA
  137. bool
  138. config NEED_DMA_MAP_STATE
  139. def_bool y
  140. config ARCH_HAS_DMA_SET_COHERENT_MASK
  141. bool
  142. config GENERIC_ISA_DMA
  143. bool
  144. config FIQ
  145. bool
  146. config NEED_RET_TO_USER
  147. bool
  148. config ARCH_MTD_XIP
  149. bool
  150. config VECTORS_BASE
  151. hex
  152. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  153. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  154. default 0x00000000
  155. help
  156. The base address of exception vectors.
  157. config ARM_PATCH_PHYS_VIRT
  158. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  159. default y
  160. depends on !XIP_KERNEL && MMU
  161. depends on !ARCH_REALVIEW || !SPARSEMEM
  162. help
  163. Patch phys-to-virt and virt-to-phys translation functions at
  164. boot and module load time according to the position of the
  165. kernel in system memory.
  166. This can only be used with non-XIP MMU kernels where the base
  167. of physical memory is at a 16MB boundary.
  168. Only disable this option if you know that you do not require
  169. this feature (eg, building a kernel for a single machine) and
  170. you need to shrink the kernel to the minimal size.
  171. config NEED_MACH_IO_H
  172. bool
  173. help
  174. Select this when mach/io.h is required to provide special
  175. definitions for this platform. The need for mach/io.h should
  176. be avoided when possible.
  177. config NEED_MACH_MEMORY_H
  178. bool
  179. help
  180. Select this when mach/memory.h is required to provide special
  181. definitions for this platform. The need for mach/memory.h should
  182. be avoided when possible.
  183. config PHYS_OFFSET
  184. hex "Physical address of main memory" if MMU
  185. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  186. default DRAM_BASE if !MMU
  187. help
  188. Please provide the physical address corresponding to the
  189. location of main memory in your system.
  190. config GENERIC_BUG
  191. def_bool y
  192. depends on BUG
  193. source "init/Kconfig"
  194. source "kernel/Kconfig.freezer"
  195. menu "System Type"
  196. config MMU
  197. bool "MMU-based Paged Memory Management Support"
  198. default y
  199. help
  200. Select if you want MMU-based virtualised addressing space
  201. support by paged memory management. If unsure, say 'Y'.
  202. #
  203. # The "ARM system type" choice list is ordered alphabetically by option
  204. # text. Please add new entries in the option alphabetic order.
  205. #
  206. choice
  207. prompt "ARM system type"
  208. default ARCH_VERSATILE
  209. config ARCH_SOCFPGA
  210. bool "Altera SOCFPGA family"
  211. select ARCH_WANT_OPTIONAL_GPIOLIB
  212. select ARM_AMBA
  213. select ARM_GIC
  214. select CACHE_L2X0
  215. select CLKDEV_LOOKUP
  216. select COMMON_CLK
  217. select CPU_V7
  218. select DW_APB_TIMER
  219. select DW_APB_TIMER_OF
  220. select GENERIC_CLOCKEVENTS
  221. select GPIO_PL061 if GPIOLIB
  222. select HAVE_ARM_SCU
  223. select SPARSE_IRQ
  224. select USE_OF
  225. help
  226. This enables support for Altera SOCFPGA Cyclone V platform
  227. config ARCH_INTEGRATOR
  228. bool "ARM Ltd. Integrator family"
  229. select ARM_AMBA
  230. select ARCH_HAS_CPUFREQ
  231. select COMMON_CLK
  232. select CLK_VERSATILE
  233. select HAVE_TCM
  234. select ICST
  235. select GENERIC_CLOCKEVENTS
  236. select PLAT_VERSATILE
  237. select PLAT_VERSATILE_FPGA_IRQ
  238. select NEED_MACH_MEMORY_H
  239. select SPARSE_IRQ
  240. select MULTI_IRQ_HANDLER
  241. help
  242. Support for ARM's Integrator platform.
  243. config ARCH_REALVIEW
  244. bool "ARM Ltd. RealView family"
  245. select ARM_AMBA
  246. select CLKDEV_LOOKUP
  247. select HAVE_MACH_CLKDEV
  248. select ICST
  249. select GENERIC_CLOCKEVENTS
  250. select ARCH_WANT_OPTIONAL_GPIOLIB
  251. select PLAT_VERSATILE
  252. select PLAT_VERSATILE_CLOCK
  253. select PLAT_VERSATILE_CLCD
  254. select ARM_TIMER_SP804
  255. select GPIO_PL061 if GPIOLIB
  256. select NEED_MACH_MEMORY_H
  257. help
  258. This enables support for ARM Ltd RealView boards.
  259. config ARCH_VERSATILE
  260. bool "ARM Ltd. Versatile family"
  261. select ARM_AMBA
  262. select ARM_VIC
  263. select CLKDEV_LOOKUP
  264. select HAVE_MACH_CLKDEV
  265. select ICST
  266. select GENERIC_CLOCKEVENTS
  267. select ARCH_WANT_OPTIONAL_GPIOLIB
  268. select PLAT_VERSATILE
  269. select PLAT_VERSATILE_CLOCK
  270. select PLAT_VERSATILE_CLCD
  271. select PLAT_VERSATILE_FPGA_IRQ
  272. select ARM_TIMER_SP804
  273. help
  274. This enables support for ARM Ltd Versatile board.
  275. config ARCH_VEXPRESS
  276. bool "ARM Ltd. Versatile Express family"
  277. select ARCH_WANT_OPTIONAL_GPIOLIB
  278. select ARM_AMBA
  279. select ARM_TIMER_SP804
  280. select CLKDEV_LOOKUP
  281. select COMMON_CLK
  282. select GENERIC_CLOCKEVENTS
  283. select HAVE_CLK
  284. select HAVE_PATA_PLATFORM
  285. select ICST
  286. select NO_IOPORT
  287. select PLAT_VERSATILE
  288. select PLAT_VERSATILE_CLCD
  289. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  290. help
  291. This enables support for the ARM Ltd Versatile Express boards.
  292. config ARCH_AT91
  293. bool "Atmel AT91"
  294. select ARCH_REQUIRE_GPIOLIB
  295. select HAVE_CLK
  296. select CLKDEV_LOOKUP
  297. select IRQ_DOMAIN
  298. select NEED_MACH_IO_H if PCCARD
  299. help
  300. This enables support for systems based on Atmel
  301. AT91RM9200 and AT91SAM9* processors.
  302. config ARCH_BCMRING
  303. bool "Broadcom BCMRING"
  304. depends on MMU
  305. select CPU_V6
  306. select ARM_AMBA
  307. select ARM_TIMER_SP804
  308. select CLKDEV_LOOKUP
  309. select GENERIC_CLOCKEVENTS
  310. select ARCH_WANT_OPTIONAL_GPIOLIB
  311. help
  312. Support for Broadcom's BCMRing platform.
  313. config ARCH_HIGHBANK
  314. bool "Calxeda Highbank-based"
  315. select ARCH_WANT_OPTIONAL_GPIOLIB
  316. select ARM_AMBA
  317. select ARM_GIC
  318. select ARM_TIMER_SP804
  319. select CACHE_L2X0
  320. select CLKDEV_LOOKUP
  321. select COMMON_CLK
  322. select CPU_V7
  323. select GENERIC_CLOCKEVENTS
  324. select HAVE_ARM_SCU
  325. select HAVE_SMP
  326. select SPARSE_IRQ
  327. select USE_OF
  328. help
  329. Support for the Calxeda Highbank SoC based boards.
  330. config ARCH_CLPS711X
  331. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  332. select CPU_ARM720T
  333. select ARCH_USES_GETTIMEOFFSET
  334. select NEED_MACH_MEMORY_H
  335. help
  336. Support for Cirrus Logic 711x/721x/731x based boards.
  337. config ARCH_CNS3XXX
  338. bool "Cavium Networks CNS3XXX family"
  339. select CPU_V6K
  340. select GENERIC_CLOCKEVENTS
  341. select ARM_GIC
  342. select MIGHT_HAVE_CACHE_L2X0
  343. select MIGHT_HAVE_PCI
  344. select PCI_DOMAINS if PCI
  345. help
  346. Support for Cavium Networks CNS3XXX platform.
  347. config ARCH_GEMINI
  348. bool "Cortina Systems Gemini"
  349. select CPU_FA526
  350. select ARCH_REQUIRE_GPIOLIB
  351. select ARCH_USES_GETTIMEOFFSET
  352. help
  353. Support for the Cortina Systems Gemini family SoCs
  354. config ARCH_PRIMA2
  355. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  356. select CPU_V7
  357. select NO_IOPORT
  358. select ARCH_REQUIRE_GPIOLIB
  359. select GENERIC_CLOCKEVENTS
  360. select CLKDEV_LOOKUP
  361. select GENERIC_IRQ_CHIP
  362. select MIGHT_HAVE_CACHE_L2X0
  363. select PINCTRL
  364. select PINCTRL_SIRF
  365. select USE_OF
  366. select ZONE_DMA
  367. help
  368. Support for CSR SiRFSoC ARM Cortex A9 Platform
  369. config ARCH_EBSA110
  370. bool "EBSA-110"
  371. select CPU_SA110
  372. select ISA
  373. select NO_IOPORT
  374. select ARCH_USES_GETTIMEOFFSET
  375. select NEED_MACH_IO_H
  376. select NEED_MACH_MEMORY_H
  377. help
  378. This is an evaluation board for the StrongARM processor available
  379. from Digital. It has limited hardware on-board, including an
  380. Ethernet interface, two PCMCIA sockets, two serial ports and a
  381. parallel port.
  382. config ARCH_EP93XX
  383. bool "EP93xx-based"
  384. select CPU_ARM920T
  385. select ARM_AMBA
  386. select ARM_VIC
  387. select CLKDEV_LOOKUP
  388. select ARCH_REQUIRE_GPIOLIB
  389. select ARCH_HAS_HOLES_MEMORYMODEL
  390. select ARCH_USES_GETTIMEOFFSET
  391. select NEED_MACH_MEMORY_H
  392. help
  393. This enables support for the Cirrus EP93xx series of CPUs.
  394. config ARCH_FOOTBRIDGE
  395. bool "FootBridge"
  396. select CPU_SA110
  397. select FOOTBRIDGE
  398. select GENERIC_CLOCKEVENTS
  399. select HAVE_IDE
  400. select NEED_MACH_IO_H if !MMU
  401. select NEED_MACH_MEMORY_H
  402. help
  403. Support for systems based on the DC21285 companion chip
  404. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  405. config ARCH_MXC
  406. bool "Freescale MXC/iMX-based"
  407. select GENERIC_CLOCKEVENTS
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CLKDEV_LOOKUP
  410. select CLKSRC_MMIO
  411. select GENERIC_IRQ_CHIP
  412. select MULTI_IRQ_HANDLER
  413. select SPARSE_IRQ
  414. select USE_OF
  415. help
  416. Support for Freescale MXC/iMX-based family of processors
  417. config ARCH_MXS
  418. bool "Freescale MXS-based"
  419. select GENERIC_CLOCKEVENTS
  420. select ARCH_REQUIRE_GPIOLIB
  421. select CLKDEV_LOOKUP
  422. select CLKSRC_MMIO
  423. select COMMON_CLK
  424. select HAVE_CLK_PREPARE
  425. select PINCTRL
  426. select USE_OF
  427. help
  428. Support for Freescale MXS-based family of processors
  429. config ARCH_NETX
  430. bool "Hilscher NetX based"
  431. select CLKSRC_MMIO
  432. select CPU_ARM926T
  433. select ARM_VIC
  434. select GENERIC_CLOCKEVENTS
  435. help
  436. This enables support for systems based on the Hilscher NetX Soc
  437. config ARCH_H720X
  438. bool "Hynix HMS720x-based"
  439. select CPU_ARM720T
  440. select ISA_DMA_API
  441. select ARCH_USES_GETTIMEOFFSET
  442. help
  443. This enables support for systems based on the Hynix HMS720x
  444. config ARCH_IOP13XX
  445. bool "IOP13xx-based"
  446. depends on MMU
  447. select CPU_XSC3
  448. select PLAT_IOP
  449. select PCI
  450. select ARCH_SUPPORTS_MSI
  451. select VMSPLIT_1G
  452. select NEED_MACH_MEMORY_H
  453. select NEED_RET_TO_USER
  454. help
  455. Support for Intel's IOP13XX (XScale) family of processors.
  456. config ARCH_IOP32X
  457. bool "IOP32x-based"
  458. depends on MMU
  459. select CPU_XSCALE
  460. select NEED_RET_TO_USER
  461. select PLAT_IOP
  462. select PCI
  463. select ARCH_REQUIRE_GPIOLIB
  464. help
  465. Support for Intel's 80219 and IOP32X (XScale) family of
  466. processors.
  467. config ARCH_IOP33X
  468. bool "IOP33x-based"
  469. depends on MMU
  470. select CPU_XSCALE
  471. select NEED_RET_TO_USER
  472. select PLAT_IOP
  473. select PCI
  474. select ARCH_REQUIRE_GPIOLIB
  475. help
  476. Support for Intel's IOP33X (XScale) family of processors.
  477. config ARCH_IXP4XX
  478. bool "IXP4xx-based"
  479. depends on MMU
  480. select ARCH_HAS_DMA_SET_COHERENT_MASK
  481. select CLKSRC_MMIO
  482. select CPU_XSCALE
  483. select ARCH_REQUIRE_GPIOLIB
  484. select GENERIC_CLOCKEVENTS
  485. select MIGHT_HAVE_PCI
  486. select NEED_MACH_IO_H
  487. select DMABOUNCE if PCI
  488. help
  489. Support for Intel's IXP4XX (XScale) family of processors.
  490. config ARCH_MVEBU
  491. bool "Marvell SOCs with Device Tree support"
  492. select GENERIC_CLOCKEVENTS
  493. select MULTI_IRQ_HANDLER
  494. select SPARSE_IRQ
  495. select CLKSRC_MMIO
  496. select GENERIC_IRQ_CHIP
  497. select IRQ_DOMAIN
  498. select COMMON_CLK
  499. help
  500. Support for the Marvell SoC Family with device tree support
  501. config ARCH_DOVE
  502. bool "Marvell Dove"
  503. select CPU_V7
  504. select PCI
  505. select ARCH_REQUIRE_GPIOLIB
  506. select GENERIC_CLOCKEVENTS
  507. select PLAT_ORION
  508. help
  509. Support for the Marvell Dove SoC 88AP510
  510. config ARCH_KIRKWOOD
  511. bool "Marvell Kirkwood"
  512. select CPU_FEROCEON
  513. select PCI
  514. select ARCH_REQUIRE_GPIOLIB
  515. select GENERIC_CLOCKEVENTS
  516. select PLAT_ORION
  517. help
  518. Support for the following Marvell Kirkwood series SoCs:
  519. 88F6180, 88F6192 and 88F6281.
  520. config ARCH_LPC32XX
  521. bool "NXP LPC32XX"
  522. select CLKSRC_MMIO
  523. select CPU_ARM926T
  524. select ARCH_REQUIRE_GPIOLIB
  525. select HAVE_IDE
  526. select ARM_AMBA
  527. select USB_ARCH_HAS_OHCI
  528. select CLKDEV_LOOKUP
  529. select GENERIC_CLOCKEVENTS
  530. select USE_OF
  531. select HAVE_PWM
  532. help
  533. Support for the NXP LPC32XX family of processors
  534. config ARCH_MV78XX0
  535. bool "Marvell MV78xx0"
  536. select CPU_FEROCEON
  537. select PCI
  538. select ARCH_REQUIRE_GPIOLIB
  539. select GENERIC_CLOCKEVENTS
  540. select PLAT_ORION
  541. help
  542. Support for the following Marvell MV78xx0 series SoCs:
  543. MV781x0, MV782x0.
  544. config ARCH_ORION5X
  545. bool "Marvell Orion"
  546. depends on MMU
  547. select CPU_FEROCEON
  548. select PCI
  549. select ARCH_REQUIRE_GPIOLIB
  550. select GENERIC_CLOCKEVENTS
  551. select PLAT_ORION
  552. help
  553. Support for the following Marvell Orion 5x series SoCs:
  554. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  555. Orion-2 (5281), Orion-1-90 (6183).
  556. config ARCH_MMP
  557. bool "Marvell PXA168/910/MMP2"
  558. depends on MMU
  559. select ARCH_REQUIRE_GPIOLIB
  560. select CLKDEV_LOOKUP
  561. select GENERIC_CLOCKEVENTS
  562. select GPIO_PXA
  563. select IRQ_DOMAIN
  564. select PLAT_PXA
  565. select SPARSE_IRQ
  566. select GENERIC_ALLOCATOR
  567. help
  568. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  569. config ARCH_KS8695
  570. bool "Micrel/Kendin KS8695"
  571. select CPU_ARM922T
  572. select ARCH_REQUIRE_GPIOLIB
  573. select ARCH_USES_GETTIMEOFFSET
  574. select NEED_MACH_MEMORY_H
  575. help
  576. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  577. System-on-Chip devices.
  578. config ARCH_W90X900
  579. bool "Nuvoton W90X900 CPU"
  580. select CPU_ARM926T
  581. select ARCH_REQUIRE_GPIOLIB
  582. select CLKDEV_LOOKUP
  583. select CLKSRC_MMIO
  584. select GENERIC_CLOCKEVENTS
  585. help
  586. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  587. At present, the w90x900 has been renamed nuc900, regarding
  588. the ARM series product line, you can login the following
  589. link address to know more.
  590. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  591. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  592. config ARCH_TEGRA
  593. bool "NVIDIA Tegra"
  594. select CLKDEV_LOOKUP
  595. select CLKSRC_MMIO
  596. select GENERIC_CLOCKEVENTS
  597. select GENERIC_GPIO
  598. select HAVE_CLK
  599. select HAVE_SMP
  600. select MIGHT_HAVE_CACHE_L2X0
  601. select ARCH_HAS_CPUFREQ
  602. select USE_OF
  603. help
  604. This enables support for NVIDIA Tegra based systems (Tegra APX,
  605. Tegra 6xx and Tegra 2 series).
  606. config ARCH_PICOXCELL
  607. bool "Picochip picoXcell"
  608. select ARCH_REQUIRE_GPIOLIB
  609. select ARM_PATCH_PHYS_VIRT
  610. select ARM_VIC
  611. select CPU_V6K
  612. select DW_APB_TIMER
  613. select DW_APB_TIMER_OF
  614. select GENERIC_CLOCKEVENTS
  615. select GENERIC_GPIO
  616. select HAVE_TCM
  617. select NO_IOPORT
  618. select SPARSE_IRQ
  619. select USE_OF
  620. help
  621. This enables support for systems based on the Picochip picoXcell
  622. family of Femtocell devices. The picoxcell support requires device tree
  623. for all boards.
  624. config ARCH_PNX4008
  625. bool "Philips Nexperia PNX4008 Mobile"
  626. select CPU_ARM926T
  627. select CLKDEV_LOOKUP
  628. select ARCH_USES_GETTIMEOFFSET
  629. help
  630. This enables support for Philips PNX4008 mobile platform.
  631. config ARCH_PXA
  632. bool "PXA2xx/PXA3xx-based"
  633. depends on MMU
  634. select ARCH_MTD_XIP
  635. select ARCH_HAS_CPUFREQ
  636. select CLKDEV_LOOKUP
  637. select CLKSRC_MMIO
  638. select ARCH_REQUIRE_GPIOLIB
  639. select GENERIC_CLOCKEVENTS
  640. select GPIO_PXA
  641. select PLAT_PXA
  642. select SPARSE_IRQ
  643. select AUTO_ZRELADDR
  644. select MULTI_IRQ_HANDLER
  645. select ARM_CPU_SUSPEND if PM
  646. select HAVE_IDE
  647. help
  648. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  649. config ARCH_MSM
  650. bool "Qualcomm MSM"
  651. select HAVE_CLK
  652. select GENERIC_CLOCKEVENTS
  653. select ARCH_REQUIRE_GPIOLIB
  654. select CLKDEV_LOOKUP
  655. help
  656. Support for Qualcomm MSM/QSD based systems. This runs on the
  657. apps processor of the MSM/QSD and depends on a shared memory
  658. interface to the modem processor which runs the baseband
  659. stack and controls some vital subsystems
  660. (clock and power control, etc).
  661. config ARCH_SHMOBILE
  662. bool "Renesas SH-Mobile / R-Mobile"
  663. select HAVE_CLK
  664. select CLKDEV_LOOKUP
  665. select HAVE_MACH_CLKDEV
  666. select HAVE_SMP
  667. select GENERIC_CLOCKEVENTS
  668. select MIGHT_HAVE_CACHE_L2X0
  669. select NO_IOPORT
  670. select SPARSE_IRQ
  671. select MULTI_IRQ_HANDLER
  672. select PM_GENERIC_DOMAINS if PM
  673. select NEED_MACH_MEMORY_H
  674. help
  675. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  676. config ARCH_RPC
  677. bool "RiscPC"
  678. select ARCH_ACORN
  679. select FIQ
  680. select ARCH_MAY_HAVE_PC_FDC
  681. select HAVE_PATA_PLATFORM
  682. select ISA_DMA_API
  683. select NO_IOPORT
  684. select ARCH_SPARSEMEM_ENABLE
  685. select ARCH_USES_GETTIMEOFFSET
  686. select HAVE_IDE
  687. select NEED_MACH_IO_H
  688. select NEED_MACH_MEMORY_H
  689. help
  690. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  691. CD-ROM interface, serial and parallel port, and the floppy drive.
  692. config ARCH_SA1100
  693. bool "SA1100-based"
  694. select CLKSRC_MMIO
  695. select CPU_SA1100
  696. select ISA
  697. select ARCH_SPARSEMEM_ENABLE
  698. select ARCH_MTD_XIP
  699. select ARCH_HAS_CPUFREQ
  700. select CPU_FREQ
  701. select GENERIC_CLOCKEVENTS
  702. select CLKDEV_LOOKUP
  703. select ARCH_REQUIRE_GPIOLIB
  704. select HAVE_IDE
  705. select NEED_MACH_MEMORY_H
  706. select SPARSE_IRQ
  707. help
  708. Support for StrongARM 11x0 based boards.
  709. config ARCH_S3C24XX
  710. bool "Samsung S3C24XX SoCs"
  711. select GENERIC_GPIO
  712. select ARCH_HAS_CPUFREQ
  713. select HAVE_CLK
  714. select CLKDEV_LOOKUP
  715. select ARCH_USES_GETTIMEOFFSET
  716. select HAVE_S3C2410_I2C if I2C
  717. select HAVE_S3C_RTC if RTC_CLASS
  718. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  719. select NEED_MACH_IO_H
  720. help
  721. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  722. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  723. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  724. Samsung SMDK2410 development board (and derivatives).
  725. config ARCH_S3C64XX
  726. bool "Samsung S3C64XX"
  727. select PLAT_SAMSUNG
  728. select CPU_V6
  729. select ARM_VIC
  730. select HAVE_CLK
  731. select HAVE_TCM
  732. select CLKDEV_LOOKUP
  733. select NO_IOPORT
  734. select ARCH_USES_GETTIMEOFFSET
  735. select ARCH_HAS_CPUFREQ
  736. select ARCH_REQUIRE_GPIOLIB
  737. select SAMSUNG_CLKSRC
  738. select SAMSUNG_IRQ_VIC_TIMER
  739. select S3C_GPIO_TRACK
  740. select S3C_DEV_NAND
  741. select USB_ARCH_HAS_OHCI
  742. select SAMSUNG_GPIOLIB_4BIT
  743. select HAVE_S3C2410_I2C if I2C
  744. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  745. help
  746. Samsung S3C64XX series based systems
  747. config ARCH_S5P64X0
  748. bool "Samsung S5P6440 S5P6450"
  749. select CPU_V6
  750. select GENERIC_GPIO
  751. select HAVE_CLK
  752. select CLKDEV_LOOKUP
  753. select CLKSRC_MMIO
  754. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  755. select GENERIC_CLOCKEVENTS
  756. select HAVE_S3C2410_I2C if I2C
  757. select HAVE_S3C_RTC if RTC_CLASS
  758. help
  759. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  760. SMDK6450.
  761. config ARCH_S5PC100
  762. bool "Samsung S5PC100"
  763. select GENERIC_GPIO
  764. select HAVE_CLK
  765. select CLKDEV_LOOKUP
  766. select CPU_V7
  767. select ARCH_USES_GETTIMEOFFSET
  768. select HAVE_S3C2410_I2C if I2C
  769. select HAVE_S3C_RTC if RTC_CLASS
  770. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  771. help
  772. Samsung S5PC100 series based systems
  773. config ARCH_S5PV210
  774. bool "Samsung S5PV210/S5PC110"
  775. select CPU_V7
  776. select ARCH_SPARSEMEM_ENABLE
  777. select ARCH_HAS_HOLES_MEMORYMODEL
  778. select GENERIC_GPIO
  779. select HAVE_CLK
  780. select CLKDEV_LOOKUP
  781. select CLKSRC_MMIO
  782. select ARCH_HAS_CPUFREQ
  783. select GENERIC_CLOCKEVENTS
  784. select HAVE_S3C2410_I2C if I2C
  785. select HAVE_S3C_RTC if RTC_CLASS
  786. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  787. select NEED_MACH_MEMORY_H
  788. help
  789. Samsung S5PV210/S5PC110 series based systems
  790. config ARCH_EXYNOS
  791. bool "SAMSUNG EXYNOS"
  792. select CPU_V7
  793. select ARCH_SPARSEMEM_ENABLE
  794. select ARCH_HAS_HOLES_MEMORYMODEL
  795. select GENERIC_GPIO
  796. select HAVE_CLK
  797. select CLKDEV_LOOKUP
  798. select ARCH_HAS_CPUFREQ
  799. select GENERIC_CLOCKEVENTS
  800. select HAVE_S3C_RTC if RTC_CLASS
  801. select HAVE_S3C2410_I2C if I2C
  802. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  803. select NEED_MACH_MEMORY_H
  804. help
  805. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  806. config ARCH_SHARK
  807. bool "Shark"
  808. select CPU_SA110
  809. select ISA
  810. select ISA_DMA
  811. select ZONE_DMA
  812. select PCI
  813. select ARCH_USES_GETTIMEOFFSET
  814. select NEED_MACH_MEMORY_H
  815. help
  816. Support for the StrongARM based Digital DNARD machine, also known
  817. as "Shark" (<http://www.shark-linux.de/shark.html>).
  818. config ARCH_U300
  819. bool "ST-Ericsson U300 Series"
  820. depends on MMU
  821. select CLKSRC_MMIO
  822. select CPU_ARM926T
  823. select HAVE_TCM
  824. select ARM_AMBA
  825. select ARM_PATCH_PHYS_VIRT
  826. select ARM_VIC
  827. select GENERIC_CLOCKEVENTS
  828. select CLKDEV_LOOKUP
  829. select COMMON_CLK
  830. select GENERIC_GPIO
  831. select ARCH_REQUIRE_GPIOLIB
  832. help
  833. Support for ST-Ericsson U300 series mobile platforms.
  834. config ARCH_U8500
  835. bool "ST-Ericsson U8500 Series"
  836. depends on MMU
  837. select CPU_V7
  838. select ARM_AMBA
  839. select GENERIC_CLOCKEVENTS
  840. select CLKDEV_LOOKUP
  841. select ARCH_REQUIRE_GPIOLIB
  842. select ARCH_HAS_CPUFREQ
  843. select HAVE_SMP
  844. select MIGHT_HAVE_CACHE_L2X0
  845. help
  846. Support for ST-Ericsson's Ux500 architecture
  847. config ARCH_NOMADIK
  848. bool "STMicroelectronics Nomadik"
  849. select ARM_AMBA
  850. select ARM_VIC
  851. select CPU_ARM926T
  852. select COMMON_CLK
  853. select GENERIC_CLOCKEVENTS
  854. select PINCTRL
  855. select MIGHT_HAVE_CACHE_L2X0
  856. select ARCH_REQUIRE_GPIOLIB
  857. help
  858. Support for the Nomadik platform by ST-Ericsson
  859. config ARCH_DAVINCI
  860. bool "TI DaVinci"
  861. select GENERIC_CLOCKEVENTS
  862. select ARCH_REQUIRE_GPIOLIB
  863. select ZONE_DMA
  864. select HAVE_IDE
  865. select CLKDEV_LOOKUP
  866. select GENERIC_ALLOCATOR
  867. select GENERIC_IRQ_CHIP
  868. select ARCH_HAS_HOLES_MEMORYMODEL
  869. help
  870. Support for TI's DaVinci platform.
  871. config ARCH_OMAP
  872. bool "TI OMAP"
  873. depends on MMU
  874. select HAVE_CLK
  875. select ARCH_REQUIRE_GPIOLIB
  876. select ARCH_HAS_CPUFREQ
  877. select CLKSRC_MMIO
  878. select GENERIC_CLOCKEVENTS
  879. select ARCH_HAS_HOLES_MEMORYMODEL
  880. help
  881. Support for TI's OMAP platform (OMAP1/2/3/4).
  882. config PLAT_SPEAR
  883. bool "ST SPEAr"
  884. select ARM_AMBA
  885. select ARCH_REQUIRE_GPIOLIB
  886. select CLKDEV_LOOKUP
  887. select COMMON_CLK
  888. select CLKSRC_MMIO
  889. select GENERIC_CLOCKEVENTS
  890. select HAVE_CLK
  891. help
  892. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  893. config ARCH_VT8500
  894. bool "VIA/WonderMedia 85xx"
  895. select CPU_ARM926T
  896. select GENERIC_GPIO
  897. select ARCH_HAS_CPUFREQ
  898. select GENERIC_CLOCKEVENTS
  899. select ARCH_REQUIRE_GPIOLIB
  900. help
  901. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  902. config ARCH_ZYNQ
  903. bool "Xilinx Zynq ARM Cortex A9 Platform"
  904. select CPU_V7
  905. select GENERIC_CLOCKEVENTS
  906. select CLKDEV_LOOKUP
  907. select ARM_GIC
  908. select ARM_AMBA
  909. select ICST
  910. select MIGHT_HAVE_CACHE_L2X0
  911. select USE_OF
  912. help
  913. Support for Xilinx Zynq ARM Cortex A9 Platform
  914. endchoice
  915. #
  916. # This is sorted alphabetically by mach-* pathname. However, plat-*
  917. # Kconfigs may be included either alphabetically (according to the
  918. # plat- suffix) or along side the corresponding mach-* source.
  919. #
  920. source "arch/arm/mach-mvebu/Kconfig"
  921. source "arch/arm/mach-at91/Kconfig"
  922. source "arch/arm/mach-bcmring/Kconfig"
  923. source "arch/arm/mach-clps711x/Kconfig"
  924. source "arch/arm/mach-cns3xxx/Kconfig"
  925. source "arch/arm/mach-davinci/Kconfig"
  926. source "arch/arm/mach-dove/Kconfig"
  927. source "arch/arm/mach-ep93xx/Kconfig"
  928. source "arch/arm/mach-footbridge/Kconfig"
  929. source "arch/arm/mach-gemini/Kconfig"
  930. source "arch/arm/mach-h720x/Kconfig"
  931. source "arch/arm/mach-integrator/Kconfig"
  932. source "arch/arm/mach-iop32x/Kconfig"
  933. source "arch/arm/mach-iop33x/Kconfig"
  934. source "arch/arm/mach-iop13xx/Kconfig"
  935. source "arch/arm/mach-ixp4xx/Kconfig"
  936. source "arch/arm/mach-kirkwood/Kconfig"
  937. source "arch/arm/mach-ks8695/Kconfig"
  938. source "arch/arm/mach-msm/Kconfig"
  939. source "arch/arm/mach-mv78xx0/Kconfig"
  940. source "arch/arm/plat-mxc/Kconfig"
  941. source "arch/arm/mach-mxs/Kconfig"
  942. source "arch/arm/mach-netx/Kconfig"
  943. source "arch/arm/mach-nomadik/Kconfig"
  944. source "arch/arm/plat-nomadik/Kconfig"
  945. source "arch/arm/plat-omap/Kconfig"
  946. source "arch/arm/mach-omap1/Kconfig"
  947. source "arch/arm/mach-omap2/Kconfig"
  948. source "arch/arm/mach-orion5x/Kconfig"
  949. source "arch/arm/mach-pxa/Kconfig"
  950. source "arch/arm/plat-pxa/Kconfig"
  951. source "arch/arm/mach-mmp/Kconfig"
  952. source "arch/arm/mach-realview/Kconfig"
  953. source "arch/arm/mach-sa1100/Kconfig"
  954. source "arch/arm/plat-samsung/Kconfig"
  955. source "arch/arm/plat-s3c24xx/Kconfig"
  956. source "arch/arm/plat-spear/Kconfig"
  957. source "arch/arm/mach-s3c24xx/Kconfig"
  958. if ARCH_S3C24XX
  959. source "arch/arm/mach-s3c2412/Kconfig"
  960. source "arch/arm/mach-s3c2440/Kconfig"
  961. endif
  962. if ARCH_S3C64XX
  963. source "arch/arm/mach-s3c64xx/Kconfig"
  964. endif
  965. source "arch/arm/mach-s5p64x0/Kconfig"
  966. source "arch/arm/mach-s5pc100/Kconfig"
  967. source "arch/arm/mach-s5pv210/Kconfig"
  968. source "arch/arm/mach-exynos/Kconfig"
  969. source "arch/arm/mach-shmobile/Kconfig"
  970. source "arch/arm/mach-tegra/Kconfig"
  971. source "arch/arm/mach-u300/Kconfig"
  972. source "arch/arm/mach-ux500/Kconfig"
  973. source "arch/arm/mach-versatile/Kconfig"
  974. source "arch/arm/mach-vexpress/Kconfig"
  975. source "arch/arm/plat-versatile/Kconfig"
  976. source "arch/arm/mach-vt8500/Kconfig"
  977. source "arch/arm/mach-w90x900/Kconfig"
  978. # Definitions to make life easier
  979. config ARCH_ACORN
  980. bool
  981. config PLAT_IOP
  982. bool
  983. select GENERIC_CLOCKEVENTS
  984. config PLAT_ORION
  985. bool
  986. select CLKSRC_MMIO
  987. select GENERIC_IRQ_CHIP
  988. select IRQ_DOMAIN
  989. select COMMON_CLK
  990. config PLAT_PXA
  991. bool
  992. config PLAT_VERSATILE
  993. bool
  994. config ARM_TIMER_SP804
  995. bool
  996. select CLKSRC_MMIO
  997. select HAVE_SCHED_CLOCK
  998. source arch/arm/mm/Kconfig
  999. config ARM_NR_BANKS
  1000. int
  1001. default 16 if ARCH_EP93XX
  1002. default 8
  1003. config IWMMXT
  1004. bool "Enable iWMMXt support"
  1005. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1006. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1007. help
  1008. Enable support for iWMMXt context switching at run time if
  1009. running on a CPU that supports it.
  1010. config XSCALE_PMU
  1011. bool
  1012. depends on CPU_XSCALE
  1013. default y
  1014. config CPU_HAS_PMU
  1015. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1016. (!ARCH_OMAP3 || OMAP3_EMU)
  1017. default y
  1018. bool
  1019. config MULTI_IRQ_HANDLER
  1020. bool
  1021. help
  1022. Allow each machine to specify it's own IRQ handler at run time.
  1023. if !MMU
  1024. source "arch/arm/Kconfig-nommu"
  1025. endif
  1026. config ARM_ERRATA_326103
  1027. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1028. depends on CPU_V6
  1029. help
  1030. Executing a SWP instruction to read-only memory does not set bit 11
  1031. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1032. treat the access as a read, preventing a COW from occurring and
  1033. causing the faulting task to livelock.
  1034. config ARM_ERRATA_411920
  1035. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1036. depends on CPU_V6 || CPU_V6K
  1037. help
  1038. Invalidation of the Instruction Cache operation can
  1039. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1040. It does not affect the MPCore. This option enables the ARM Ltd.
  1041. recommended workaround.
  1042. config ARM_ERRATA_430973
  1043. bool "ARM errata: Stale prediction on replaced interworking branch"
  1044. depends on CPU_V7
  1045. help
  1046. This option enables the workaround for the 430973 Cortex-A8
  1047. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1048. interworking branch is replaced with another code sequence at the
  1049. same virtual address, whether due to self-modifying code or virtual
  1050. to physical address re-mapping, Cortex-A8 does not recover from the
  1051. stale interworking branch prediction. This results in Cortex-A8
  1052. executing the new code sequence in the incorrect ARM or Thumb state.
  1053. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1054. and also flushes the branch target cache at every context switch.
  1055. Note that setting specific bits in the ACTLR register may not be
  1056. available in non-secure mode.
  1057. config ARM_ERRATA_458693
  1058. bool "ARM errata: Processor deadlock when a false hazard is created"
  1059. depends on CPU_V7
  1060. help
  1061. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1062. erratum. For very specific sequences of memory operations, it is
  1063. possible for a hazard condition intended for a cache line to instead
  1064. be incorrectly associated with a different cache line. This false
  1065. hazard might then cause a processor deadlock. The workaround enables
  1066. the L1 caching of the NEON accesses and disables the PLD instruction
  1067. in the ACTLR register. Note that setting specific bits in the ACTLR
  1068. register may not be available in non-secure mode.
  1069. config ARM_ERRATA_460075
  1070. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1071. depends on CPU_V7
  1072. help
  1073. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1074. erratum. Any asynchronous access to the L2 cache may encounter a
  1075. situation in which recent store transactions to the L2 cache are lost
  1076. and overwritten with stale memory contents from external memory. The
  1077. workaround disables the write-allocate mode for the L2 cache via the
  1078. ACTLR register. Note that setting specific bits in the ACTLR register
  1079. may not be available in non-secure mode.
  1080. config ARM_ERRATA_742230
  1081. bool "ARM errata: DMB operation may be faulty"
  1082. depends on CPU_V7 && SMP
  1083. help
  1084. This option enables the workaround for the 742230 Cortex-A9
  1085. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1086. between two write operations may not ensure the correct visibility
  1087. ordering of the two writes. This workaround sets a specific bit in
  1088. the diagnostic register of the Cortex-A9 which causes the DMB
  1089. instruction to behave as a DSB, ensuring the correct behaviour of
  1090. the two writes.
  1091. config ARM_ERRATA_742231
  1092. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1093. depends on CPU_V7 && SMP
  1094. help
  1095. This option enables the workaround for the 742231 Cortex-A9
  1096. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1097. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1098. accessing some data located in the same cache line, may get corrupted
  1099. data due to bad handling of the address hazard when the line gets
  1100. replaced from one of the CPUs at the same time as another CPU is
  1101. accessing it. This workaround sets specific bits in the diagnostic
  1102. register of the Cortex-A9 which reduces the linefill issuing
  1103. capabilities of the processor.
  1104. config PL310_ERRATA_588369
  1105. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1106. depends on CACHE_L2X0
  1107. help
  1108. The PL310 L2 cache controller implements three types of Clean &
  1109. Invalidate maintenance operations: by Physical Address
  1110. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1111. They are architecturally defined to behave as the execution of a
  1112. clean operation followed immediately by an invalidate operation,
  1113. both performing to the same memory location. This functionality
  1114. is not correctly implemented in PL310 as clean lines are not
  1115. invalidated as a result of these operations.
  1116. config ARM_ERRATA_720789
  1117. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1118. depends on CPU_V7
  1119. help
  1120. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1121. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1122. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1123. As a consequence of this erratum, some TLB entries which should be
  1124. invalidated are not, resulting in an incoherency in the system page
  1125. tables. The workaround changes the TLB flushing routines to invalidate
  1126. entries regardless of the ASID.
  1127. config PL310_ERRATA_727915
  1128. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1129. depends on CACHE_L2X0
  1130. help
  1131. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1132. operation (offset 0x7FC). This operation runs in background so that
  1133. PL310 can handle normal accesses while it is in progress. Under very
  1134. rare circumstances, due to this erratum, write data can be lost when
  1135. PL310 treats a cacheable write transaction during a Clean &
  1136. Invalidate by Way operation.
  1137. config ARM_ERRATA_743622
  1138. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1139. depends on CPU_V7
  1140. help
  1141. This option enables the workaround for the 743622 Cortex-A9
  1142. (r2p*) erratum. Under very rare conditions, a faulty
  1143. optimisation in the Cortex-A9 Store Buffer may lead to data
  1144. corruption. This workaround sets a specific bit in the diagnostic
  1145. register of the Cortex-A9 which disables the Store Buffer
  1146. optimisation, preventing the defect from occurring. This has no
  1147. visible impact on the overall performance or power consumption of the
  1148. processor.
  1149. config ARM_ERRATA_751472
  1150. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1151. depends on CPU_V7
  1152. help
  1153. This option enables the workaround for the 751472 Cortex-A9 (prior
  1154. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1155. completion of a following broadcasted operation if the second
  1156. operation is received by a CPU before the ICIALLUIS has completed,
  1157. potentially leading to corrupted entries in the cache or TLB.
  1158. config PL310_ERRATA_753970
  1159. bool "PL310 errata: cache sync operation may be faulty"
  1160. depends on CACHE_PL310
  1161. help
  1162. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1163. Under some condition the effect of cache sync operation on
  1164. the store buffer still remains when the operation completes.
  1165. This means that the store buffer is always asked to drain and
  1166. this prevents it from merging any further writes. The workaround
  1167. is to replace the normal offset of cache sync operation (0x730)
  1168. by another offset targeting an unmapped PL310 register 0x740.
  1169. This has the same effect as the cache sync operation: store buffer
  1170. drain and waiting for all buffers empty.
  1171. config ARM_ERRATA_754322
  1172. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1173. depends on CPU_V7
  1174. help
  1175. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1176. r3p*) erratum. A speculative memory access may cause a page table walk
  1177. which starts prior to an ASID switch but completes afterwards. This
  1178. can populate the micro-TLB with a stale entry which may be hit with
  1179. the new ASID. This workaround places two dsb instructions in the mm
  1180. switching code so that no page table walks can cross the ASID switch.
  1181. config ARM_ERRATA_754327
  1182. bool "ARM errata: no automatic Store Buffer drain"
  1183. depends on CPU_V7 && SMP
  1184. help
  1185. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1186. r2p0) erratum. The Store Buffer does not have any automatic draining
  1187. mechanism and therefore a livelock may occur if an external agent
  1188. continuously polls a memory location waiting to observe an update.
  1189. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1190. written polling loops from denying visibility of updates to memory.
  1191. config ARM_ERRATA_364296
  1192. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1193. depends on CPU_V6 && !SMP
  1194. help
  1195. This options enables the workaround for the 364296 ARM1136
  1196. r0p2 erratum (possible cache data corruption with
  1197. hit-under-miss enabled). It sets the undocumented bit 31 in
  1198. the auxiliary control register and the FI bit in the control
  1199. register, thus disabling hit-under-miss without putting the
  1200. processor into full low interrupt latency mode. ARM11MPCore
  1201. is not affected.
  1202. config ARM_ERRATA_764369
  1203. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1204. depends on CPU_V7 && SMP
  1205. help
  1206. This option enables the workaround for erratum 764369
  1207. affecting Cortex-A9 MPCore with two or more processors (all
  1208. current revisions). Under certain timing circumstances, a data
  1209. cache line maintenance operation by MVA targeting an Inner
  1210. Shareable memory region may fail to proceed up to either the
  1211. Point of Coherency or to the Point of Unification of the
  1212. system. This workaround adds a DSB instruction before the
  1213. relevant cache maintenance functions and sets a specific bit
  1214. in the diagnostic control register of the SCU.
  1215. config PL310_ERRATA_769419
  1216. bool "PL310 errata: no automatic Store Buffer drain"
  1217. depends on CACHE_L2X0
  1218. help
  1219. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1220. not automatically drain. This can cause normal, non-cacheable
  1221. writes to be retained when the memory system is idle, leading
  1222. to suboptimal I/O performance for drivers using coherent DMA.
  1223. This option adds a write barrier to the cpu_idle loop so that,
  1224. on systems with an outer cache, the store buffer is drained
  1225. explicitly.
  1226. endmenu
  1227. source "arch/arm/common/Kconfig"
  1228. menu "Bus support"
  1229. config ARM_AMBA
  1230. bool
  1231. config ISA
  1232. bool
  1233. help
  1234. Find out whether you have ISA slots on your motherboard. ISA is the
  1235. name of a bus system, i.e. the way the CPU talks to the other stuff
  1236. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1237. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1238. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1239. # Select ISA DMA controller support
  1240. config ISA_DMA
  1241. bool
  1242. select ISA_DMA_API
  1243. # Select ISA DMA interface
  1244. config ISA_DMA_API
  1245. bool
  1246. config PCI
  1247. bool "PCI support" if MIGHT_HAVE_PCI
  1248. help
  1249. Find out whether you have a PCI motherboard. PCI is the name of a
  1250. bus system, i.e. the way the CPU talks to the other stuff inside
  1251. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1252. VESA. If you have PCI, say Y, otherwise N.
  1253. config PCI_DOMAINS
  1254. bool
  1255. depends on PCI
  1256. config PCI_NANOENGINE
  1257. bool "BSE nanoEngine PCI support"
  1258. depends on SA1100_NANOENGINE
  1259. help
  1260. Enable PCI on the BSE nanoEngine board.
  1261. config PCI_SYSCALL
  1262. def_bool PCI
  1263. # Select the host bridge type
  1264. config PCI_HOST_VIA82C505
  1265. bool
  1266. depends on PCI && ARCH_SHARK
  1267. default y
  1268. config PCI_HOST_ITE8152
  1269. bool
  1270. depends on PCI && MACH_ARMCORE
  1271. default y
  1272. select DMABOUNCE
  1273. source "drivers/pci/Kconfig"
  1274. source "drivers/pcmcia/Kconfig"
  1275. endmenu
  1276. menu "Kernel Features"
  1277. config HAVE_SMP
  1278. bool
  1279. help
  1280. This option should be selected by machines which have an SMP-
  1281. capable CPU.
  1282. The only effect of this option is to make the SMP-related
  1283. options available to the user for configuration.
  1284. config SMP
  1285. bool "Symmetric Multi-Processing"
  1286. depends on CPU_V6K || CPU_V7
  1287. depends on GENERIC_CLOCKEVENTS
  1288. depends on HAVE_SMP
  1289. depends on MMU
  1290. select USE_GENERIC_SMP_HELPERS
  1291. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1292. help
  1293. This enables support for systems with more than one CPU. If you have
  1294. a system with only one CPU, like most personal computers, say N. If
  1295. you have a system with more than one CPU, say Y.
  1296. If you say N here, the kernel will run on single and multiprocessor
  1297. machines, but will use only one CPU of a multiprocessor machine. If
  1298. you say Y here, the kernel will run on many, but not all, single
  1299. processor machines. On a single processor machine, the kernel will
  1300. run faster if you say N here.
  1301. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1302. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1303. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1304. If you don't know what to do here, say N.
  1305. config SMP_ON_UP
  1306. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1307. depends on EXPERIMENTAL
  1308. depends on SMP && !XIP_KERNEL
  1309. default y
  1310. help
  1311. SMP kernels contain instructions which fail on non-SMP processors.
  1312. Enabling this option allows the kernel to modify itself to make
  1313. these instructions safe. Disabling it allows about 1K of space
  1314. savings.
  1315. If you don't know what to do here, say Y.
  1316. config ARM_CPU_TOPOLOGY
  1317. bool "Support cpu topology definition"
  1318. depends on SMP && CPU_V7
  1319. default y
  1320. help
  1321. Support ARM cpu topology definition. The MPIDR register defines
  1322. affinity between processors which is then used to describe the cpu
  1323. topology of an ARM System.
  1324. config SCHED_MC
  1325. bool "Multi-core scheduler support"
  1326. depends on ARM_CPU_TOPOLOGY
  1327. help
  1328. Multi-core scheduler support improves the CPU scheduler's decision
  1329. making when dealing with multi-core CPU chips at a cost of slightly
  1330. increased overhead in some places. If unsure say N here.
  1331. config SCHED_SMT
  1332. bool "SMT scheduler support"
  1333. depends on ARM_CPU_TOPOLOGY
  1334. help
  1335. Improves the CPU scheduler's decision making when dealing with
  1336. MultiThreading at a cost of slightly increased overhead in some
  1337. places. If unsure say N here.
  1338. config HAVE_ARM_SCU
  1339. bool
  1340. help
  1341. This option enables support for the ARM system coherency unit
  1342. config ARM_ARCH_TIMER
  1343. bool "Architected timer support"
  1344. depends on CPU_V7
  1345. help
  1346. This option enables support for the ARM architected timer
  1347. config HAVE_ARM_TWD
  1348. bool
  1349. depends on SMP
  1350. help
  1351. This options enables support for the ARM timer and watchdog unit
  1352. choice
  1353. prompt "Memory split"
  1354. default VMSPLIT_3G
  1355. help
  1356. Select the desired split between kernel and user memory.
  1357. If you are not absolutely sure what you are doing, leave this
  1358. option alone!
  1359. config VMSPLIT_3G
  1360. bool "3G/1G user/kernel split"
  1361. config VMSPLIT_2G
  1362. bool "2G/2G user/kernel split"
  1363. config VMSPLIT_1G
  1364. bool "1G/3G user/kernel split"
  1365. endchoice
  1366. config PAGE_OFFSET
  1367. hex
  1368. default 0x40000000 if VMSPLIT_1G
  1369. default 0x80000000 if VMSPLIT_2G
  1370. default 0xC0000000
  1371. config NR_CPUS
  1372. int "Maximum number of CPUs (2-32)"
  1373. range 2 32
  1374. depends on SMP
  1375. default "4"
  1376. config HOTPLUG_CPU
  1377. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1378. depends on SMP && HOTPLUG && EXPERIMENTAL
  1379. help
  1380. Say Y here to experiment with turning CPUs off and on. CPUs
  1381. can be controlled through /sys/devices/system/cpu.
  1382. config LOCAL_TIMERS
  1383. bool "Use local timer interrupts"
  1384. depends on SMP
  1385. default y
  1386. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1387. help
  1388. Enable support for local timers on SMP platforms, rather then the
  1389. legacy IPI broadcast method. Local timers allows the system
  1390. accounting to be spread across the timer interval, preventing a
  1391. "thundering herd" at every timer tick.
  1392. config ARCH_NR_GPIO
  1393. int
  1394. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1395. default 355 if ARCH_U8500
  1396. default 264 if MACH_H4700
  1397. default 512 if SOC_OMAP5
  1398. default 0
  1399. help
  1400. Maximum number of GPIOs in the system.
  1401. If unsure, leave the default value.
  1402. source kernel/Kconfig.preempt
  1403. config HZ
  1404. int
  1405. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1406. ARCH_S5PV210 || ARCH_EXYNOS4
  1407. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1408. default AT91_TIMER_HZ if ARCH_AT91
  1409. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1410. default 100
  1411. config THUMB2_KERNEL
  1412. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1413. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1414. select AEABI
  1415. select ARM_ASM_UNIFIED
  1416. select ARM_UNWIND
  1417. help
  1418. By enabling this option, the kernel will be compiled in
  1419. Thumb-2 mode. A compiler/assembler that understand the unified
  1420. ARM-Thumb syntax is needed.
  1421. If unsure, say N.
  1422. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1423. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1424. depends on THUMB2_KERNEL && MODULES
  1425. default y
  1426. help
  1427. Various binutils versions can resolve Thumb-2 branches to
  1428. locally-defined, preemptible global symbols as short-range "b.n"
  1429. branch instructions.
  1430. This is a problem, because there's no guarantee the final
  1431. destination of the symbol, or any candidate locations for a
  1432. trampoline, are within range of the branch. For this reason, the
  1433. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1434. relocation in modules at all, and it makes little sense to add
  1435. support.
  1436. The symptom is that the kernel fails with an "unsupported
  1437. relocation" error when loading some modules.
  1438. Until fixed tools are available, passing
  1439. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1440. code which hits this problem, at the cost of a bit of extra runtime
  1441. stack usage in some cases.
  1442. The problem is described in more detail at:
  1443. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1444. Only Thumb-2 kernels are affected.
  1445. Unless you are sure your tools don't have this problem, say Y.
  1446. config ARM_ASM_UNIFIED
  1447. bool
  1448. config AEABI
  1449. bool "Use the ARM EABI to compile the kernel"
  1450. help
  1451. This option allows for the kernel to be compiled using the latest
  1452. ARM ABI (aka EABI). This is only useful if you are using a user
  1453. space environment that is also compiled with EABI.
  1454. Since there are major incompatibilities between the legacy ABI and
  1455. EABI, especially with regard to structure member alignment, this
  1456. option also changes the kernel syscall calling convention to
  1457. disambiguate both ABIs and allow for backward compatibility support
  1458. (selected with CONFIG_OABI_COMPAT).
  1459. To use this you need GCC version 4.0.0 or later.
  1460. config OABI_COMPAT
  1461. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1462. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1463. default y
  1464. help
  1465. This option preserves the old syscall interface along with the
  1466. new (ARM EABI) one. It also provides a compatibility layer to
  1467. intercept syscalls that have structure arguments which layout
  1468. in memory differs between the legacy ABI and the new ARM EABI
  1469. (only for non "thumb" binaries). This option adds a tiny
  1470. overhead to all syscalls and produces a slightly larger kernel.
  1471. If you know you'll be using only pure EABI user space then you
  1472. can say N here. If this option is not selected and you attempt
  1473. to execute a legacy ABI binary then the result will be
  1474. UNPREDICTABLE (in fact it can be predicted that it won't work
  1475. at all). If in doubt say Y.
  1476. config ARCH_HAS_HOLES_MEMORYMODEL
  1477. bool
  1478. config ARCH_SPARSEMEM_ENABLE
  1479. bool
  1480. config ARCH_SPARSEMEM_DEFAULT
  1481. def_bool ARCH_SPARSEMEM_ENABLE
  1482. config ARCH_SELECT_MEMORY_MODEL
  1483. def_bool ARCH_SPARSEMEM_ENABLE
  1484. config HAVE_ARCH_PFN_VALID
  1485. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1486. config HIGHMEM
  1487. bool "High Memory Support"
  1488. depends on MMU
  1489. help
  1490. The address space of ARM processors is only 4 Gigabytes large
  1491. and it has to accommodate user address space, kernel address
  1492. space as well as some memory mapped IO. That means that, if you
  1493. have a large amount of physical memory and/or IO, not all of the
  1494. memory can be "permanently mapped" by the kernel. The physical
  1495. memory that is not permanently mapped is called "high memory".
  1496. Depending on the selected kernel/user memory split, minimum
  1497. vmalloc space and actual amount of RAM, you may not need this
  1498. option which should result in a slightly faster kernel.
  1499. If unsure, say n.
  1500. config HIGHPTE
  1501. bool "Allocate 2nd-level pagetables from highmem"
  1502. depends on HIGHMEM
  1503. config HW_PERF_EVENTS
  1504. bool "Enable hardware performance counter support for perf events"
  1505. depends on PERF_EVENTS && CPU_HAS_PMU
  1506. default y
  1507. help
  1508. Enable hardware performance counter support for perf events. If
  1509. disabled, perf events will use software events only.
  1510. source "mm/Kconfig"
  1511. config FORCE_MAX_ZONEORDER
  1512. int "Maximum zone order" if ARCH_SHMOBILE
  1513. range 11 64 if ARCH_SHMOBILE
  1514. default "9" if SA1111
  1515. default "11"
  1516. help
  1517. The kernel memory allocator divides physically contiguous memory
  1518. blocks into "zones", where each zone is a power of two number of
  1519. pages. This option selects the largest power of two that the kernel
  1520. keeps in the memory allocator. If you need to allocate very large
  1521. blocks of physically contiguous memory, then you may need to
  1522. increase this value.
  1523. This config option is actually maximum order plus one. For example,
  1524. a value of 11 means that the largest free memory block is 2^10 pages.
  1525. config LEDS
  1526. bool "Timer and CPU usage LEDs"
  1527. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1528. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1529. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1530. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1531. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1532. ARCH_AT91 || ARCH_DAVINCI || \
  1533. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1534. help
  1535. If you say Y here, the LEDs on your machine will be used
  1536. to provide useful information about your current system status.
  1537. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1538. be able to select which LEDs are active using the options below. If
  1539. you are compiling a kernel for the EBSA-110 or the LART however, the
  1540. red LED will simply flash regularly to indicate that the system is
  1541. still functional. It is safe to say Y here if you have a CATS
  1542. system, but the driver will do nothing.
  1543. config LEDS_TIMER
  1544. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1545. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1546. || MACH_OMAP_PERSEUS2
  1547. depends on LEDS
  1548. depends on !GENERIC_CLOCKEVENTS
  1549. default y if ARCH_EBSA110
  1550. help
  1551. If you say Y here, one of the system LEDs (the green one on the
  1552. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1553. will flash regularly to indicate that the system is still
  1554. operational. This is mainly useful to kernel hackers who are
  1555. debugging unstable kernels.
  1556. The LART uses the same LED for both Timer LED and CPU usage LED
  1557. functions. You may choose to use both, but the Timer LED function
  1558. will overrule the CPU usage LED.
  1559. config LEDS_CPU
  1560. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1561. !ARCH_OMAP) \
  1562. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1563. || MACH_OMAP_PERSEUS2
  1564. depends on LEDS
  1565. help
  1566. If you say Y here, the red LED will be used to give a good real
  1567. time indication of CPU usage, by lighting whenever the idle task
  1568. is not currently executing.
  1569. The LART uses the same LED for both Timer LED and CPU usage LED
  1570. functions. You may choose to use both, but the Timer LED function
  1571. will overrule the CPU usage LED.
  1572. config ALIGNMENT_TRAP
  1573. bool
  1574. depends on CPU_CP15_MMU
  1575. default y if !ARCH_EBSA110
  1576. select HAVE_PROC_CPU if PROC_FS
  1577. help
  1578. ARM processors cannot fetch/store information which is not
  1579. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1580. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1581. fetch/store instructions will be emulated in software if you say
  1582. here, which has a severe performance impact. This is necessary for
  1583. correct operation of some network protocols. With an IP-only
  1584. configuration it is safe to say N, otherwise say Y.
  1585. config UACCESS_WITH_MEMCPY
  1586. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1587. depends on MMU && EXPERIMENTAL
  1588. default y if CPU_FEROCEON
  1589. help
  1590. Implement faster copy_to_user and clear_user methods for CPU
  1591. cores where a 8-word STM instruction give significantly higher
  1592. memory write throughput than a sequence of individual 32bit stores.
  1593. A possible side effect is a slight increase in scheduling latency
  1594. between threads sharing the same address space if they invoke
  1595. such copy operations with large buffers.
  1596. However, if the CPU data cache is using a write-allocate mode,
  1597. this option is unlikely to provide any performance gain.
  1598. config SECCOMP
  1599. bool
  1600. prompt "Enable seccomp to safely compute untrusted bytecode"
  1601. ---help---
  1602. This kernel feature is useful for number crunching applications
  1603. that may need to compute untrusted bytecode during their
  1604. execution. By using pipes or other transports made available to
  1605. the process as file descriptors supporting the read/write
  1606. syscalls, it's possible to isolate those applications in
  1607. their own address space using seccomp. Once seccomp is
  1608. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1609. and the task is only allowed to execute a few safe syscalls
  1610. defined by each seccomp mode.
  1611. config CC_STACKPROTECTOR
  1612. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1613. depends on EXPERIMENTAL
  1614. help
  1615. This option turns on the -fstack-protector GCC feature. This
  1616. feature puts, at the beginning of functions, a canary value on
  1617. the stack just before the return address, and validates
  1618. the value just before actually returning. Stack based buffer
  1619. overflows (that need to overwrite this return address) now also
  1620. overwrite the canary, which gets detected and the attack is then
  1621. neutralized via a kernel panic.
  1622. This feature requires gcc version 4.2 or above.
  1623. config DEPRECATED_PARAM_STRUCT
  1624. bool "Provide old way to pass kernel parameters"
  1625. help
  1626. This was deprecated in 2001 and announced to live on for 5 years.
  1627. Some old boot loaders still use this way.
  1628. endmenu
  1629. menu "Boot options"
  1630. config USE_OF
  1631. bool "Flattened Device Tree support"
  1632. select OF
  1633. select OF_EARLY_FLATTREE
  1634. select IRQ_DOMAIN
  1635. help
  1636. Include support for flattened device tree machine descriptions.
  1637. # Compressed boot loader in ROM. Yes, we really want to ask about
  1638. # TEXT and BSS so we preserve their values in the config files.
  1639. config ZBOOT_ROM_TEXT
  1640. hex "Compressed ROM boot loader base address"
  1641. default "0"
  1642. help
  1643. The physical address at which the ROM-able zImage is to be
  1644. placed in the target. Platforms which normally make use of
  1645. ROM-able zImage formats normally set this to a suitable
  1646. value in their defconfig file.
  1647. If ZBOOT_ROM is not enabled, this has no effect.
  1648. config ZBOOT_ROM_BSS
  1649. hex "Compressed ROM boot loader BSS address"
  1650. default "0"
  1651. help
  1652. The base address of an area of read/write memory in the target
  1653. for the ROM-able zImage which must be available while the
  1654. decompressor is running. It must be large enough to hold the
  1655. entire decompressed kernel plus an additional 128 KiB.
  1656. Platforms which normally make use of ROM-able zImage formats
  1657. normally set this to a suitable value in their defconfig file.
  1658. If ZBOOT_ROM is not enabled, this has no effect.
  1659. config ZBOOT_ROM
  1660. bool "Compressed boot loader in ROM/flash"
  1661. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1662. help
  1663. Say Y here if you intend to execute your compressed kernel image
  1664. (zImage) directly from ROM or flash. If unsure, say N.
  1665. choice
  1666. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1667. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1668. default ZBOOT_ROM_NONE
  1669. help
  1670. Include experimental SD/MMC loading code in the ROM-able zImage.
  1671. With this enabled it is possible to write the ROM-able zImage
  1672. kernel image to an MMC or SD card and boot the kernel straight
  1673. from the reset vector. At reset the processor Mask ROM will load
  1674. the first part of the ROM-able zImage which in turn loads the
  1675. rest the kernel image to RAM.
  1676. config ZBOOT_ROM_NONE
  1677. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1678. help
  1679. Do not load image from SD or MMC
  1680. config ZBOOT_ROM_MMCIF
  1681. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1682. help
  1683. Load image from MMCIF hardware block.
  1684. config ZBOOT_ROM_SH_MOBILE_SDHI
  1685. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1686. help
  1687. Load image from SDHI hardware block
  1688. endchoice
  1689. config ARM_APPENDED_DTB
  1690. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1691. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1692. help
  1693. With this option, the boot code will look for a device tree binary
  1694. (DTB) appended to zImage
  1695. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1696. This is meant as a backward compatibility convenience for those
  1697. systems with a bootloader that can't be upgraded to accommodate
  1698. the documented boot protocol using a device tree.
  1699. Beware that there is very little in terms of protection against
  1700. this option being confused by leftover garbage in memory that might
  1701. look like a DTB header after a reboot if no actual DTB is appended
  1702. to zImage. Do not leave this option active in a production kernel
  1703. if you don't intend to always append a DTB. Proper passing of the
  1704. location into r2 of a bootloader provided DTB is always preferable
  1705. to this option.
  1706. config ARM_ATAG_DTB_COMPAT
  1707. bool "Supplement the appended DTB with traditional ATAG information"
  1708. depends on ARM_APPENDED_DTB
  1709. help
  1710. Some old bootloaders can't be updated to a DTB capable one, yet
  1711. they provide ATAGs with memory configuration, the ramdisk address,
  1712. the kernel cmdline string, etc. Such information is dynamically
  1713. provided by the bootloader and can't always be stored in a static
  1714. DTB. To allow a device tree enabled kernel to be used with such
  1715. bootloaders, this option allows zImage to extract the information
  1716. from the ATAG list and store it at run time into the appended DTB.
  1717. choice
  1718. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1719. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1720. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1721. bool "Use bootloader kernel arguments if available"
  1722. help
  1723. Uses the command-line options passed by the boot loader instead of
  1724. the device tree bootargs property. If the boot loader doesn't provide
  1725. any, the device tree bootargs property will be used.
  1726. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1727. bool "Extend with bootloader kernel arguments"
  1728. help
  1729. The command-line arguments provided by the boot loader will be
  1730. appended to the the device tree bootargs property.
  1731. endchoice
  1732. config CMDLINE
  1733. string "Default kernel command string"
  1734. default ""
  1735. help
  1736. On some architectures (EBSA110 and CATS), there is currently no way
  1737. for the boot loader to pass arguments to the kernel. For these
  1738. architectures, you should supply some command-line options at build
  1739. time by entering them here. As a minimum, you should specify the
  1740. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1741. choice
  1742. prompt "Kernel command line type" if CMDLINE != ""
  1743. default CMDLINE_FROM_BOOTLOADER
  1744. config CMDLINE_FROM_BOOTLOADER
  1745. bool "Use bootloader kernel arguments if available"
  1746. help
  1747. Uses the command-line options passed by the boot loader. If
  1748. the boot loader doesn't provide any, the default kernel command
  1749. string provided in CMDLINE will be used.
  1750. config CMDLINE_EXTEND
  1751. bool "Extend bootloader kernel arguments"
  1752. help
  1753. The command-line arguments provided by the boot loader will be
  1754. appended to the default kernel command string.
  1755. config CMDLINE_FORCE
  1756. bool "Always use the default kernel command string"
  1757. help
  1758. Always use the default kernel command string, even if the boot
  1759. loader passes other arguments to the kernel.
  1760. This is useful if you cannot or don't want to change the
  1761. command-line options your boot loader passes to the kernel.
  1762. endchoice
  1763. config XIP_KERNEL
  1764. bool "Kernel Execute-In-Place from ROM"
  1765. depends on !ZBOOT_ROM && !ARM_LPAE
  1766. help
  1767. Execute-In-Place allows the kernel to run from non-volatile storage
  1768. directly addressable by the CPU, such as NOR flash. This saves RAM
  1769. space since the text section of the kernel is not loaded from flash
  1770. to RAM. Read-write sections, such as the data section and stack,
  1771. are still copied to RAM. The XIP kernel is not compressed since
  1772. it has to run directly from flash, so it will take more space to
  1773. store it. The flash address used to link the kernel object files,
  1774. and for storing it, is configuration dependent. Therefore, if you
  1775. say Y here, you must know the proper physical address where to
  1776. store the kernel image depending on your own flash memory usage.
  1777. Also note that the make target becomes "make xipImage" rather than
  1778. "make zImage" or "make Image". The final kernel binary to put in
  1779. ROM memory will be arch/arm/boot/xipImage.
  1780. If unsure, say N.
  1781. config XIP_PHYS_ADDR
  1782. hex "XIP Kernel Physical Location"
  1783. depends on XIP_KERNEL
  1784. default "0x00080000"
  1785. help
  1786. This is the physical address in your flash memory the kernel will
  1787. be linked for and stored to. This address is dependent on your
  1788. own flash usage.
  1789. config KEXEC
  1790. bool "Kexec system call (EXPERIMENTAL)"
  1791. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1792. help
  1793. kexec is a system call that implements the ability to shutdown your
  1794. current kernel, and to start another kernel. It is like a reboot
  1795. but it is independent of the system firmware. And like a reboot
  1796. you can start any kernel with it, not just Linux.
  1797. It is an ongoing process to be certain the hardware in a machine
  1798. is properly shutdown, so do not be surprised if this code does not
  1799. initially work for you. It may help to enable device hotplugging
  1800. support.
  1801. config ATAGS_PROC
  1802. bool "Export atags in procfs"
  1803. depends on KEXEC
  1804. default y
  1805. help
  1806. Should the atags used to boot the kernel be exported in an "atags"
  1807. file in procfs. Useful with kexec.
  1808. config CRASH_DUMP
  1809. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1810. depends on EXPERIMENTAL
  1811. help
  1812. Generate crash dump after being started by kexec. This should
  1813. be normally only set in special crash dump kernels which are
  1814. loaded in the main kernel with kexec-tools into a specially
  1815. reserved region and then later executed after a crash by
  1816. kdump/kexec. The crash dump kernel must be compiled to a
  1817. memory address not used by the main kernel
  1818. For more details see Documentation/kdump/kdump.txt
  1819. config AUTO_ZRELADDR
  1820. bool "Auto calculation of the decompressed kernel image address"
  1821. depends on !ZBOOT_ROM && !ARCH_U300
  1822. help
  1823. ZRELADDR is the physical address where the decompressed kernel
  1824. image will be placed. If AUTO_ZRELADDR is selected, the address
  1825. will be determined at run-time by masking the current IP with
  1826. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1827. from start of memory.
  1828. endmenu
  1829. menu "CPU Power Management"
  1830. if ARCH_HAS_CPUFREQ
  1831. source "drivers/cpufreq/Kconfig"
  1832. config CPU_FREQ_IMX
  1833. tristate "CPUfreq driver for i.MX CPUs"
  1834. depends on ARCH_MXC && CPU_FREQ
  1835. help
  1836. This enables the CPUfreq driver for i.MX CPUs.
  1837. config CPU_FREQ_SA1100
  1838. bool
  1839. config CPU_FREQ_SA1110
  1840. bool
  1841. config CPU_FREQ_INTEGRATOR
  1842. tristate "CPUfreq driver for ARM Integrator CPUs"
  1843. depends on ARCH_INTEGRATOR && CPU_FREQ
  1844. default y
  1845. help
  1846. This enables the CPUfreq driver for ARM Integrator CPUs.
  1847. For details, take a look at <file:Documentation/cpu-freq>.
  1848. If in doubt, say Y.
  1849. config CPU_FREQ_PXA
  1850. bool
  1851. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1852. default y
  1853. select CPU_FREQ_TABLE
  1854. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1855. config CPU_FREQ_S3C
  1856. bool
  1857. help
  1858. Internal configuration node for common cpufreq on Samsung SoC
  1859. config CPU_FREQ_S3C24XX
  1860. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1861. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1862. select CPU_FREQ_S3C
  1863. help
  1864. This enables the CPUfreq driver for the Samsung S3C24XX family
  1865. of CPUs.
  1866. For details, take a look at <file:Documentation/cpu-freq>.
  1867. If in doubt, say N.
  1868. config CPU_FREQ_S3C24XX_PLL
  1869. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1870. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1871. help
  1872. Compile in support for changing the PLL frequency from the
  1873. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1874. after a frequency change, so by default it is not enabled.
  1875. This also means that the PLL tables for the selected CPU(s) will
  1876. be built which may increase the size of the kernel image.
  1877. config CPU_FREQ_S3C24XX_DEBUG
  1878. bool "Debug CPUfreq Samsung driver core"
  1879. depends on CPU_FREQ_S3C24XX
  1880. help
  1881. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1882. config CPU_FREQ_S3C24XX_IODEBUG
  1883. bool "Debug CPUfreq Samsung driver IO timing"
  1884. depends on CPU_FREQ_S3C24XX
  1885. help
  1886. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1887. config CPU_FREQ_S3C24XX_DEBUGFS
  1888. bool "Export debugfs for CPUFreq"
  1889. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1890. help
  1891. Export status information via debugfs.
  1892. endif
  1893. source "drivers/cpuidle/Kconfig"
  1894. endmenu
  1895. menu "Floating point emulation"
  1896. comment "At least one emulation must be selected"
  1897. config FPE_NWFPE
  1898. bool "NWFPE math emulation"
  1899. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1900. ---help---
  1901. Say Y to include the NWFPE floating point emulator in the kernel.
  1902. This is necessary to run most binaries. Linux does not currently
  1903. support floating point hardware so you need to say Y here even if
  1904. your machine has an FPA or floating point co-processor podule.
  1905. You may say N here if you are going to load the Acorn FPEmulator
  1906. early in the bootup.
  1907. config FPE_NWFPE_XP
  1908. bool "Support extended precision"
  1909. depends on FPE_NWFPE
  1910. help
  1911. Say Y to include 80-bit support in the kernel floating-point
  1912. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1913. Note that gcc does not generate 80-bit operations by default,
  1914. so in most cases this option only enlarges the size of the
  1915. floating point emulator without any good reason.
  1916. You almost surely want to say N here.
  1917. config FPE_FASTFPE
  1918. bool "FastFPE math emulation (EXPERIMENTAL)"
  1919. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1920. ---help---
  1921. Say Y here to include the FAST floating point emulator in the kernel.
  1922. This is an experimental much faster emulator which now also has full
  1923. precision for the mantissa. It does not support any exceptions.
  1924. It is very simple, and approximately 3-6 times faster than NWFPE.
  1925. It should be sufficient for most programs. It may be not suitable
  1926. for scientific calculations, but you have to check this for yourself.
  1927. If you do not feel you need a faster FP emulation you should better
  1928. choose NWFPE.
  1929. config VFP
  1930. bool "VFP-format floating point maths"
  1931. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1932. help
  1933. Say Y to include VFP support code in the kernel. This is needed
  1934. if your hardware includes a VFP unit.
  1935. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1936. release notes and additional status information.
  1937. Say N if your target does not have VFP hardware.
  1938. config VFPv3
  1939. bool
  1940. depends on VFP
  1941. default y if CPU_V7
  1942. config NEON
  1943. bool "Advanced SIMD (NEON) Extension support"
  1944. depends on VFPv3 && CPU_V7
  1945. help
  1946. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1947. Extension.
  1948. endmenu
  1949. menu "Userspace binary formats"
  1950. source "fs/Kconfig.binfmt"
  1951. config ARTHUR
  1952. tristate "RISC OS personality"
  1953. depends on !AEABI
  1954. help
  1955. Say Y here to include the kernel code necessary if you want to run
  1956. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1957. experimental; if this sounds frightening, say N and sleep in peace.
  1958. You can also say M here to compile this support as a module (which
  1959. will be called arthur).
  1960. endmenu
  1961. menu "Power management options"
  1962. source "kernel/power/Kconfig"
  1963. config ARCH_SUSPEND_POSSIBLE
  1964. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1965. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1966. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1967. def_bool y
  1968. config ARM_CPU_SUSPEND
  1969. def_bool PM_SLEEP
  1970. endmenu
  1971. source "net/Kconfig"
  1972. source "drivers/Kconfig"
  1973. source "fs/Kconfig"
  1974. source "arch/arm/Kconfig.debug"
  1975. source "security/Kconfig"
  1976. source "crypto/Kconfig"
  1977. source "lib/Kconfig"