core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * linux/arch/arm/mach-realview/core.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/device.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/amba/bus.h>
  27. #include <linux/amba/clcd.h>
  28. #include <linux/io.h>
  29. #include <linux/smsc911x.h>
  30. #include <linux/ata_platform.h>
  31. #include <linux/amba/mmci.h>
  32. #include <linux/gfp.h>
  33. #include <linux/clkdev.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <mach/hardware.h>
  36. #include <asm/irq.h>
  37. #include <asm/mach-types.h>
  38. #include <asm/hardware/arm_timer.h>
  39. #include <asm/hardware/icst.h>
  40. #include <asm/mach/arch.h>
  41. #include <asm/mach/irq.h>
  42. #include <asm/mach/map.h>
  43. #include <asm/hardware/gic.h>
  44. #include <mach/platform.h>
  45. #include <mach/irqs.h>
  46. #include <asm/hardware/timer-sp.h>
  47. #include <plat/clcd.h>
  48. #include <plat/sched_clock.h>
  49. #include "core.h"
  50. #define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
  51. static void realview_flash_set_vpp(struct platform_device *pdev, int on)
  52. {
  53. u32 val;
  54. val = __raw_readl(REALVIEW_FLASHCTRL);
  55. if (on)
  56. val |= REALVIEW_FLASHPROG_FLVPPEN;
  57. else
  58. val &= ~REALVIEW_FLASHPROG_FLVPPEN;
  59. __raw_writel(val, REALVIEW_FLASHCTRL);
  60. }
  61. static struct physmap_flash_data realview_flash_data = {
  62. .width = 4,
  63. .set_vpp = realview_flash_set_vpp,
  64. };
  65. struct platform_device realview_flash_device = {
  66. .name = "physmap-flash",
  67. .id = 0,
  68. .dev = {
  69. .platform_data = &realview_flash_data,
  70. },
  71. };
  72. int realview_flash_register(struct resource *res, u32 num)
  73. {
  74. realview_flash_device.resource = res;
  75. realview_flash_device.num_resources = num;
  76. return platform_device_register(&realview_flash_device);
  77. }
  78. static struct smsc911x_platform_config smsc911x_config = {
  79. .flags = SMSC911X_USE_32BIT,
  80. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
  81. .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
  82. .phy_interface = PHY_INTERFACE_MODE_MII,
  83. };
  84. static struct platform_device realview_eth_device = {
  85. .name = "smsc911x",
  86. .id = 0,
  87. .num_resources = 2,
  88. };
  89. int realview_eth_register(const char *name, struct resource *res)
  90. {
  91. if (name)
  92. realview_eth_device.name = name;
  93. realview_eth_device.resource = res;
  94. if (strcmp(realview_eth_device.name, "smsc911x") == 0)
  95. realview_eth_device.dev.platform_data = &smsc911x_config;
  96. return platform_device_register(&realview_eth_device);
  97. }
  98. struct platform_device realview_usb_device = {
  99. .name = "isp1760",
  100. .num_resources = 2,
  101. };
  102. int realview_usb_register(struct resource *res)
  103. {
  104. realview_usb_device.resource = res;
  105. return platform_device_register(&realview_usb_device);
  106. }
  107. static struct pata_platform_info pata_platform_data = {
  108. .ioport_shift = 1,
  109. };
  110. static struct resource pata_resources[] = {
  111. [0] = {
  112. .start = REALVIEW_CF_BASE,
  113. .end = REALVIEW_CF_BASE + 0xff,
  114. .flags = IORESOURCE_MEM,
  115. },
  116. [1] = {
  117. .start = REALVIEW_CF_BASE + 0x100,
  118. .end = REALVIEW_CF_BASE + SZ_4K - 1,
  119. .flags = IORESOURCE_MEM,
  120. },
  121. };
  122. struct platform_device realview_cf_device = {
  123. .name = "pata_platform",
  124. .id = -1,
  125. .num_resources = ARRAY_SIZE(pata_resources),
  126. .resource = pata_resources,
  127. .dev = {
  128. .platform_data = &pata_platform_data,
  129. },
  130. };
  131. static struct resource realview_i2c_resource = {
  132. .start = REALVIEW_I2C_BASE,
  133. .end = REALVIEW_I2C_BASE + SZ_4K - 1,
  134. .flags = IORESOURCE_MEM,
  135. };
  136. struct platform_device realview_i2c_device = {
  137. .name = "versatile-i2c",
  138. .id = 0,
  139. .num_resources = 1,
  140. .resource = &realview_i2c_resource,
  141. };
  142. static struct i2c_board_info realview_i2c_board_info[] = {
  143. {
  144. I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
  145. },
  146. };
  147. static int __init realview_i2c_init(void)
  148. {
  149. return i2c_register_board_info(0, realview_i2c_board_info,
  150. ARRAY_SIZE(realview_i2c_board_info));
  151. }
  152. arch_initcall(realview_i2c_init);
  153. #define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
  154. /*
  155. * This is only used if GPIOLIB support is disabled
  156. */
  157. static unsigned int realview_mmc_status(struct device *dev)
  158. {
  159. struct amba_device *adev = container_of(dev, struct amba_device, dev);
  160. u32 mask;
  161. if (machine_is_realview_pb1176()) {
  162. static bool inserted = false;
  163. /*
  164. * The PB1176 does not have the status register,
  165. * assume it is inserted at startup, then invert
  166. * for each call so card insertion/removal will
  167. * be detected anyway. This will not be called if
  168. * GPIO on PL061 is active, which is the proper
  169. * way to do this on the PB1176.
  170. */
  171. inserted = !inserted;
  172. return inserted ? 0 : 1;
  173. }
  174. if (adev->res.start == REALVIEW_MMCI0_BASE)
  175. mask = 1;
  176. else
  177. mask = 2;
  178. return readl(REALVIEW_SYSMCI) & mask;
  179. }
  180. struct mmci_platform_data realview_mmc0_plat_data = {
  181. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  182. .status = realview_mmc_status,
  183. .gpio_wp = 17,
  184. .gpio_cd = 16,
  185. .cd_invert = true,
  186. };
  187. struct mmci_platform_data realview_mmc1_plat_data = {
  188. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  189. .status = realview_mmc_status,
  190. .gpio_wp = 19,
  191. .gpio_cd = 18,
  192. .cd_invert = true,
  193. };
  194. /*
  195. * Clock handling
  196. */
  197. static const struct icst_params realview_oscvco_params = {
  198. .ref = 24000000,
  199. .vco_max = ICST307_VCO_MAX,
  200. .vco_min = ICST307_VCO_MIN,
  201. .vd_min = 4 + 8,
  202. .vd_max = 511 + 8,
  203. .rd_min = 1 + 2,
  204. .rd_max = 127 + 2,
  205. .s2div = icst307_s2div,
  206. .idx2s = icst307_idx2s,
  207. };
  208. static void realview_oscvco_set(struct clk *clk, struct icst_vco vco)
  209. {
  210. void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
  211. u32 val;
  212. val = readl(clk->vcoreg) & ~0x7ffff;
  213. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  214. writel(0xa05f, sys_lock);
  215. writel(val, clk->vcoreg);
  216. writel(0, sys_lock);
  217. }
  218. static const struct clk_ops oscvco_clk_ops = {
  219. .round = icst_clk_round,
  220. .set = icst_clk_set,
  221. .setvco = realview_oscvco_set,
  222. };
  223. static struct clk oscvco_clk = {
  224. .ops = &oscvco_clk_ops,
  225. .params = &realview_oscvco_params,
  226. };
  227. /*
  228. * These are fixed clocks.
  229. */
  230. static struct clk ref24_clk = {
  231. .rate = 24000000,
  232. };
  233. static struct clk sp804_clk = {
  234. .rate = 1000000,
  235. };
  236. static struct clk dummy_apb_pclk;
  237. static struct clk_lookup lookups[] = {
  238. { /* Bus clock */
  239. .con_id = "apb_pclk",
  240. .clk = &dummy_apb_pclk,
  241. }, { /* UART0 */
  242. .dev_id = "dev:uart0",
  243. .clk = &ref24_clk,
  244. }, { /* UART1 */
  245. .dev_id = "dev:uart1",
  246. .clk = &ref24_clk,
  247. }, { /* UART2 */
  248. .dev_id = "dev:uart2",
  249. .clk = &ref24_clk,
  250. }, { /* UART3 */
  251. .dev_id = "fpga:uart3",
  252. .clk = &ref24_clk,
  253. }, { /* UART3 is on the dev chip in PB1176 */
  254. .dev_id = "dev:uart3",
  255. .clk = &ref24_clk,
  256. }, { /* UART4 only exists in PB1176 */
  257. .dev_id = "fpga:uart4",
  258. .clk = &ref24_clk,
  259. }, { /* KMI0 */
  260. .dev_id = "fpga:kmi0",
  261. .clk = &ref24_clk,
  262. }, { /* KMI1 */
  263. .dev_id = "fpga:kmi1",
  264. .clk = &ref24_clk,
  265. }, { /* MMC0 */
  266. .dev_id = "fpga:mmc0",
  267. .clk = &ref24_clk,
  268. }, { /* CLCD is in the PB1176 and EB DevChip */
  269. .dev_id = "dev:clcd",
  270. .clk = &oscvco_clk,
  271. }, { /* PB:CLCD */
  272. .dev_id = "issp:clcd",
  273. .clk = &oscvco_clk,
  274. }, { /* SSP */
  275. .dev_id = "dev:ssp0",
  276. .clk = &ref24_clk,
  277. }, { /* SP804 timers */
  278. .dev_id = "sp804",
  279. .clk = &sp804_clk,
  280. },
  281. };
  282. void __init realview_init_early(void)
  283. {
  284. void __iomem *sys = __io_address(REALVIEW_SYS_BASE);
  285. if (machine_is_realview_pb1176())
  286. oscvco_clk.vcoreg = sys + REALVIEW_SYS_OSC0_OFFSET;
  287. else
  288. oscvco_clk.vcoreg = sys + REALVIEW_SYS_OSC4_OFFSET;
  289. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  290. versatile_sched_clock_init(sys + REALVIEW_SYS_24MHz_OFFSET, 24000000);
  291. }
  292. /*
  293. * CLCD support.
  294. */
  295. #define SYS_CLCD_NLCDIOON (1 << 2)
  296. #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
  297. #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
  298. #define SYS_CLCD_ID_MASK (0x1f << 8)
  299. #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
  300. #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
  301. #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
  302. #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
  303. #define SYS_CLCD_ID_VGA (0x1f << 8)
  304. /*
  305. * Disable all display connectors on the interface module.
  306. */
  307. static void realview_clcd_disable(struct clcd_fb *fb)
  308. {
  309. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  310. u32 val;
  311. val = readl(sys_clcd);
  312. val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  313. writel(val, sys_clcd);
  314. }
  315. /*
  316. * Enable the relevant connector on the interface module.
  317. */
  318. static void realview_clcd_enable(struct clcd_fb *fb)
  319. {
  320. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  321. u32 val;
  322. /*
  323. * Enable the PSUs
  324. */
  325. val = readl(sys_clcd);
  326. val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  327. writel(val, sys_clcd);
  328. }
  329. /*
  330. * Detect which LCD panel is connected, and return the appropriate
  331. * clcd_panel structure. Note: we do not have any information on
  332. * the required timings for the 8.4in panel, so we presently assume
  333. * VGA timings.
  334. */
  335. static int realview_clcd_setup(struct clcd_fb *fb)
  336. {
  337. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  338. const char *panel_name, *vga_panel_name;
  339. unsigned long framesize;
  340. u32 val;
  341. if (machine_is_realview_eb()) {
  342. /* VGA, 16bpp */
  343. framesize = 640 * 480 * 2;
  344. vga_panel_name = "VGA";
  345. } else {
  346. /* XVGA, 16bpp */
  347. framesize = 1024 * 768 * 2;
  348. vga_panel_name = "XVGA";
  349. }
  350. val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
  351. if (val == SYS_CLCD_ID_SANYO_3_8)
  352. panel_name = "Sanyo TM38QV67A02A";
  353. else if (val == SYS_CLCD_ID_SANYO_2_5)
  354. panel_name = "Sanyo QVGA Portrait";
  355. else if (val == SYS_CLCD_ID_EPSON_2_2)
  356. panel_name = "Epson L2F50113T00";
  357. else if (val == SYS_CLCD_ID_VGA)
  358. panel_name = vga_panel_name;
  359. else {
  360. pr_err("CLCD: unknown LCD panel ID 0x%08x, using VGA\n", val);
  361. panel_name = vga_panel_name;
  362. }
  363. fb->panel = versatile_clcd_get_panel(panel_name);
  364. if (!fb->panel)
  365. return -EINVAL;
  366. return versatile_clcd_setup_dma(fb, framesize);
  367. }
  368. struct clcd_board clcd_plat_data = {
  369. .name = "RealView",
  370. .caps = CLCD_CAP_ALL,
  371. .check = clcdfb_check,
  372. .decode = clcdfb_decode,
  373. .disable = realview_clcd_disable,
  374. .enable = realview_clcd_enable,
  375. .setup = realview_clcd_setup,
  376. .mmap = versatile_clcd_mmap_dma,
  377. .remove = versatile_clcd_remove_dma,
  378. };
  379. /*
  380. * Where is the timer (VA)?
  381. */
  382. void __iomem *timer0_va_base;
  383. void __iomem *timer1_va_base;
  384. void __iomem *timer2_va_base;
  385. void __iomem *timer3_va_base;
  386. /*
  387. * Set up the clock source and clock events devices
  388. */
  389. void __init realview_timer_init(unsigned int timer_irq)
  390. {
  391. u32 val;
  392. /*
  393. * set clock frequency:
  394. * REALVIEW_REFCLK is 32KHz
  395. * REALVIEW_TIMCLK is 1MHz
  396. */
  397. val = readl(__io_address(REALVIEW_SCTL_BASE));
  398. writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
  399. (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
  400. (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
  401. (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
  402. __io_address(REALVIEW_SCTL_BASE));
  403. /*
  404. * Initialise to a known state (all timers off)
  405. */
  406. writel(0, timer0_va_base + TIMER_CTRL);
  407. writel(0, timer1_va_base + TIMER_CTRL);
  408. writel(0, timer2_va_base + TIMER_CTRL);
  409. writel(0, timer3_va_base + TIMER_CTRL);
  410. sp804_clocksource_init(timer3_va_base, "timer3");
  411. sp804_clockevents_init(timer0_va_base, timer_irq, "timer0");
  412. }
  413. /*
  414. * Setup the memory banks.
  415. */
  416. void realview_fixup(struct tag *tags, char **from, struct meminfo *meminfo)
  417. {
  418. /*
  419. * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
  420. * Half of this is mirrored at 0.
  421. */
  422. #ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
  423. meminfo->bank[0].start = 0x70000000;
  424. meminfo->bank[0].size = SZ_512M;
  425. meminfo->nr_banks = 1;
  426. #else
  427. meminfo->bank[0].start = 0;
  428. meminfo->bank[0].size = SZ_256M;
  429. meminfo->nr_banks = 1;
  430. #endif
  431. }