rt73usb.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: rt73usb device specific routines.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #include <linux/crc-itu-t.h>
  23. #include <linux/delay.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/usb.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00usb.h"
  31. #include "rt73usb.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt73usb_register_read and rt73usb_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. * The _lock versions must be used if you already hold the usb_cache_mutex
  45. */
  46. static inline void rt73usb_register_read(struct rt2x00_dev *rt2x00dev,
  47. const unsigned int offset, u32 *value)
  48. {
  49. __le32 reg;
  50. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  51. USB_VENDOR_REQUEST_IN, offset,
  52. &reg, sizeof(u32), REGISTER_TIMEOUT);
  53. *value = le32_to_cpu(reg);
  54. }
  55. static inline void rt73usb_register_read_lock(struct rt2x00_dev *rt2x00dev,
  56. const unsigned int offset, u32 *value)
  57. {
  58. __le32 reg;
  59. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_READ,
  60. USB_VENDOR_REQUEST_IN, offset,
  61. &reg, sizeof(u32), REGISTER_TIMEOUT);
  62. *value = le32_to_cpu(reg);
  63. }
  64. static inline void rt73usb_register_multiread(struct rt2x00_dev *rt2x00dev,
  65. const unsigned int offset,
  66. void *value, const u32 length)
  67. {
  68. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  69. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  70. USB_VENDOR_REQUEST_IN, offset,
  71. value, length, timeout);
  72. }
  73. static inline void rt73usb_register_write(struct rt2x00_dev *rt2x00dev,
  74. const unsigned int offset, u32 value)
  75. {
  76. __le32 reg = cpu_to_le32(value);
  77. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  78. USB_VENDOR_REQUEST_OUT, offset,
  79. &reg, sizeof(u32), REGISTER_TIMEOUT);
  80. }
  81. static inline void rt73usb_register_write_lock(struct rt2x00_dev *rt2x00dev,
  82. const unsigned int offset, u32 value)
  83. {
  84. __le32 reg = cpu_to_le32(value);
  85. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_WRITE,
  86. USB_VENDOR_REQUEST_OUT, offset,
  87. &reg, sizeof(u32), REGISTER_TIMEOUT);
  88. }
  89. static inline void rt73usb_register_multiwrite(struct rt2x00_dev *rt2x00dev,
  90. const unsigned int offset,
  91. void *value, const u32 length)
  92. {
  93. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  94. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  95. USB_VENDOR_REQUEST_OUT, offset,
  96. value, length, timeout);
  97. }
  98. static u32 rt73usb_bbp_check(struct rt2x00_dev *rt2x00dev)
  99. {
  100. u32 reg;
  101. unsigned int i;
  102. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  103. rt73usb_register_read_lock(rt2x00dev, PHY_CSR3, &reg);
  104. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  105. break;
  106. udelay(REGISTER_BUSY_DELAY);
  107. }
  108. return reg;
  109. }
  110. static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u8 value)
  112. {
  113. u32 reg;
  114. mutex_lock(&rt2x00dev->usb_cache_mutex);
  115. /*
  116. * Wait until the BBP becomes ready.
  117. */
  118. reg = rt73usb_bbp_check(rt2x00dev);
  119. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  120. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  121. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  122. return;
  123. }
  124. /*
  125. * Write the data into the BBP.
  126. */
  127. reg = 0;
  128. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  129. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  130. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  131. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  132. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  133. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  134. }
  135. static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
  136. const unsigned int word, u8 *value)
  137. {
  138. u32 reg;
  139. mutex_lock(&rt2x00dev->usb_cache_mutex);
  140. /*
  141. * Wait until the BBP becomes ready.
  142. */
  143. reg = rt73usb_bbp_check(rt2x00dev);
  144. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  145. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  146. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  147. return;
  148. }
  149. /*
  150. * Write the request into the BBP.
  151. */
  152. reg = 0;
  153. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  154. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  155. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  156. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  157. /*
  158. * Wait until the BBP becomes ready.
  159. */
  160. reg = rt73usb_bbp_check(rt2x00dev);
  161. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  162. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  163. *value = 0xff;
  164. return;
  165. }
  166. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  167. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  168. }
  169. static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
  170. const unsigned int word, const u32 value)
  171. {
  172. u32 reg;
  173. unsigned int i;
  174. if (!word)
  175. return;
  176. mutex_lock(&rt2x00dev->usb_cache_mutex);
  177. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  178. rt73usb_register_read_lock(rt2x00dev, PHY_CSR4, &reg);
  179. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  180. goto rf_write;
  181. udelay(REGISTER_BUSY_DELAY);
  182. }
  183. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  184. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  185. return;
  186. rf_write:
  187. reg = 0;
  188. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  189. /*
  190. * RF5225 and RF2527 contain 21 bits per RF register value,
  191. * all others contain 20 bits.
  192. */
  193. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
  194. 20 + (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  195. rt2x00_rf(&rt2x00dev->chip, RF2527)));
  196. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  197. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  198. rt73usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
  199. rt2x00_rf_write(rt2x00dev, word, value);
  200. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  201. }
  202. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  203. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  204. static void rt73usb_read_csr(struct rt2x00_dev *rt2x00dev,
  205. const unsigned int word, u32 *data)
  206. {
  207. rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
  208. }
  209. static void rt73usb_write_csr(struct rt2x00_dev *rt2x00dev,
  210. const unsigned int word, u32 data)
  211. {
  212. rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
  213. }
  214. static const struct rt2x00debug rt73usb_rt2x00debug = {
  215. .owner = THIS_MODULE,
  216. .csr = {
  217. .read = rt73usb_read_csr,
  218. .write = rt73usb_write_csr,
  219. .word_size = sizeof(u32),
  220. .word_count = CSR_REG_SIZE / sizeof(u32),
  221. },
  222. .eeprom = {
  223. .read = rt2x00_eeprom_read,
  224. .write = rt2x00_eeprom_write,
  225. .word_size = sizeof(u16),
  226. .word_count = EEPROM_SIZE / sizeof(u16),
  227. },
  228. .bbp = {
  229. .read = rt73usb_bbp_read,
  230. .write = rt73usb_bbp_write,
  231. .word_size = sizeof(u8),
  232. .word_count = BBP_SIZE / sizeof(u8),
  233. },
  234. .rf = {
  235. .read = rt2x00_rf_read,
  236. .write = rt73usb_rf_write,
  237. .word_size = sizeof(u32),
  238. .word_count = RF_SIZE / sizeof(u32),
  239. },
  240. };
  241. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  242. #ifdef CONFIG_RT73USB_LEDS
  243. static void rt73usb_led_brightness(struct led_classdev *led_cdev,
  244. enum led_brightness brightness)
  245. {
  246. struct rt2x00_led *led =
  247. container_of(led_cdev, struct rt2x00_led, led_dev);
  248. unsigned int enabled = brightness != LED_OFF;
  249. unsigned int a_mode =
  250. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  251. unsigned int bg_mode =
  252. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  253. if (in_atomic()) {
  254. NOTICE(led->rt2x00dev,
  255. "Ignoring LED brightness command for led %d\n",
  256. led->type);
  257. return;
  258. }
  259. if (led->type == LED_TYPE_RADIO) {
  260. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  261. MCU_LEDCS_RADIO_STATUS, enabled);
  262. rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
  263. 0, led->rt2x00dev->led_mcu_reg,
  264. REGISTER_TIMEOUT);
  265. } else if (led->type == LED_TYPE_ASSOC) {
  266. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  267. MCU_LEDCS_LINK_BG_STATUS, bg_mode);
  268. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  269. MCU_LEDCS_LINK_A_STATUS, a_mode);
  270. rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
  271. 0, led->rt2x00dev->led_mcu_reg,
  272. REGISTER_TIMEOUT);
  273. } else if (led->type == LED_TYPE_QUALITY) {
  274. /*
  275. * The brightness is divided into 6 levels (0 - 5),
  276. * this means we need to convert the brightness
  277. * argument into the matching level within that range.
  278. */
  279. rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
  280. brightness / (LED_FULL / 6),
  281. led->rt2x00dev->led_mcu_reg,
  282. REGISTER_TIMEOUT);
  283. }
  284. }
  285. #else
  286. #define rt73usb_led_brightness NULL
  287. #endif /* CONFIG_RT73USB_LEDS */
  288. /*
  289. * Configuration handlers.
  290. */
  291. static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
  292. struct rt2x00_intf *intf,
  293. struct rt2x00intf_conf *conf,
  294. const unsigned int flags)
  295. {
  296. unsigned int beacon_base;
  297. u32 reg;
  298. if (flags & CONFIG_UPDATE_TYPE) {
  299. /*
  300. * Clear current synchronisation setup.
  301. * For the Beacon base registers we only need to clear
  302. * the first byte since that byte contains the VALID and OWNER
  303. * bits which (when set to 0) will invalidate the entire beacon.
  304. */
  305. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  306. rt73usb_register_write(rt2x00dev, beacon_base, 0);
  307. /*
  308. * Enable synchronisation.
  309. */
  310. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  311. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  312. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
  313. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  314. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  315. }
  316. if (flags & CONFIG_UPDATE_MAC) {
  317. reg = le32_to_cpu(conf->mac[1]);
  318. rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  319. conf->mac[1] = cpu_to_le32(reg);
  320. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2,
  321. conf->mac, sizeof(conf->mac));
  322. }
  323. if (flags & CONFIG_UPDATE_BSSID) {
  324. reg = le32_to_cpu(conf->bssid[1]);
  325. rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
  326. conf->bssid[1] = cpu_to_le32(reg);
  327. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4,
  328. conf->bssid, sizeof(conf->bssid));
  329. }
  330. }
  331. static int rt73usb_config_erp(struct rt2x00_dev *rt2x00dev,
  332. struct rt2x00lib_erp *erp)
  333. {
  334. u32 reg;
  335. /*
  336. * When in atomic context, we should let rt2x00lib
  337. * try this configuration again later.
  338. */
  339. if (in_atomic())
  340. return -EAGAIN;
  341. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  342. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, erp->ack_timeout);
  343. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  344. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  345. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  346. !!erp->short_preamble);
  347. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  348. return 0;
  349. }
  350. static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
  351. const int basic_rate_mask)
  352. {
  353. rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  354. }
  355. static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
  356. struct rf_channel *rf, const int txpower)
  357. {
  358. u8 r3;
  359. u8 r94;
  360. u8 smart;
  361. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  362. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  363. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  364. rt2x00_rf(&rt2x00dev->chip, RF2527));
  365. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  366. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  367. rt73usb_bbp_write(rt2x00dev, 3, r3);
  368. r94 = 6;
  369. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  370. r94 += txpower - MAX_TXPOWER;
  371. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  372. r94 += txpower;
  373. rt73usb_bbp_write(rt2x00dev, 94, r94);
  374. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  375. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  376. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  377. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  378. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  379. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  380. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  381. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  382. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  383. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  384. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  385. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  386. udelay(10);
  387. }
  388. static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
  389. const int txpower)
  390. {
  391. struct rf_channel rf;
  392. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  393. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  394. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  395. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  396. rt73usb_config_channel(rt2x00dev, &rf, txpower);
  397. }
  398. static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  399. struct antenna_setup *ant)
  400. {
  401. u8 r3;
  402. u8 r4;
  403. u8 r77;
  404. u8 temp;
  405. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  406. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  407. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  408. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  409. /*
  410. * Configure the RX antenna.
  411. */
  412. switch (ant->rx) {
  413. case ANTENNA_HW_DIVERSITY:
  414. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  415. temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
  416. && (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ);
  417. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
  418. break;
  419. case ANTENNA_A:
  420. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  421. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  422. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
  423. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  424. else
  425. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  426. break;
  427. case ANTENNA_B:
  428. default:
  429. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  430. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  431. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
  432. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  433. else
  434. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  435. break;
  436. }
  437. rt73usb_bbp_write(rt2x00dev, 77, r77);
  438. rt73usb_bbp_write(rt2x00dev, 3, r3);
  439. rt73usb_bbp_write(rt2x00dev, 4, r4);
  440. }
  441. static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  442. struct antenna_setup *ant)
  443. {
  444. u8 r3;
  445. u8 r4;
  446. u8 r77;
  447. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  448. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  449. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  450. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  451. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  452. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  453. /*
  454. * Configure the RX antenna.
  455. */
  456. switch (ant->rx) {
  457. case ANTENNA_HW_DIVERSITY:
  458. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  459. break;
  460. case ANTENNA_A:
  461. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  462. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  463. break;
  464. case ANTENNA_B:
  465. default:
  466. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  467. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  468. break;
  469. }
  470. rt73usb_bbp_write(rt2x00dev, 77, r77);
  471. rt73usb_bbp_write(rt2x00dev, 3, r3);
  472. rt73usb_bbp_write(rt2x00dev, 4, r4);
  473. }
  474. struct antenna_sel {
  475. u8 word;
  476. /*
  477. * value[0] -> non-LNA
  478. * value[1] -> LNA
  479. */
  480. u8 value[2];
  481. };
  482. static const struct antenna_sel antenna_sel_a[] = {
  483. { 96, { 0x58, 0x78 } },
  484. { 104, { 0x38, 0x48 } },
  485. { 75, { 0xfe, 0x80 } },
  486. { 86, { 0xfe, 0x80 } },
  487. { 88, { 0xfe, 0x80 } },
  488. { 35, { 0x60, 0x60 } },
  489. { 97, { 0x58, 0x58 } },
  490. { 98, { 0x58, 0x58 } },
  491. };
  492. static const struct antenna_sel antenna_sel_bg[] = {
  493. { 96, { 0x48, 0x68 } },
  494. { 104, { 0x2c, 0x3c } },
  495. { 75, { 0xfe, 0x80 } },
  496. { 86, { 0xfe, 0x80 } },
  497. { 88, { 0xfe, 0x80 } },
  498. { 35, { 0x50, 0x50 } },
  499. { 97, { 0x48, 0x48 } },
  500. { 98, { 0x48, 0x48 } },
  501. };
  502. static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
  503. struct antenna_setup *ant)
  504. {
  505. const struct antenna_sel *sel;
  506. unsigned int lna;
  507. unsigned int i;
  508. u32 reg;
  509. /*
  510. * We should never come here because rt2x00lib is supposed
  511. * to catch this and send us the correct antenna explicitely.
  512. */
  513. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  514. ant->tx == ANTENNA_SW_DIVERSITY);
  515. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  516. sel = antenna_sel_a;
  517. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  518. } else {
  519. sel = antenna_sel_bg;
  520. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  521. }
  522. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  523. rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  524. rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
  525. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
  526. (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ));
  527. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
  528. (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ));
  529. rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
  530. if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
  531. rt2x00_rf(&rt2x00dev->chip, RF5225))
  532. rt73usb_config_antenna_5x(rt2x00dev, ant);
  533. else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
  534. rt2x00_rf(&rt2x00dev->chip, RF2527))
  535. rt73usb_config_antenna_2x(rt2x00dev, ant);
  536. }
  537. static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
  538. struct rt2x00lib_conf *libconf)
  539. {
  540. u32 reg;
  541. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  542. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  543. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  544. rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
  545. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  546. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  547. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  548. rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
  549. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  550. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  551. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  552. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  553. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  554. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  555. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  556. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  557. libconf->conf->beacon_int * 16);
  558. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  559. }
  560. static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
  561. struct rt2x00lib_conf *libconf,
  562. const unsigned int flags)
  563. {
  564. if (flags & CONFIG_UPDATE_PHYMODE)
  565. rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
  566. if (flags & CONFIG_UPDATE_CHANNEL)
  567. rt73usb_config_channel(rt2x00dev, &libconf->rf,
  568. libconf->conf->power_level);
  569. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  570. rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
  571. if (flags & CONFIG_UPDATE_ANTENNA)
  572. rt73usb_config_antenna(rt2x00dev, &libconf->ant);
  573. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  574. rt73usb_config_duration(rt2x00dev, libconf);
  575. }
  576. /*
  577. * Link tuning
  578. */
  579. static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
  580. struct link_qual *qual)
  581. {
  582. u32 reg;
  583. /*
  584. * Update FCS error count from register.
  585. */
  586. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  587. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  588. /*
  589. * Update False CCA count from register.
  590. */
  591. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  592. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  593. }
  594. static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
  595. {
  596. rt73usb_bbp_write(rt2x00dev, 17, 0x20);
  597. rt2x00dev->link.vgc_level = 0x20;
  598. }
  599. static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
  600. {
  601. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  602. u8 r17;
  603. u8 up_bound;
  604. u8 low_bound;
  605. rt73usb_bbp_read(rt2x00dev, 17, &r17);
  606. /*
  607. * Determine r17 bounds.
  608. */
  609. if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
  610. low_bound = 0x28;
  611. up_bound = 0x48;
  612. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  613. low_bound += 0x10;
  614. up_bound += 0x10;
  615. }
  616. } else {
  617. if (rssi > -82) {
  618. low_bound = 0x1c;
  619. up_bound = 0x40;
  620. } else if (rssi > -84) {
  621. low_bound = 0x1c;
  622. up_bound = 0x20;
  623. } else {
  624. low_bound = 0x1c;
  625. up_bound = 0x1c;
  626. }
  627. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  628. low_bound += 0x14;
  629. up_bound += 0x10;
  630. }
  631. }
  632. /*
  633. * If we are not associated, we should go straight to the
  634. * dynamic CCA tuning.
  635. */
  636. if (!rt2x00dev->intf_associated)
  637. goto dynamic_cca_tune;
  638. /*
  639. * Special big-R17 for very short distance
  640. */
  641. if (rssi > -35) {
  642. if (r17 != 0x60)
  643. rt73usb_bbp_write(rt2x00dev, 17, 0x60);
  644. return;
  645. }
  646. /*
  647. * Special big-R17 for short distance
  648. */
  649. if (rssi >= -58) {
  650. if (r17 != up_bound)
  651. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  652. return;
  653. }
  654. /*
  655. * Special big-R17 for middle-short distance
  656. */
  657. if (rssi >= -66) {
  658. low_bound += 0x10;
  659. if (r17 != low_bound)
  660. rt73usb_bbp_write(rt2x00dev, 17, low_bound);
  661. return;
  662. }
  663. /*
  664. * Special mid-R17 for middle distance
  665. */
  666. if (rssi >= -74) {
  667. if (r17 != (low_bound + 0x10))
  668. rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
  669. return;
  670. }
  671. /*
  672. * Special case: Change up_bound based on the rssi.
  673. * Lower up_bound when rssi is weaker then -74 dBm.
  674. */
  675. up_bound -= 2 * (-74 - rssi);
  676. if (low_bound > up_bound)
  677. up_bound = low_bound;
  678. if (r17 > up_bound) {
  679. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  680. return;
  681. }
  682. dynamic_cca_tune:
  683. /*
  684. * r17 does not yet exceed upper limit, continue and base
  685. * the r17 tuning on the false CCA count.
  686. */
  687. if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
  688. r17 += 4;
  689. if (r17 > up_bound)
  690. r17 = up_bound;
  691. rt73usb_bbp_write(rt2x00dev, 17, r17);
  692. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
  693. r17 -= 4;
  694. if (r17 < low_bound)
  695. r17 = low_bound;
  696. rt73usb_bbp_write(rt2x00dev, 17, r17);
  697. }
  698. }
  699. /*
  700. * Firmware functions
  701. */
  702. static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  703. {
  704. return FIRMWARE_RT2571;
  705. }
  706. static u16 rt73usb_get_firmware_crc(void *data, const size_t len)
  707. {
  708. u16 crc;
  709. /*
  710. * Use the crc itu-t algorithm.
  711. * The last 2 bytes in the firmware array are the crc checksum itself,
  712. * this means that we should never pass those 2 bytes to the crc
  713. * algorithm.
  714. */
  715. crc = crc_itu_t(0, data, len - 2);
  716. crc = crc_itu_t_byte(crc, 0);
  717. crc = crc_itu_t_byte(crc, 0);
  718. return crc;
  719. }
  720. static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  721. const size_t len)
  722. {
  723. unsigned int i;
  724. int status;
  725. u32 reg;
  726. char *ptr = data;
  727. char *cache;
  728. int buflen;
  729. int timeout;
  730. /*
  731. * Wait for stable hardware.
  732. */
  733. for (i = 0; i < 100; i++) {
  734. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  735. if (reg)
  736. break;
  737. msleep(1);
  738. }
  739. if (!reg) {
  740. ERROR(rt2x00dev, "Unstable hardware.\n");
  741. return -EBUSY;
  742. }
  743. /*
  744. * Write firmware to device.
  745. * We setup a seperate cache for this action,
  746. * since we are going to write larger chunks of data
  747. * then normally used cache size.
  748. */
  749. cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
  750. if (!cache) {
  751. ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
  752. return -ENOMEM;
  753. }
  754. for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
  755. buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
  756. timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
  757. memcpy(cache, ptr, buflen);
  758. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  759. USB_VENDOR_REQUEST_OUT,
  760. FIRMWARE_IMAGE_BASE + i, 0,
  761. cache, buflen, timeout);
  762. ptr += buflen;
  763. }
  764. kfree(cache);
  765. /*
  766. * Send firmware request to device to load firmware,
  767. * we need to specify a long timeout time.
  768. */
  769. status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
  770. 0, USB_MODE_FIRMWARE,
  771. REGISTER_TIMEOUT_FIRMWARE);
  772. if (status < 0) {
  773. ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
  774. return status;
  775. }
  776. return 0;
  777. }
  778. /*
  779. * Initialization functions.
  780. */
  781. static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
  782. {
  783. u32 reg;
  784. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  785. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  786. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  787. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  788. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  789. rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
  790. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  791. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  792. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  793. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  794. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  795. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  796. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  797. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  798. rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
  799. /*
  800. * CCK TXD BBP registers
  801. */
  802. rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
  803. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  804. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  805. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  806. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  807. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  808. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  809. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  810. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  811. rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
  812. /*
  813. * OFDM TXD BBP registers
  814. */
  815. rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
  816. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  817. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  818. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  819. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  820. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  821. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  822. rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
  823. rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
  824. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  825. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  826. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  827. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  828. rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
  829. rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
  830. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  831. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  832. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  833. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  834. rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
  835. rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  836. rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
  837. rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
  838. rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
  839. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
  840. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  841. return -EBUSY;
  842. rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
  843. rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
  844. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  845. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  846. rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
  847. /*
  848. * Invalidate all Shared Keys (SEC_CSR0),
  849. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  850. */
  851. rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  852. rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  853. rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  854. reg = 0x000023b0;
  855. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  856. rt2x00_rf(&rt2x00dev->chip, RF2527))
  857. rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
  858. rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
  859. rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
  860. rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  861. rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
  862. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  863. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  864. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  865. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  866. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  867. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  868. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  869. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  870. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  871. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  872. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  873. /*
  874. * Clear all beacons
  875. * For the Beacon base registers we only need to clear
  876. * the first byte since that byte contains the VALID and OWNER
  877. * bits which (when set to 0) will invalidate the entire beacon.
  878. */
  879. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  880. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  881. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  882. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  883. /*
  884. * We must clear the error counters.
  885. * These registers are cleared on read,
  886. * so we may pass a useless variable to store the value.
  887. */
  888. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  889. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  890. rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
  891. /*
  892. * Reset MAC and BBP registers.
  893. */
  894. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  895. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  896. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  897. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  898. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  899. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  900. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  901. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  902. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  903. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  904. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  905. return 0;
  906. }
  907. static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
  908. {
  909. unsigned int i;
  910. u16 eeprom;
  911. u8 reg_id;
  912. u8 value;
  913. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  914. rt73usb_bbp_read(rt2x00dev, 0, &value);
  915. if ((value != 0xff) && (value != 0x00))
  916. goto continue_csr_init;
  917. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  918. udelay(REGISTER_BUSY_DELAY);
  919. }
  920. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  921. return -EACCES;
  922. continue_csr_init:
  923. rt73usb_bbp_write(rt2x00dev, 3, 0x80);
  924. rt73usb_bbp_write(rt2x00dev, 15, 0x30);
  925. rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
  926. rt73usb_bbp_write(rt2x00dev, 22, 0x38);
  927. rt73usb_bbp_write(rt2x00dev, 23, 0x06);
  928. rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
  929. rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
  930. rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
  931. rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
  932. rt73usb_bbp_write(rt2x00dev, 34, 0x12);
  933. rt73usb_bbp_write(rt2x00dev, 37, 0x07);
  934. rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
  935. rt73usb_bbp_write(rt2x00dev, 41, 0x60);
  936. rt73usb_bbp_write(rt2x00dev, 53, 0x10);
  937. rt73usb_bbp_write(rt2x00dev, 54, 0x18);
  938. rt73usb_bbp_write(rt2x00dev, 60, 0x10);
  939. rt73usb_bbp_write(rt2x00dev, 61, 0x04);
  940. rt73usb_bbp_write(rt2x00dev, 62, 0x04);
  941. rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
  942. rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
  943. rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
  944. rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
  945. rt73usb_bbp_write(rt2x00dev, 99, 0x00);
  946. rt73usb_bbp_write(rt2x00dev, 102, 0x16);
  947. rt73usb_bbp_write(rt2x00dev, 107, 0x04);
  948. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  949. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  950. if (eeprom != 0xffff && eeprom != 0x0000) {
  951. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  952. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  953. rt73usb_bbp_write(rt2x00dev, reg_id, value);
  954. }
  955. }
  956. return 0;
  957. }
  958. /*
  959. * Device state switch handlers.
  960. */
  961. static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
  962. enum dev_state state)
  963. {
  964. u32 reg;
  965. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  966. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  967. state == STATE_RADIO_RX_OFF);
  968. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  969. }
  970. static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
  971. {
  972. /*
  973. * Initialize all registers.
  974. */
  975. if (rt73usb_init_registers(rt2x00dev) ||
  976. rt73usb_init_bbp(rt2x00dev)) {
  977. ERROR(rt2x00dev, "Register initialization failed.\n");
  978. return -EIO;
  979. }
  980. return 0;
  981. }
  982. static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
  983. {
  984. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  985. /*
  986. * Disable synchronisation.
  987. */
  988. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  989. rt2x00usb_disable_radio(rt2x00dev);
  990. }
  991. static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  992. {
  993. u32 reg;
  994. unsigned int i;
  995. char put_to_sleep;
  996. char current_state;
  997. put_to_sleep = (state != STATE_AWAKE);
  998. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  999. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1000. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1001. rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
  1002. /*
  1003. * Device is not guaranteed to be in the requested state yet.
  1004. * We must wait until the register indicates that the
  1005. * device has entered the correct state.
  1006. */
  1007. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1008. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  1009. current_state =
  1010. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1011. if (current_state == !put_to_sleep)
  1012. return 0;
  1013. msleep(10);
  1014. }
  1015. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  1016. "current device state %d.\n", !put_to_sleep, current_state);
  1017. return -EBUSY;
  1018. }
  1019. static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
  1020. enum dev_state state)
  1021. {
  1022. int retval = 0;
  1023. switch (state) {
  1024. case STATE_RADIO_ON:
  1025. retval = rt73usb_enable_radio(rt2x00dev);
  1026. break;
  1027. case STATE_RADIO_OFF:
  1028. rt73usb_disable_radio(rt2x00dev);
  1029. break;
  1030. case STATE_RADIO_RX_ON:
  1031. case STATE_RADIO_RX_ON_LINK:
  1032. rt73usb_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
  1033. break;
  1034. case STATE_RADIO_RX_OFF:
  1035. case STATE_RADIO_RX_OFF_LINK:
  1036. rt73usb_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
  1037. break;
  1038. case STATE_DEEP_SLEEP:
  1039. case STATE_SLEEP:
  1040. case STATE_STANDBY:
  1041. case STATE_AWAKE:
  1042. retval = rt73usb_set_state(rt2x00dev, state);
  1043. break;
  1044. default:
  1045. retval = -ENOTSUPP;
  1046. break;
  1047. }
  1048. return retval;
  1049. }
  1050. /*
  1051. * TX descriptor initialization
  1052. */
  1053. static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1054. struct sk_buff *skb,
  1055. struct txentry_desc *txdesc,
  1056. struct ieee80211_tx_control *control)
  1057. {
  1058. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1059. __le32 *txd = skbdesc->desc;
  1060. u32 word;
  1061. /*
  1062. * Start writing the descriptor words.
  1063. */
  1064. rt2x00_desc_read(txd, 1, &word);
  1065. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
  1066. rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
  1067. rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
  1068. rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
  1069. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1070. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1071. rt2x00_desc_write(txd, 1, word);
  1072. rt2x00_desc_read(txd, 2, &word);
  1073. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
  1074. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
  1075. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
  1076. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
  1077. rt2x00_desc_write(txd, 2, word);
  1078. rt2x00_desc_read(txd, 5, &word);
  1079. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1080. TXPOWER_TO_DEV(rt2x00dev->tx_power));
  1081. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1082. rt2x00_desc_write(txd, 5, word);
  1083. rt2x00_desc_read(txd, 0, &word);
  1084. rt2x00_set_field32(&word, TXD_W0_BURST,
  1085. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  1086. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1087. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1088. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1089. rt2x00_set_field32(&word, TXD_W0_ACK,
  1090. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1091. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1092. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1093. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1094. test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
  1095. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1096. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1097. !!(control->flags &
  1098. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1099. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1100. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
  1101. rt2x00_set_field32(&word, TXD_W0_BURST2,
  1102. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  1103. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1104. rt2x00_desc_write(txd, 0, word);
  1105. }
  1106. static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
  1107. struct sk_buff *skb)
  1108. {
  1109. int length;
  1110. /*
  1111. * The length _must_ be a multiple of 4,
  1112. * but it must _not_ be a multiple of the USB packet size.
  1113. */
  1114. length = roundup(skb->len, 4);
  1115. length += (4 * !(length % rt2x00dev->usb_maxpacket));
  1116. return length;
  1117. }
  1118. /*
  1119. * TX data initialization
  1120. */
  1121. static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1122. const unsigned int queue)
  1123. {
  1124. u32 reg;
  1125. if (queue != RT2X00_BCN_QUEUE_BEACON)
  1126. return;
  1127. /*
  1128. * For Wi-Fi faily generated beacons between participating stations.
  1129. * Set TBTT phase adaptive adjustment step to 8us (default 16us)
  1130. */
  1131. rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1132. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1133. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1134. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  1135. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  1136. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1137. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  1138. }
  1139. }
  1140. /*
  1141. * RX control handlers
  1142. */
  1143. static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1144. {
  1145. u16 eeprom;
  1146. u8 offset;
  1147. u8 lna;
  1148. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1149. switch (lna) {
  1150. case 3:
  1151. offset = 90;
  1152. break;
  1153. case 2:
  1154. offset = 74;
  1155. break;
  1156. case 1:
  1157. offset = 64;
  1158. break;
  1159. default:
  1160. return 0;
  1161. }
  1162. if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
  1163. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  1164. if (lna == 3 || lna == 2)
  1165. offset += 10;
  1166. } else {
  1167. if (lna == 3)
  1168. offset += 6;
  1169. else if (lna == 2)
  1170. offset += 8;
  1171. }
  1172. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1173. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1174. } else {
  1175. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1176. offset += 14;
  1177. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1178. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1179. }
  1180. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1181. }
  1182. static void rt73usb_fill_rxdone(struct queue_entry *entry,
  1183. struct rxdone_entry_desc *rxdesc)
  1184. {
  1185. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1186. __le32 *rxd = (__le32 *)entry->skb->data;
  1187. unsigned int offset = entry->queue->desc_size + 2;
  1188. u32 word0;
  1189. u32 word1;
  1190. /*
  1191. * Copy descriptor to the available headroom inside the skbuffer.
  1192. */
  1193. skb_push(entry->skb, offset);
  1194. memcpy(entry->skb->data, rxd, entry->queue->desc_size);
  1195. rxd = (__le32 *)entry->skb->data;
  1196. /*
  1197. * The descriptor is now aligned to 4 bytes and thus it is
  1198. * now safe to read it on all architectures.
  1199. */
  1200. rt2x00_desc_read(rxd, 0, &word0);
  1201. rt2x00_desc_read(rxd, 1, &word1);
  1202. rxdesc->flags = 0;
  1203. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1204. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1205. /*
  1206. * Obtain the status about this packet.
  1207. * When frame was received with an OFDM bitrate,
  1208. * the signal is the PLCP value. If it was received with
  1209. * a CCK bitrate the signal is the rate in 100kbit/s.
  1210. */
  1211. rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1212. rxdesc->rssi = rt73usb_agc_to_rssi(entry->queue->rt2x00dev, word1);
  1213. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1214. rxdesc->dev_flags = 0;
  1215. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1216. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1217. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1218. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1219. /*
  1220. * Adjust the skb memory window to the frame boundaries.
  1221. */
  1222. skb_pull(entry->skb, offset + entry->queue->desc_size);
  1223. skb_trim(entry->skb, rxdesc->size);
  1224. /*
  1225. * Set descriptor and data pointer.
  1226. */
  1227. skbdesc->data = entry->skb->data;
  1228. skbdesc->data_len = rxdesc->size;
  1229. skbdesc->desc = rxd;
  1230. skbdesc->desc_len = entry->queue->desc_size;
  1231. }
  1232. /*
  1233. * Device probe functions.
  1234. */
  1235. static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1236. {
  1237. u16 word;
  1238. u8 *mac;
  1239. s8 value;
  1240. rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
  1241. /*
  1242. * Start validation of the data that has been read.
  1243. */
  1244. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1245. if (!is_valid_ether_addr(mac)) {
  1246. DECLARE_MAC_BUF(macbuf);
  1247. random_ether_addr(mac);
  1248. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1249. }
  1250. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1251. if (word == 0xffff) {
  1252. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1253. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1254. ANTENNA_B);
  1255. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1256. ANTENNA_B);
  1257. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1258. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1259. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1260. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
  1261. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1262. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1263. }
  1264. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1265. if (word == 0xffff) {
  1266. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
  1267. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1268. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1269. }
  1270. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1271. if (word == 0xffff) {
  1272. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
  1273. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
  1274. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
  1275. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
  1276. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
  1277. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
  1278. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
  1279. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
  1280. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1281. LED_MODE_DEFAULT);
  1282. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1283. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1284. }
  1285. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1286. if (word == 0xffff) {
  1287. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1288. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1289. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1290. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1291. }
  1292. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1293. if (word == 0xffff) {
  1294. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1295. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1296. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1297. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1298. } else {
  1299. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1300. if (value < -10 || value > 10)
  1301. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1302. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1303. if (value < -10 || value > 10)
  1304. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1305. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1306. }
  1307. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1308. if (word == 0xffff) {
  1309. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1310. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1311. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1312. EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
  1313. } else {
  1314. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1315. if (value < -10 || value > 10)
  1316. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1317. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1318. if (value < -10 || value > 10)
  1319. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1320. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1321. }
  1322. return 0;
  1323. }
  1324. static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1325. {
  1326. u32 reg;
  1327. u16 value;
  1328. u16 eeprom;
  1329. /*
  1330. * Read EEPROM word for configuration.
  1331. */
  1332. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1333. /*
  1334. * Identify RF chipset.
  1335. */
  1336. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1337. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  1338. rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
  1339. if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
  1340. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1341. return -ENODEV;
  1342. }
  1343. if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
  1344. !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
  1345. !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1346. !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1347. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1348. return -ENODEV;
  1349. }
  1350. /*
  1351. * Identify default antenna configuration.
  1352. */
  1353. rt2x00dev->default_ant.tx =
  1354. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1355. rt2x00dev->default_ant.rx =
  1356. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1357. /*
  1358. * Read the Frame type.
  1359. */
  1360. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1361. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1362. /*
  1363. * Read frequency offset.
  1364. */
  1365. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1366. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1367. /*
  1368. * Read external LNA informations.
  1369. */
  1370. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1371. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
  1372. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1373. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1374. }
  1375. /*
  1376. * Store led settings, for correct led behaviour.
  1377. */
  1378. #ifdef CONFIG_RT73USB_LEDS
  1379. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1380. switch (value) {
  1381. case LED_MODE_TXRX_ACTIVITY:
  1382. case LED_MODE_ASUS:
  1383. case LED_MODE_ALPHA:
  1384. case LED_MODE_DEFAULT:
  1385. rt2x00dev->led_flags =
  1386. LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC;
  1387. break;
  1388. case LED_MODE_SIGNAL_STRENGTH:
  1389. rt2x00dev->led_flags =
  1390. LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC |
  1391. LED_SUPPORT_QUALITY;
  1392. break;
  1393. }
  1394. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
  1395. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1396. rt2x00_get_field16(eeprom,
  1397. EEPROM_LED_POLARITY_GPIO_0));
  1398. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1399. rt2x00_get_field16(eeprom,
  1400. EEPROM_LED_POLARITY_GPIO_1));
  1401. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1402. rt2x00_get_field16(eeprom,
  1403. EEPROM_LED_POLARITY_GPIO_2));
  1404. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1405. rt2x00_get_field16(eeprom,
  1406. EEPROM_LED_POLARITY_GPIO_3));
  1407. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1408. rt2x00_get_field16(eeprom,
  1409. EEPROM_LED_POLARITY_GPIO_4));
  1410. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
  1411. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1412. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
  1413. rt2x00_get_field16(eeprom,
  1414. EEPROM_LED_POLARITY_RDY_G));
  1415. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
  1416. rt2x00_get_field16(eeprom,
  1417. EEPROM_LED_POLARITY_RDY_A));
  1418. #endif /* CONFIG_RT73USB_LEDS */
  1419. return 0;
  1420. }
  1421. /*
  1422. * RF value list for RF2528
  1423. * Supports: 2.4 GHz
  1424. */
  1425. static const struct rf_channel rf_vals_bg_2528[] = {
  1426. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1427. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1428. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1429. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1430. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1431. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1432. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1433. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1434. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1435. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1436. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1437. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1438. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1439. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1440. };
  1441. /*
  1442. * RF value list for RF5226
  1443. * Supports: 2.4 GHz & 5.2 GHz
  1444. */
  1445. static const struct rf_channel rf_vals_5226[] = {
  1446. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1447. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1448. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1449. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1450. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1451. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1452. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1453. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1454. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1455. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1456. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1457. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1458. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1459. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1460. /* 802.11 UNI / HyperLan 2 */
  1461. { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
  1462. { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
  1463. { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
  1464. { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
  1465. { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
  1466. { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
  1467. { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
  1468. { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
  1469. /* 802.11 HyperLan 2 */
  1470. { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
  1471. { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
  1472. { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
  1473. { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
  1474. { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
  1475. { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
  1476. { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
  1477. { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
  1478. { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
  1479. { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
  1480. /* 802.11 UNII */
  1481. { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
  1482. { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
  1483. { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
  1484. { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
  1485. { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
  1486. { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
  1487. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1488. { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
  1489. { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
  1490. { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
  1491. { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
  1492. };
  1493. /*
  1494. * RF value list for RF5225 & RF2527
  1495. * Supports: 2.4 GHz & 5.2 GHz
  1496. */
  1497. static const struct rf_channel rf_vals_5225_2527[] = {
  1498. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1499. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1500. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1501. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1502. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1503. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1504. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1505. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1506. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1507. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1508. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1509. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1510. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1511. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1512. /* 802.11 UNI / HyperLan 2 */
  1513. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1514. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1515. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1516. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1517. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1518. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1519. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1520. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1521. /* 802.11 HyperLan 2 */
  1522. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1523. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1524. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1525. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1526. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1527. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1528. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1529. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1530. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1531. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1532. /* 802.11 UNII */
  1533. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1534. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1535. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1536. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1537. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1538. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1539. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1540. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1541. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1542. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1543. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1544. };
  1545. static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1546. {
  1547. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1548. u8 *txpower;
  1549. unsigned int i;
  1550. /*
  1551. * Initialize all hw fields.
  1552. */
  1553. rt2x00dev->hw->flags =
  1554. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1555. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1556. rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
  1557. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1558. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1559. rt2x00dev->hw->queues = 4;
  1560. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
  1561. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1562. rt2x00_eeprom_addr(rt2x00dev,
  1563. EEPROM_MAC_ADDR_0));
  1564. /*
  1565. * Convert tx_power array in eeprom.
  1566. */
  1567. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1568. for (i = 0; i < 14; i++)
  1569. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1570. /*
  1571. * Initialize hw_mode information.
  1572. */
  1573. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1574. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1575. spec->tx_power_a = NULL;
  1576. spec->tx_power_bg = txpower;
  1577. spec->tx_power_default = DEFAULT_TXPOWER;
  1578. if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
  1579. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
  1580. spec->channels = rf_vals_bg_2528;
  1581. } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1582. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1583. spec->num_channels = ARRAY_SIZE(rf_vals_5226);
  1584. spec->channels = rf_vals_5226;
  1585. } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1586. spec->num_channels = 14;
  1587. spec->channels = rf_vals_5225_2527;
  1588. } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
  1589. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1590. spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
  1591. spec->channels = rf_vals_5225_2527;
  1592. }
  1593. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1594. rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1595. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1596. for (i = 0; i < 14; i++)
  1597. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1598. spec->tx_power_a = txpower;
  1599. }
  1600. }
  1601. static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
  1602. {
  1603. int retval;
  1604. /*
  1605. * Allocate eeprom data.
  1606. */
  1607. retval = rt73usb_validate_eeprom(rt2x00dev);
  1608. if (retval)
  1609. return retval;
  1610. retval = rt73usb_init_eeprom(rt2x00dev);
  1611. if (retval)
  1612. return retval;
  1613. /*
  1614. * Initialize hw specifications.
  1615. */
  1616. rt73usb_probe_hw_mode(rt2x00dev);
  1617. /*
  1618. * This device requires firmware.
  1619. */
  1620. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1621. /*
  1622. * Set the rssi offset.
  1623. */
  1624. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1625. return 0;
  1626. }
  1627. /*
  1628. * IEEE80211 stack callback functions.
  1629. */
  1630. static void rt73usb_configure_filter(struct ieee80211_hw *hw,
  1631. unsigned int changed_flags,
  1632. unsigned int *total_flags,
  1633. int mc_count,
  1634. struct dev_addr_list *mc_list)
  1635. {
  1636. struct rt2x00_dev *rt2x00dev = hw->priv;
  1637. u32 reg;
  1638. /*
  1639. * Mask off any flags we are going to ignore from
  1640. * the total_flags field.
  1641. */
  1642. *total_flags &=
  1643. FIF_ALLMULTI |
  1644. FIF_FCSFAIL |
  1645. FIF_PLCPFAIL |
  1646. FIF_CONTROL |
  1647. FIF_OTHER_BSS |
  1648. FIF_PROMISC_IN_BSS;
  1649. /*
  1650. * Apply some rules to the filters:
  1651. * - Some filters imply different filters to be set.
  1652. * - Some things we can't filter out at all.
  1653. * - Multicast filter seems to kill broadcast traffic so never use it.
  1654. */
  1655. *total_flags |= FIF_ALLMULTI;
  1656. if (*total_flags & FIF_OTHER_BSS ||
  1657. *total_flags & FIF_PROMISC_IN_BSS)
  1658. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1659. /*
  1660. * Check if there is any work left for us.
  1661. */
  1662. if (rt2x00dev->packet_filter == *total_flags)
  1663. return;
  1664. rt2x00dev->packet_filter = *total_flags;
  1665. /*
  1666. * When in atomic context, reschedule and let rt2x00lib
  1667. * call this function again.
  1668. */
  1669. if (in_atomic()) {
  1670. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
  1671. return;
  1672. }
  1673. /*
  1674. * Start configuration steps.
  1675. * Note that the version error will always be dropped
  1676. * and broadcast frames will always be accepted since
  1677. * there is no filter for it at this time.
  1678. */
  1679. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1680. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  1681. !(*total_flags & FIF_FCSFAIL));
  1682. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  1683. !(*total_flags & FIF_PLCPFAIL));
  1684. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  1685. !(*total_flags & FIF_CONTROL));
  1686. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  1687. !(*total_flags & FIF_PROMISC_IN_BSS));
  1688. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  1689. !(*total_flags & FIF_PROMISC_IN_BSS));
  1690. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  1691. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  1692. !(*total_flags & FIF_ALLMULTI));
  1693. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
  1694. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
  1695. !(*total_flags & FIF_CONTROL));
  1696. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  1697. }
  1698. static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
  1699. u32 short_retry, u32 long_retry)
  1700. {
  1701. struct rt2x00_dev *rt2x00dev = hw->priv;
  1702. u32 reg;
  1703. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  1704. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  1705. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  1706. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  1707. return 0;
  1708. }
  1709. #if 0
  1710. /*
  1711. * Mac80211 demands get_tsf must be atomic.
  1712. * This is not possible for rt73usb since all register access
  1713. * functions require sleeping. Untill mac80211 no longer needs
  1714. * get_tsf to be atomic, this function should be disabled.
  1715. */
  1716. static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
  1717. {
  1718. struct rt2x00_dev *rt2x00dev = hw->priv;
  1719. u64 tsf;
  1720. u32 reg;
  1721. rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
  1722. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  1723. rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
  1724. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  1725. return tsf;
  1726. }
  1727. #else
  1728. #define rt73usb_get_tsf NULL
  1729. #endif
  1730. static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1731. struct ieee80211_tx_control *control)
  1732. {
  1733. struct rt2x00_dev *rt2x00dev = hw->priv;
  1734. struct rt2x00_intf *intf = vif_to_intf(control->vif);
  1735. struct skb_frame_desc *skbdesc;
  1736. unsigned int beacon_base;
  1737. unsigned int timeout;
  1738. u32 reg;
  1739. if (unlikely(!intf->beacon))
  1740. return -ENOBUFS;
  1741. /*
  1742. * Add the descriptor in front of the skb.
  1743. */
  1744. skb_push(skb, intf->beacon->queue->desc_size);
  1745. memset(skb->data, 0, intf->beacon->queue->desc_size);
  1746. /*
  1747. * Fill in skb descriptor
  1748. */
  1749. skbdesc = get_skb_frame_desc(skb);
  1750. memset(skbdesc, 0, sizeof(*skbdesc));
  1751. skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED;
  1752. skbdesc->data = skb->data + intf->beacon->queue->desc_size;
  1753. skbdesc->data_len = skb->len - intf->beacon->queue->desc_size;
  1754. skbdesc->desc = skb->data;
  1755. skbdesc->desc_len = intf->beacon->queue->desc_size;
  1756. skbdesc->entry = intf->beacon;
  1757. /*
  1758. * Disable beaconing while we are reloading the beacon data,
  1759. * otherwise we might be sending out invalid data.
  1760. */
  1761. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1762. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
  1763. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
  1764. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  1765. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  1766. /*
  1767. * mac80211 doesn't provide the control->queue variable
  1768. * for beacons. Set our own queue identification so
  1769. * it can be used during descriptor initialization.
  1770. */
  1771. control->queue = RT2X00_BCN_QUEUE_BEACON;
  1772. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  1773. /*
  1774. * Write entire beacon with descriptor to register,
  1775. * and kick the beacon generator.
  1776. */
  1777. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  1778. timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
  1779. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  1780. USB_VENDOR_REQUEST_OUT, beacon_base, 0,
  1781. skb->data, skb->len, timeout);
  1782. rt73usb_kick_tx_queue(rt2x00dev, control->queue);
  1783. return 0;
  1784. }
  1785. static const struct ieee80211_ops rt73usb_mac80211_ops = {
  1786. .tx = rt2x00mac_tx,
  1787. .start = rt2x00mac_start,
  1788. .stop = rt2x00mac_stop,
  1789. .add_interface = rt2x00mac_add_interface,
  1790. .remove_interface = rt2x00mac_remove_interface,
  1791. .config = rt2x00mac_config,
  1792. .config_interface = rt2x00mac_config_interface,
  1793. .configure_filter = rt73usb_configure_filter,
  1794. .get_stats = rt2x00mac_get_stats,
  1795. .set_retry_limit = rt73usb_set_retry_limit,
  1796. .bss_info_changed = rt2x00mac_bss_info_changed,
  1797. .conf_tx = rt2x00mac_conf_tx,
  1798. .get_tx_stats = rt2x00mac_get_tx_stats,
  1799. .get_tsf = rt73usb_get_tsf,
  1800. .beacon_update = rt73usb_beacon_update,
  1801. };
  1802. static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
  1803. .probe_hw = rt73usb_probe_hw,
  1804. .get_firmware_name = rt73usb_get_firmware_name,
  1805. .get_firmware_crc = rt73usb_get_firmware_crc,
  1806. .load_firmware = rt73usb_load_firmware,
  1807. .initialize = rt2x00usb_initialize,
  1808. .uninitialize = rt2x00usb_uninitialize,
  1809. .init_rxentry = rt2x00usb_init_rxentry,
  1810. .init_txentry = rt2x00usb_init_txentry,
  1811. .set_device_state = rt73usb_set_device_state,
  1812. .link_stats = rt73usb_link_stats,
  1813. .reset_tuner = rt73usb_reset_tuner,
  1814. .link_tuner = rt73usb_link_tuner,
  1815. .led_brightness = rt73usb_led_brightness,
  1816. .write_tx_desc = rt73usb_write_tx_desc,
  1817. .write_tx_data = rt2x00usb_write_tx_data,
  1818. .get_tx_data_len = rt73usb_get_tx_data_len,
  1819. .kick_tx_queue = rt73usb_kick_tx_queue,
  1820. .fill_rxdone = rt73usb_fill_rxdone,
  1821. .config_intf = rt73usb_config_intf,
  1822. .config_erp = rt73usb_config_erp,
  1823. .config = rt73usb_config,
  1824. };
  1825. static const struct data_queue_desc rt73usb_queue_rx = {
  1826. .entry_num = RX_ENTRIES,
  1827. .data_size = DATA_FRAME_SIZE,
  1828. .desc_size = RXD_DESC_SIZE,
  1829. .priv_size = sizeof(struct queue_entry_priv_usb_rx),
  1830. };
  1831. static const struct data_queue_desc rt73usb_queue_tx = {
  1832. .entry_num = TX_ENTRIES,
  1833. .data_size = DATA_FRAME_SIZE,
  1834. .desc_size = TXD_DESC_SIZE,
  1835. .priv_size = sizeof(struct queue_entry_priv_usb_tx),
  1836. };
  1837. static const struct data_queue_desc rt73usb_queue_bcn = {
  1838. .entry_num = 4 * BEACON_ENTRIES,
  1839. .data_size = MGMT_FRAME_SIZE,
  1840. .desc_size = TXINFO_SIZE,
  1841. .priv_size = sizeof(struct queue_entry_priv_usb_tx),
  1842. };
  1843. static const struct rt2x00_ops rt73usb_ops = {
  1844. .name = KBUILD_MODNAME,
  1845. .max_sta_intf = 1,
  1846. .max_ap_intf = 4,
  1847. .eeprom_size = EEPROM_SIZE,
  1848. .rf_size = RF_SIZE,
  1849. .rx = &rt73usb_queue_rx,
  1850. .tx = &rt73usb_queue_tx,
  1851. .bcn = &rt73usb_queue_bcn,
  1852. .lib = &rt73usb_rt2x00_ops,
  1853. .hw = &rt73usb_mac80211_ops,
  1854. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1855. .debugfs = &rt73usb_rt2x00debug,
  1856. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1857. };
  1858. /*
  1859. * rt73usb module information.
  1860. */
  1861. static struct usb_device_id rt73usb_device_table[] = {
  1862. /* AboCom */
  1863. { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
  1864. /* Askey */
  1865. { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
  1866. /* ASUS */
  1867. { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
  1868. { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
  1869. /* Belkin */
  1870. { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
  1871. { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
  1872. { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
  1873. { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
  1874. /* Billionton */
  1875. { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
  1876. /* Buffalo */
  1877. { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
  1878. /* CNet */
  1879. { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
  1880. { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
  1881. /* Conceptronic */
  1882. { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
  1883. /* D-Link */
  1884. { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
  1885. { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
  1886. { USB_DEVICE(0x07d1, 0x3c07), USB_DEVICE_DATA(&rt73usb_ops) },
  1887. /* Gemtek */
  1888. { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
  1889. /* Gigabyte */
  1890. { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
  1891. { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
  1892. /* Huawei-3Com */
  1893. { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
  1894. /* Hercules */
  1895. { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
  1896. { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
  1897. /* Linksys */
  1898. { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
  1899. { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
  1900. /* MSI */
  1901. { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
  1902. { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
  1903. { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
  1904. { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
  1905. /* Ralink */
  1906. { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
  1907. { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
  1908. /* Qcom */
  1909. { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
  1910. { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
  1911. { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
  1912. /* Senao */
  1913. { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
  1914. /* Sitecom */
  1915. { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
  1916. { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
  1917. /* Surecom */
  1918. { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
  1919. /* Planex */
  1920. { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
  1921. { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
  1922. { 0, }
  1923. };
  1924. MODULE_AUTHOR(DRV_PROJECT);
  1925. MODULE_VERSION(DRV_VERSION);
  1926. MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
  1927. MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
  1928. MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
  1929. MODULE_FIRMWARE(FIRMWARE_RT2571);
  1930. MODULE_LICENSE("GPL");
  1931. static struct usb_driver rt73usb_driver = {
  1932. .name = KBUILD_MODNAME,
  1933. .id_table = rt73usb_device_table,
  1934. .probe = rt2x00usb_probe,
  1935. .disconnect = rt2x00usb_disconnect,
  1936. .suspend = rt2x00usb_suspend,
  1937. .resume = rt2x00usb_resume,
  1938. };
  1939. static int __init rt73usb_init(void)
  1940. {
  1941. return usb_register(&rt73usb_driver);
  1942. }
  1943. static void __exit rt73usb_exit(void)
  1944. {
  1945. usb_deregister(&rt73usb_driver);
  1946. }
  1947. module_init(rt73usb_init);
  1948. module_exit(rt73usb_exit);