clk-pll.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This file contains the utility functions to register the pll clocks.
  10. */
  11. #include <linux/errno.h>
  12. #include "clk.h"
  13. #include "clk-pll.h"
  14. /*
  15. * PLL35xx Clock Type
  16. */
  17. #define PLL35XX_MDIV_MASK (0x3FF)
  18. #define PLL35XX_PDIV_MASK (0x3F)
  19. #define PLL35XX_SDIV_MASK (0x7)
  20. #define PLL35XX_MDIV_SHIFT (16)
  21. #define PLL35XX_PDIV_SHIFT (8)
  22. #define PLL35XX_SDIV_SHIFT (0)
  23. struct samsung_clk_pll35xx {
  24. struct clk_hw hw;
  25. const void __iomem *con_reg;
  26. };
  27. #define to_clk_pll35xx(_hw) container_of(_hw, struct samsung_clk_pll35xx, hw)
  28. static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
  29. unsigned long parent_rate)
  30. {
  31. struct samsung_clk_pll35xx *pll = to_clk_pll35xx(hw);
  32. u32 mdiv, pdiv, sdiv, pll_con;
  33. u64 fvco = parent_rate;
  34. pll_con = __raw_readl(pll->con_reg);
  35. mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  36. pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  37. sdiv = (pll_con >> PLL35XX_SDIV_SHIFT) & PLL35XX_SDIV_MASK;
  38. fvco *= mdiv;
  39. do_div(fvco, (pdiv << sdiv));
  40. return (unsigned long)fvco;
  41. }
  42. static const struct clk_ops samsung_pll35xx_clk_ops = {
  43. .recalc_rate = samsung_pll35xx_recalc_rate,
  44. };
  45. struct clk * __init samsung_clk_register_pll35xx(const char *name,
  46. const char *pname, const void __iomem *con_reg)
  47. {
  48. struct samsung_clk_pll35xx *pll;
  49. struct clk *clk;
  50. struct clk_init_data init;
  51. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  52. if (!pll) {
  53. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  54. return NULL;
  55. }
  56. init.name = name;
  57. init.ops = &samsung_pll35xx_clk_ops;
  58. init.flags = CLK_GET_RATE_NOCACHE;
  59. init.parent_names = &pname;
  60. init.num_parents = 1;
  61. pll->hw.init = &init;
  62. pll->con_reg = con_reg;
  63. clk = clk_register(NULL, &pll->hw);
  64. if (IS_ERR(clk)) {
  65. pr_err("%s: failed to register pll clock %s\n", __func__,
  66. name);
  67. kfree(pll);
  68. }
  69. if (clk_register_clkdev(clk, name, NULL))
  70. pr_err("%s: failed to register lookup for %s", __func__, name);
  71. return clk;
  72. }
  73. /*
  74. * PLL36xx Clock Type
  75. */
  76. #define PLL36XX_KDIV_MASK (0xFFFF)
  77. #define PLL36XX_MDIV_MASK (0x1FF)
  78. #define PLL36XX_PDIV_MASK (0x3F)
  79. #define PLL36XX_SDIV_MASK (0x7)
  80. #define PLL36XX_MDIV_SHIFT (16)
  81. #define PLL36XX_PDIV_SHIFT (8)
  82. #define PLL36XX_SDIV_SHIFT (0)
  83. struct samsung_clk_pll36xx {
  84. struct clk_hw hw;
  85. const void __iomem *con_reg;
  86. };
  87. #define to_clk_pll36xx(_hw) container_of(_hw, struct samsung_clk_pll36xx, hw)
  88. static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
  89. unsigned long parent_rate)
  90. {
  91. struct samsung_clk_pll36xx *pll = to_clk_pll36xx(hw);
  92. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1;
  93. u64 fvco = parent_rate;
  94. pll_con0 = __raw_readl(pll->con_reg);
  95. pll_con1 = __raw_readl(pll->con_reg + 4);
  96. mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  97. pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  98. sdiv = (pll_con0 >> PLL36XX_SDIV_SHIFT) & PLL36XX_SDIV_MASK;
  99. kdiv = pll_con1 & PLL36XX_KDIV_MASK;
  100. fvco *= (mdiv << 16) + kdiv;
  101. do_div(fvco, (pdiv << sdiv));
  102. fvco >>= 16;
  103. return (unsigned long)fvco;
  104. }
  105. static const struct clk_ops samsung_pll36xx_clk_ops = {
  106. .recalc_rate = samsung_pll36xx_recalc_rate,
  107. };
  108. struct clk * __init samsung_clk_register_pll36xx(const char *name,
  109. const char *pname, const void __iomem *con_reg)
  110. {
  111. struct samsung_clk_pll36xx *pll;
  112. struct clk *clk;
  113. struct clk_init_data init;
  114. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  115. if (!pll) {
  116. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  117. return NULL;
  118. }
  119. init.name = name;
  120. init.ops = &samsung_pll36xx_clk_ops;
  121. init.flags = CLK_GET_RATE_NOCACHE;
  122. init.parent_names = &pname;
  123. init.num_parents = 1;
  124. pll->hw.init = &init;
  125. pll->con_reg = con_reg;
  126. clk = clk_register(NULL, &pll->hw);
  127. if (IS_ERR(clk)) {
  128. pr_err("%s: failed to register pll clock %s\n", __func__,
  129. name);
  130. kfree(pll);
  131. }
  132. if (clk_register_clkdev(clk, name, NULL))
  133. pr_err("%s: failed to register lookup for %s", __func__, name);
  134. return clk;
  135. }
  136. /*
  137. * PLL45xx Clock Type
  138. */
  139. #define PLL45XX_MDIV_MASK (0x3FF)
  140. #define PLL45XX_PDIV_MASK (0x3F)
  141. #define PLL45XX_SDIV_MASK (0x7)
  142. #define PLL45XX_MDIV_SHIFT (16)
  143. #define PLL45XX_PDIV_SHIFT (8)
  144. #define PLL45XX_SDIV_SHIFT (0)
  145. struct samsung_clk_pll45xx {
  146. struct clk_hw hw;
  147. enum pll45xx_type type;
  148. const void __iomem *con_reg;
  149. };
  150. #define to_clk_pll45xx(_hw) container_of(_hw, struct samsung_clk_pll45xx, hw)
  151. static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw *hw,
  152. unsigned long parent_rate)
  153. {
  154. struct samsung_clk_pll45xx *pll = to_clk_pll45xx(hw);
  155. u32 mdiv, pdiv, sdiv, pll_con;
  156. u64 fvco = parent_rate;
  157. pll_con = __raw_readl(pll->con_reg);
  158. mdiv = (pll_con >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  159. pdiv = (pll_con >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  160. sdiv = (pll_con >> PLL45XX_SDIV_SHIFT) & PLL45XX_SDIV_MASK;
  161. if (pll->type == pll_4508)
  162. sdiv = sdiv - 1;
  163. fvco *= mdiv;
  164. do_div(fvco, (pdiv << sdiv));
  165. return (unsigned long)fvco;
  166. }
  167. static const struct clk_ops samsung_pll45xx_clk_ops = {
  168. .recalc_rate = samsung_pll45xx_recalc_rate,
  169. };
  170. struct clk * __init samsung_clk_register_pll45xx(const char *name,
  171. const char *pname, const void __iomem *con_reg,
  172. enum pll45xx_type type)
  173. {
  174. struct samsung_clk_pll45xx *pll;
  175. struct clk *clk;
  176. struct clk_init_data init;
  177. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  178. if (!pll) {
  179. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  180. return NULL;
  181. }
  182. init.name = name;
  183. init.ops = &samsung_pll45xx_clk_ops;
  184. init.flags = CLK_GET_RATE_NOCACHE;
  185. init.parent_names = &pname;
  186. init.num_parents = 1;
  187. pll->hw.init = &init;
  188. pll->con_reg = con_reg;
  189. pll->type = type;
  190. clk = clk_register(NULL, &pll->hw);
  191. if (IS_ERR(clk)) {
  192. pr_err("%s: failed to register pll clock %s\n", __func__,
  193. name);
  194. kfree(pll);
  195. }
  196. if (clk_register_clkdev(clk, name, NULL))
  197. pr_err("%s: failed to register lookup for %s", __func__, name);
  198. return clk;
  199. }
  200. /*
  201. * PLL46xx Clock Type
  202. */
  203. #define PLL46XX_MDIV_MASK (0x1FF)
  204. #define PLL46XX_PDIV_MASK (0x3F)
  205. #define PLL46XX_SDIV_MASK (0x7)
  206. #define PLL46XX_MDIV_SHIFT (16)
  207. #define PLL46XX_PDIV_SHIFT (8)
  208. #define PLL46XX_SDIV_SHIFT (0)
  209. #define PLL46XX_KDIV_MASK (0xFFFF)
  210. #define PLL4650C_KDIV_MASK (0xFFF)
  211. #define PLL46XX_KDIV_SHIFT (0)
  212. struct samsung_clk_pll46xx {
  213. struct clk_hw hw;
  214. enum pll46xx_type type;
  215. const void __iomem *con_reg;
  216. };
  217. #define to_clk_pll46xx(_hw) container_of(_hw, struct samsung_clk_pll46xx, hw)
  218. static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw *hw,
  219. unsigned long parent_rate)
  220. {
  221. struct samsung_clk_pll46xx *pll = to_clk_pll46xx(hw);
  222. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1, shift;
  223. u64 fvco = parent_rate;
  224. pll_con0 = __raw_readl(pll->con_reg);
  225. pll_con1 = __raw_readl(pll->con_reg + 4);
  226. mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
  227. pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  228. sdiv = (pll_con0 >> PLL46XX_SDIV_SHIFT) & PLL46XX_SDIV_MASK;
  229. kdiv = pll->type == pll_4650c ? pll_con1 & PLL4650C_KDIV_MASK :
  230. pll_con1 & PLL46XX_KDIV_MASK;
  231. shift = pll->type == pll_4600 ? 16 : 10;
  232. fvco *= (mdiv << shift) + kdiv;
  233. do_div(fvco, (pdiv << sdiv));
  234. fvco >>= shift;
  235. return (unsigned long)fvco;
  236. }
  237. static const struct clk_ops samsung_pll46xx_clk_ops = {
  238. .recalc_rate = samsung_pll46xx_recalc_rate,
  239. };
  240. struct clk * __init samsung_clk_register_pll46xx(const char *name,
  241. const char *pname, const void __iomem *con_reg,
  242. enum pll46xx_type type)
  243. {
  244. struct samsung_clk_pll46xx *pll;
  245. struct clk *clk;
  246. struct clk_init_data init;
  247. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  248. if (!pll) {
  249. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  250. return NULL;
  251. }
  252. init.name = name;
  253. init.ops = &samsung_pll46xx_clk_ops;
  254. init.flags = CLK_GET_RATE_NOCACHE;
  255. init.parent_names = &pname;
  256. init.num_parents = 1;
  257. pll->hw.init = &init;
  258. pll->con_reg = con_reg;
  259. pll->type = type;
  260. clk = clk_register(NULL, &pll->hw);
  261. if (IS_ERR(clk)) {
  262. pr_err("%s: failed to register pll clock %s\n", __func__,
  263. name);
  264. kfree(pll);
  265. }
  266. if (clk_register_clkdev(clk, name, NULL))
  267. pr_err("%s: failed to register lookup for %s", __func__, name);
  268. return clk;
  269. }
  270. /*
  271. * PLL2550x Clock Type
  272. */
  273. #define PLL2550X_R_MASK (0x1)
  274. #define PLL2550X_P_MASK (0x3F)
  275. #define PLL2550X_M_MASK (0x3FF)
  276. #define PLL2550X_S_MASK (0x7)
  277. #define PLL2550X_R_SHIFT (20)
  278. #define PLL2550X_P_SHIFT (14)
  279. #define PLL2550X_M_SHIFT (4)
  280. #define PLL2550X_S_SHIFT (0)
  281. struct samsung_clk_pll2550x {
  282. struct clk_hw hw;
  283. const void __iomem *reg_base;
  284. unsigned long offset;
  285. };
  286. #define to_clk_pll2550x(_hw) container_of(_hw, struct samsung_clk_pll2550x, hw)
  287. static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw *hw,
  288. unsigned long parent_rate)
  289. {
  290. struct samsung_clk_pll2550x *pll = to_clk_pll2550x(hw);
  291. u32 r, p, m, s, pll_stat;
  292. u64 fvco = parent_rate;
  293. pll_stat = __raw_readl(pll->reg_base + pll->offset * 3);
  294. r = (pll_stat >> PLL2550X_R_SHIFT) & PLL2550X_R_MASK;
  295. if (!r)
  296. return 0;
  297. p = (pll_stat >> PLL2550X_P_SHIFT) & PLL2550X_P_MASK;
  298. m = (pll_stat >> PLL2550X_M_SHIFT) & PLL2550X_M_MASK;
  299. s = (pll_stat >> PLL2550X_S_SHIFT) & PLL2550X_S_MASK;
  300. fvco *= m;
  301. do_div(fvco, (p << s));
  302. return (unsigned long)fvco;
  303. }
  304. static const struct clk_ops samsung_pll2550x_clk_ops = {
  305. .recalc_rate = samsung_pll2550x_recalc_rate,
  306. };
  307. struct clk * __init samsung_clk_register_pll2550x(const char *name,
  308. const char *pname, const void __iomem *reg_base,
  309. const unsigned long offset)
  310. {
  311. struct samsung_clk_pll2550x *pll;
  312. struct clk *clk;
  313. struct clk_init_data init;
  314. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  315. if (!pll) {
  316. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  317. return NULL;
  318. }
  319. init.name = name;
  320. init.ops = &samsung_pll2550x_clk_ops;
  321. init.flags = CLK_GET_RATE_NOCACHE;
  322. init.parent_names = &pname;
  323. init.num_parents = 1;
  324. pll->hw.init = &init;
  325. pll->reg_base = reg_base;
  326. pll->offset = offset;
  327. clk = clk_register(NULL, &pll->hw);
  328. if (IS_ERR(clk)) {
  329. pr_err("%s: failed to register pll clock %s\n", __func__,
  330. name);
  331. kfree(pll);
  332. }
  333. if (clk_register_clkdev(clk, name, NULL))
  334. pr_err("%s: failed to register lookup for %s", __func__, name);
  335. return clk;
  336. }