process.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. #include <linux/errno.h>
  2. #include <linux/kernel.h>
  3. #include <linux/mm.h>
  4. #include <linux/smp.h>
  5. #include <linux/prctl.h>
  6. #include <linux/slab.h>
  7. #include <linux/sched.h>
  8. #include <linux/module.h>
  9. #include <linux/pm.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/random.h>
  12. #include <linux/user-return-notifier.h>
  13. #include <linux/dmi.h>
  14. #include <linux/utsname.h>
  15. #include <linux/stackprotector.h>
  16. #include <linux/tick.h>
  17. #include <linux/cpuidle.h>
  18. #include <trace/events/power.h>
  19. #include <linux/hw_breakpoint.h>
  20. #include <asm/cpu.h>
  21. #include <asm/apic.h>
  22. #include <asm/syscalls.h>
  23. #include <asm/idle.h>
  24. #include <asm/uaccess.h>
  25. #include <asm/i387.h>
  26. #include <asm/fpu-internal.h>
  27. #include <asm/debugreg.h>
  28. #include <asm/nmi.h>
  29. /*
  30. * per-CPU TSS segments. Threads are completely 'soft' on Linux,
  31. * no more per-task TSS's. The TSS size is kept cacheline-aligned
  32. * so they are allowed to end up in the .data..cacheline_aligned
  33. * section. Since TSS's are completely CPU-local, we want them
  34. * on exact cacheline boundaries, to eliminate cacheline ping-pong.
  35. */
  36. DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
  37. #ifdef CONFIG_X86_64
  38. static DEFINE_PER_CPU(unsigned char, is_idle);
  39. static ATOMIC_NOTIFIER_HEAD(idle_notifier);
  40. void idle_notifier_register(struct notifier_block *n)
  41. {
  42. atomic_notifier_chain_register(&idle_notifier, n);
  43. }
  44. EXPORT_SYMBOL_GPL(idle_notifier_register);
  45. void idle_notifier_unregister(struct notifier_block *n)
  46. {
  47. atomic_notifier_chain_unregister(&idle_notifier, n);
  48. }
  49. EXPORT_SYMBOL_GPL(idle_notifier_unregister);
  50. #endif
  51. struct kmem_cache *task_xstate_cachep;
  52. EXPORT_SYMBOL_GPL(task_xstate_cachep);
  53. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  54. {
  55. int ret;
  56. *dst = *src;
  57. if (fpu_allocated(&src->thread.fpu)) {
  58. memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
  59. ret = fpu_alloc(&dst->thread.fpu);
  60. if (ret)
  61. return ret;
  62. fpu_copy(&dst->thread.fpu, &src->thread.fpu);
  63. }
  64. return 0;
  65. }
  66. void free_thread_xstate(struct task_struct *tsk)
  67. {
  68. fpu_free(&tsk->thread.fpu);
  69. }
  70. void arch_release_task_struct(struct task_struct *tsk)
  71. {
  72. free_thread_xstate(tsk);
  73. }
  74. void arch_task_cache_init(void)
  75. {
  76. task_xstate_cachep =
  77. kmem_cache_create("task_xstate", xstate_size,
  78. __alignof__(union thread_xstate),
  79. SLAB_PANIC | SLAB_NOTRACK, NULL);
  80. }
  81. /*
  82. * Free current thread data structures etc..
  83. */
  84. void exit_thread(void)
  85. {
  86. struct task_struct *me = current;
  87. struct thread_struct *t = &me->thread;
  88. unsigned long *bp = t->io_bitmap_ptr;
  89. if (bp) {
  90. struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
  91. t->io_bitmap_ptr = NULL;
  92. clear_thread_flag(TIF_IO_BITMAP);
  93. /*
  94. * Careful, clear this in the TSS too:
  95. */
  96. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  97. t->io_bitmap_max = 0;
  98. put_cpu();
  99. kfree(bp);
  100. }
  101. }
  102. void show_regs_common(void)
  103. {
  104. const char *vendor, *product, *board;
  105. vendor = dmi_get_system_info(DMI_SYS_VENDOR);
  106. if (!vendor)
  107. vendor = "";
  108. product = dmi_get_system_info(DMI_PRODUCT_NAME);
  109. if (!product)
  110. product = "";
  111. /* Board Name is optional */
  112. board = dmi_get_system_info(DMI_BOARD_NAME);
  113. printk(KERN_CONT "\n");
  114. printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s",
  115. current->pid, current->comm, print_tainted(),
  116. init_utsname()->release,
  117. (int)strcspn(init_utsname()->version, " "),
  118. init_utsname()->version);
  119. printk(KERN_CONT " %s %s", vendor, product);
  120. if (board)
  121. printk(KERN_CONT "/%s", board);
  122. printk(KERN_CONT "\n");
  123. }
  124. void flush_thread(void)
  125. {
  126. struct task_struct *tsk = current;
  127. flush_ptrace_hw_breakpoint(tsk);
  128. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  129. /*
  130. * Forget coprocessor state..
  131. */
  132. tsk->fpu_counter = 0;
  133. clear_fpu(tsk);
  134. clear_used_math();
  135. }
  136. static void hard_disable_TSC(void)
  137. {
  138. write_cr4(read_cr4() | X86_CR4_TSD);
  139. }
  140. void disable_TSC(void)
  141. {
  142. preempt_disable();
  143. if (!test_and_set_thread_flag(TIF_NOTSC))
  144. /*
  145. * Must flip the CPU state synchronously with
  146. * TIF_NOTSC in the current running context.
  147. */
  148. hard_disable_TSC();
  149. preempt_enable();
  150. }
  151. static void hard_enable_TSC(void)
  152. {
  153. write_cr4(read_cr4() & ~X86_CR4_TSD);
  154. }
  155. static void enable_TSC(void)
  156. {
  157. preempt_disable();
  158. if (test_and_clear_thread_flag(TIF_NOTSC))
  159. /*
  160. * Must flip the CPU state synchronously with
  161. * TIF_NOTSC in the current running context.
  162. */
  163. hard_enable_TSC();
  164. preempt_enable();
  165. }
  166. int get_tsc_mode(unsigned long adr)
  167. {
  168. unsigned int val;
  169. if (test_thread_flag(TIF_NOTSC))
  170. val = PR_TSC_SIGSEGV;
  171. else
  172. val = PR_TSC_ENABLE;
  173. return put_user(val, (unsigned int __user *)adr);
  174. }
  175. int set_tsc_mode(unsigned int val)
  176. {
  177. if (val == PR_TSC_SIGSEGV)
  178. disable_TSC();
  179. else if (val == PR_TSC_ENABLE)
  180. enable_TSC();
  181. else
  182. return -EINVAL;
  183. return 0;
  184. }
  185. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  186. struct tss_struct *tss)
  187. {
  188. struct thread_struct *prev, *next;
  189. prev = &prev_p->thread;
  190. next = &next_p->thread;
  191. if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
  192. test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
  193. unsigned long debugctl = get_debugctlmsr();
  194. debugctl &= ~DEBUGCTLMSR_BTF;
  195. if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
  196. debugctl |= DEBUGCTLMSR_BTF;
  197. update_debugctlmsr(debugctl);
  198. }
  199. if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
  200. test_tsk_thread_flag(next_p, TIF_NOTSC)) {
  201. /* prev and next are different */
  202. if (test_tsk_thread_flag(next_p, TIF_NOTSC))
  203. hard_disable_TSC();
  204. else
  205. hard_enable_TSC();
  206. }
  207. if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
  208. /*
  209. * Copy the relevant range of the IO bitmap.
  210. * Normally this is 128 bytes or less:
  211. */
  212. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  213. max(prev->io_bitmap_max, next->io_bitmap_max));
  214. } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
  215. /*
  216. * Clear any possible leftover bits:
  217. */
  218. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  219. }
  220. propagate_user_return_notify(prev_p, next_p);
  221. }
  222. int sys_fork(struct pt_regs *regs)
  223. {
  224. return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
  225. }
  226. /*
  227. * This is trivial, and on the face of it looks like it
  228. * could equally well be done in user mode.
  229. *
  230. * Not so, for quite unobvious reasons - register pressure.
  231. * In user mode vfork() cannot have a stack frame, and if
  232. * done by calling the "clone()" system call directly, you
  233. * do not have enough call-clobbered registers to hold all
  234. * the information you need.
  235. */
  236. int sys_vfork(struct pt_regs *regs)
  237. {
  238. return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
  239. NULL, NULL);
  240. }
  241. long
  242. sys_clone(unsigned long clone_flags, unsigned long newsp,
  243. void __user *parent_tid, void __user *child_tid, struct pt_regs *regs)
  244. {
  245. if (!newsp)
  246. newsp = regs->sp;
  247. return do_fork(clone_flags, newsp, regs, 0, parent_tid, child_tid);
  248. }
  249. /*
  250. * This gets run with %si containing the
  251. * function to call, and %di containing
  252. * the "args".
  253. */
  254. extern void kernel_thread_helper(void);
  255. /*
  256. * Create a kernel thread
  257. */
  258. int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags)
  259. {
  260. struct pt_regs regs;
  261. memset(&regs, 0, sizeof(regs));
  262. regs.si = (unsigned long) fn;
  263. regs.di = (unsigned long) arg;
  264. #ifdef CONFIG_X86_32
  265. regs.ds = __USER_DS;
  266. regs.es = __USER_DS;
  267. regs.fs = __KERNEL_PERCPU;
  268. regs.gs = __KERNEL_STACK_CANARY;
  269. #else
  270. regs.ss = __KERNEL_DS;
  271. #endif
  272. regs.orig_ax = -1;
  273. regs.ip = (unsigned long) kernel_thread_helper;
  274. regs.cs = __KERNEL_CS | get_kernel_rpl();
  275. regs.flags = X86_EFLAGS_IF | X86_EFLAGS_BIT1;
  276. /* Ok, create the new process.. */
  277. return do_fork(flags | CLONE_VM | CLONE_UNTRACED, 0, &regs, 0, NULL, NULL);
  278. }
  279. EXPORT_SYMBOL(kernel_thread);
  280. /*
  281. * sys_execve() executes a new program.
  282. */
  283. long sys_execve(const char __user *name,
  284. const char __user *const __user *argv,
  285. const char __user *const __user *envp, struct pt_regs *regs)
  286. {
  287. long error;
  288. char *filename;
  289. filename = getname(name);
  290. error = PTR_ERR(filename);
  291. if (IS_ERR(filename))
  292. return error;
  293. error = do_execve(filename, argv, envp, regs);
  294. #ifdef CONFIG_X86_32
  295. if (error == 0) {
  296. /* Make sure we don't return using sysenter.. */
  297. set_thread_flag(TIF_IRET);
  298. }
  299. #endif
  300. putname(filename);
  301. return error;
  302. }
  303. /*
  304. * Idle related variables and functions
  305. */
  306. unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
  307. EXPORT_SYMBOL(boot_option_idle_override);
  308. /*
  309. * Powermanagement idle function, if any..
  310. */
  311. void (*pm_idle)(void);
  312. #ifdef CONFIG_APM_MODULE
  313. EXPORT_SYMBOL(pm_idle);
  314. #endif
  315. static inline int hlt_use_halt(void)
  316. {
  317. return 1;
  318. }
  319. #ifndef CONFIG_SMP
  320. static inline void play_dead(void)
  321. {
  322. BUG();
  323. }
  324. #endif
  325. #ifdef CONFIG_X86_64
  326. void enter_idle(void)
  327. {
  328. this_cpu_write(is_idle, 1);
  329. atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
  330. }
  331. static void __exit_idle(void)
  332. {
  333. if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
  334. return;
  335. atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
  336. }
  337. /* Called from interrupts to signify idle end */
  338. void exit_idle(void)
  339. {
  340. /* idle loop has pid 0 */
  341. if (current->pid)
  342. return;
  343. __exit_idle();
  344. }
  345. #endif
  346. /*
  347. * The idle thread. There's no useful work to be
  348. * done, so just try to conserve power and have a
  349. * low exit latency (ie sit in a loop waiting for
  350. * somebody to say that they'd like to reschedule)
  351. */
  352. void cpu_idle(void)
  353. {
  354. /*
  355. * If we're the non-boot CPU, nothing set the stack canary up
  356. * for us. CPU0 already has it initialized but no harm in
  357. * doing it again. This is a good place for updating it, as
  358. * we wont ever return from this function (so the invalid
  359. * canaries already on the stack wont ever trigger).
  360. */
  361. boot_init_stack_canary();
  362. current_thread_info()->status |= TS_POLLING;
  363. while (1) {
  364. tick_nohz_idle_enter();
  365. while (!need_resched()) {
  366. rmb();
  367. if (cpu_is_offline(smp_processor_id()))
  368. play_dead();
  369. /*
  370. * Idle routines should keep interrupts disabled
  371. * from here on, until they go to idle.
  372. * Otherwise, idle callbacks can misfire.
  373. */
  374. local_touch_nmi();
  375. local_irq_disable();
  376. enter_idle();
  377. /* Don't trace irqs off for idle */
  378. stop_critical_timings();
  379. /* enter_idle() needs rcu for notifiers */
  380. rcu_idle_enter();
  381. if (cpuidle_idle_call())
  382. pm_idle();
  383. rcu_idle_exit();
  384. start_critical_timings();
  385. /* In many cases the interrupt that ended idle
  386. has already called exit_idle. But some idle
  387. loops can be woken up without interrupt. */
  388. __exit_idle();
  389. }
  390. tick_nohz_idle_exit();
  391. preempt_enable_no_resched();
  392. schedule();
  393. preempt_disable();
  394. }
  395. }
  396. /*
  397. * We use this if we don't have any better
  398. * idle routine..
  399. */
  400. void default_idle(void)
  401. {
  402. if (hlt_use_halt()) {
  403. trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
  404. trace_cpu_idle_rcuidle(1, smp_processor_id());
  405. current_thread_info()->status &= ~TS_POLLING;
  406. /*
  407. * TS_POLLING-cleared state must be visible before we
  408. * test NEED_RESCHED:
  409. */
  410. smp_mb();
  411. if (!need_resched())
  412. safe_halt(); /* enables interrupts racelessly */
  413. else
  414. local_irq_enable();
  415. current_thread_info()->status |= TS_POLLING;
  416. trace_power_end_rcuidle(smp_processor_id());
  417. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  418. } else {
  419. local_irq_enable();
  420. /* loop is done by the caller */
  421. cpu_relax();
  422. }
  423. }
  424. #ifdef CONFIG_APM_MODULE
  425. EXPORT_SYMBOL(default_idle);
  426. #endif
  427. bool set_pm_idle_to_default(void)
  428. {
  429. bool ret = !!pm_idle;
  430. pm_idle = default_idle;
  431. return ret;
  432. }
  433. void stop_this_cpu(void *dummy)
  434. {
  435. local_irq_disable();
  436. /*
  437. * Remove this CPU:
  438. */
  439. set_cpu_online(smp_processor_id(), false);
  440. disable_local_APIC();
  441. for (;;) {
  442. if (hlt_works(smp_processor_id()))
  443. halt();
  444. }
  445. }
  446. /* Default MONITOR/MWAIT with no hints, used for default C1 state */
  447. static void mwait_idle(void)
  448. {
  449. if (!need_resched()) {
  450. trace_power_start_rcuidle(POWER_CSTATE, 1, smp_processor_id());
  451. trace_cpu_idle_rcuidle(1, smp_processor_id());
  452. if (this_cpu_has(X86_FEATURE_CLFLUSH_MONITOR))
  453. clflush((void *)&current_thread_info()->flags);
  454. __monitor((void *)&current_thread_info()->flags, 0, 0);
  455. smp_mb();
  456. if (!need_resched())
  457. __sti_mwait(0, 0);
  458. else
  459. local_irq_enable();
  460. trace_power_end_rcuidle(smp_processor_id());
  461. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  462. } else
  463. local_irq_enable();
  464. }
  465. /*
  466. * On SMP it's slightly faster (but much more power-consuming!)
  467. * to poll the ->work.need_resched flag instead of waiting for the
  468. * cross-CPU IPI to arrive. Use this option with caution.
  469. */
  470. static void poll_idle(void)
  471. {
  472. trace_power_start_rcuidle(POWER_CSTATE, 0, smp_processor_id());
  473. trace_cpu_idle_rcuidle(0, smp_processor_id());
  474. local_irq_enable();
  475. while (!need_resched())
  476. cpu_relax();
  477. trace_power_end_rcuidle(smp_processor_id());
  478. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  479. }
  480. /*
  481. * mwait selection logic:
  482. *
  483. * It depends on the CPU. For AMD CPUs that support MWAIT this is
  484. * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
  485. * then depend on a clock divisor and current Pstate of the core. If
  486. * all cores of a processor are in halt state (C1) the processor can
  487. * enter the C1E (C1 enhanced) state. If mwait is used this will never
  488. * happen.
  489. *
  490. * idle=mwait overrides this decision and forces the usage of mwait.
  491. */
  492. #define MWAIT_INFO 0x05
  493. #define MWAIT_ECX_EXTENDED_INFO 0x01
  494. #define MWAIT_EDX_C1 0xf0
  495. int mwait_usable(const struct cpuinfo_x86 *c)
  496. {
  497. u32 eax, ebx, ecx, edx;
  498. /* Use mwait if idle=mwait boot option is given */
  499. if (boot_option_idle_override == IDLE_FORCE_MWAIT)
  500. return 1;
  501. /*
  502. * Any idle= boot option other than idle=mwait means that we must not
  503. * use mwait. Eg: idle=halt or idle=poll or idle=nomwait
  504. */
  505. if (boot_option_idle_override != IDLE_NO_OVERRIDE)
  506. return 0;
  507. if (c->cpuid_level < MWAIT_INFO)
  508. return 0;
  509. cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
  510. /* Check, whether EDX has extended info about MWAIT */
  511. if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
  512. return 1;
  513. /*
  514. * edx enumeratios MONITOR/MWAIT extensions. Check, whether
  515. * C1 supports MWAIT
  516. */
  517. return (edx & MWAIT_EDX_C1);
  518. }
  519. bool amd_e400_c1e_detected;
  520. EXPORT_SYMBOL(amd_e400_c1e_detected);
  521. static cpumask_var_t amd_e400_c1e_mask;
  522. void amd_e400_remove_cpu(int cpu)
  523. {
  524. if (amd_e400_c1e_mask != NULL)
  525. cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
  526. }
  527. /*
  528. * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
  529. * pending message MSR. If we detect C1E, then we handle it the same
  530. * way as C3 power states (local apic timer and TSC stop)
  531. */
  532. static void amd_e400_idle(void)
  533. {
  534. if (need_resched())
  535. return;
  536. if (!amd_e400_c1e_detected) {
  537. u32 lo, hi;
  538. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  539. if (lo & K8_INTP_C1E_ACTIVE_MASK) {
  540. amd_e400_c1e_detected = true;
  541. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  542. mark_tsc_unstable("TSC halt in AMD C1E");
  543. printk(KERN_INFO "System has AMD C1E enabled\n");
  544. }
  545. }
  546. if (amd_e400_c1e_detected) {
  547. int cpu = smp_processor_id();
  548. if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
  549. cpumask_set_cpu(cpu, amd_e400_c1e_mask);
  550. /*
  551. * Force broadcast so ACPI can not interfere.
  552. */
  553. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
  554. &cpu);
  555. printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
  556. cpu);
  557. }
  558. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  559. default_idle();
  560. /*
  561. * The switch back from broadcast mode needs to be
  562. * called with interrupts disabled.
  563. */
  564. local_irq_disable();
  565. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  566. local_irq_enable();
  567. } else
  568. default_idle();
  569. }
  570. void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
  571. {
  572. #ifdef CONFIG_SMP
  573. if (pm_idle == poll_idle && smp_num_siblings > 1) {
  574. printk_once(KERN_WARNING "WARNING: polling idle and HT enabled,"
  575. " performance may degrade.\n");
  576. }
  577. #endif
  578. if (pm_idle)
  579. return;
  580. if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
  581. /*
  582. * One CPU supports mwait => All CPUs supports mwait
  583. */
  584. printk(KERN_INFO "using mwait in idle threads.\n");
  585. pm_idle = mwait_idle;
  586. } else if (cpu_has_amd_erratum(amd_erratum_400)) {
  587. /* E400: APIC timer interrupt does not wake up CPU from C1e */
  588. printk(KERN_INFO "using AMD E400 aware idle routine\n");
  589. pm_idle = amd_e400_idle;
  590. } else
  591. pm_idle = default_idle;
  592. }
  593. void __init init_amd_e400_c1e_mask(void)
  594. {
  595. /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
  596. if (pm_idle == amd_e400_idle)
  597. zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
  598. }
  599. static int __init idle_setup(char *str)
  600. {
  601. if (!str)
  602. return -EINVAL;
  603. if (!strcmp(str, "poll")) {
  604. printk("using polling idle threads.\n");
  605. pm_idle = poll_idle;
  606. boot_option_idle_override = IDLE_POLL;
  607. } else if (!strcmp(str, "mwait")) {
  608. boot_option_idle_override = IDLE_FORCE_MWAIT;
  609. WARN_ONCE(1, "\"idle=mwait\" will be removed in 2012\n");
  610. } else if (!strcmp(str, "halt")) {
  611. /*
  612. * When the boot option of idle=halt is added, halt is
  613. * forced to be used for CPU idle. In such case CPU C2/C3
  614. * won't be used again.
  615. * To continue to load the CPU idle driver, don't touch
  616. * the boot_option_idle_override.
  617. */
  618. pm_idle = default_idle;
  619. boot_option_idle_override = IDLE_HALT;
  620. } else if (!strcmp(str, "nomwait")) {
  621. /*
  622. * If the boot option of "idle=nomwait" is added,
  623. * it means that mwait will be disabled for CPU C2/C3
  624. * states. In such case it won't touch the variable
  625. * of boot_option_idle_override.
  626. */
  627. boot_option_idle_override = IDLE_NOMWAIT;
  628. } else
  629. return -1;
  630. return 0;
  631. }
  632. early_param("idle", idle_setup);
  633. unsigned long arch_align_stack(unsigned long sp)
  634. {
  635. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  636. sp -= get_random_int() % 8192;
  637. return sp & ~0xf;
  638. }
  639. unsigned long arch_randomize_brk(struct mm_struct *mm)
  640. {
  641. unsigned long range_end = mm->brk + 0x02000000;
  642. return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
  643. }