max98088.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054
  1. /*
  2. * max98088.c -- MAX98088 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98088.h>
  27. #include "max98088.h"
  28. enum max98088_type {
  29. MAX98088,
  30. MAX98089,
  31. };
  32. struct max98088_cdata {
  33. unsigned int rate;
  34. unsigned int fmt;
  35. int eq_sel;
  36. };
  37. struct max98088_priv {
  38. struct regmap *regmap;
  39. enum max98088_type devtype;
  40. struct max98088_pdata *pdata;
  41. unsigned int sysclk;
  42. struct max98088_cdata dai[2];
  43. int eq_textcnt;
  44. const char **eq_texts;
  45. struct soc_enum eq_enum;
  46. u8 ina_state;
  47. u8 inb_state;
  48. unsigned int ex_mode;
  49. unsigned int digmic;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. unsigned int extmic_mode;
  53. };
  54. static const struct reg_default max98088_reg[] = {
  55. { 0xf, 0x00 }, /* 0F interrupt enable */
  56. { 0x10, 0x00 }, /* 10 master clock */
  57. { 0x11, 0x00 }, /* 11 DAI1 clock mode */
  58. { 0x12, 0x00 }, /* 12 DAI1 clock control */
  59. { 0x13, 0x00 }, /* 13 DAI1 clock control */
  60. { 0x14, 0x00 }, /* 14 DAI1 format */
  61. { 0x15, 0x00 }, /* 15 DAI1 clock */
  62. { 0x16, 0x00 }, /* 16 DAI1 config */
  63. { 0x17, 0x00 }, /* 17 DAI1 TDM */
  64. { 0x18, 0x00 }, /* 18 DAI1 filters */
  65. { 0x19, 0x00 }, /* 19 DAI2 clock mode */
  66. { 0x1a, 0x00 }, /* 1A DAI2 clock control */
  67. { 0x1b, 0x00 }, /* 1B DAI2 clock control */
  68. { 0x1c, 0x00 }, /* 1C DAI2 format */
  69. { 0x1d, 0x00 }, /* 1D DAI2 clock */
  70. { 0x1e, 0x00 }, /* 1E DAI2 config */
  71. { 0x1f, 0x00 }, /* 1F DAI2 TDM */
  72. { 0x20, 0x00 }, /* 20 DAI2 filters */
  73. { 0x21, 0x00 }, /* 21 data config */
  74. { 0x22, 0x00 }, /* 22 DAC mixer */
  75. { 0x23, 0x00 }, /* 23 left ADC mixer */
  76. { 0x24, 0x00 }, /* 24 right ADC mixer */
  77. { 0x25, 0x00 }, /* 25 left HP mixer */
  78. { 0x26, 0x00 }, /* 26 right HP mixer */
  79. { 0x27, 0x00 }, /* 27 HP control */
  80. { 0x28, 0x00 }, /* 28 left REC mixer */
  81. { 0x29, 0x00 }, /* 29 right REC mixer */
  82. { 0x2a, 0x00 }, /* 2A REC control */
  83. { 0x2b, 0x00 }, /* 2B left SPK mixer */
  84. { 0x2c, 0x00 }, /* 2C right SPK mixer */
  85. { 0x2d, 0x00 }, /* 2D SPK control */
  86. { 0x2e, 0x00 }, /* 2E sidetone */
  87. { 0x2f, 0x00 }, /* 2F DAI1 playback level */
  88. { 0x30, 0x00 }, /* 30 DAI1 playback level */
  89. { 0x31, 0x00 }, /* 31 DAI2 playback level */
  90. { 0x32, 0x00 }, /* 32 DAI2 playbakc level */
  91. { 0x33, 0x00 }, /* 33 left ADC level */
  92. { 0x34, 0x00 }, /* 34 right ADC level */
  93. { 0x35, 0x00 }, /* 35 MIC1 level */
  94. { 0x36, 0x00 }, /* 36 MIC2 level */
  95. { 0x37, 0x00 }, /* 37 INA level */
  96. { 0x38, 0x00 }, /* 38 INB level */
  97. { 0x39, 0x00 }, /* 39 left HP volume */
  98. { 0x3a, 0x00 }, /* 3A right HP volume */
  99. { 0x3b, 0x00 }, /* 3B left REC volume */
  100. { 0x3c, 0x00 }, /* 3C right REC volume */
  101. { 0x3d, 0x00 }, /* 3D left SPK volume */
  102. { 0x3e, 0x00 }, /* 3E right SPK volume */
  103. { 0x3f, 0x00 }, /* 3F MIC config */
  104. { 0x40, 0x00 }, /* 40 MIC threshold */
  105. { 0x41, 0x00 }, /* 41 excursion limiter filter */
  106. { 0x42, 0x00 }, /* 42 excursion limiter threshold */
  107. { 0x43, 0x00 }, /* 43 ALC */
  108. { 0x44, 0x00 }, /* 44 power limiter threshold */
  109. { 0x45, 0x00 }, /* 45 power limiter config */
  110. { 0x46, 0x00 }, /* 46 distortion limiter config */
  111. { 0x47, 0x00 }, /* 47 audio input */
  112. { 0x48, 0x00 }, /* 48 microphone */
  113. { 0x49, 0x00 }, /* 49 level control */
  114. { 0x4a, 0x00 }, /* 4A bypass switches */
  115. { 0x4b, 0x00 }, /* 4B jack detect */
  116. { 0x4c, 0x00 }, /* 4C input enable */
  117. { 0x4d, 0x00 }, /* 4D output enable */
  118. { 0x4e, 0xF0 }, /* 4E bias control */
  119. { 0x4f, 0x00 }, /* 4F DAC power */
  120. { 0x50, 0x0F }, /* 50 DAC power */
  121. { 0x51, 0x00 }, /* 51 system */
  122. { 0x52, 0x00 }, /* 52 DAI1 EQ1 */
  123. { 0x53, 0x00 }, /* 53 DAI1 EQ1 */
  124. { 0x54, 0x00 }, /* 54 DAI1 EQ1 */
  125. { 0x55, 0x00 }, /* 55 DAI1 EQ1 */
  126. { 0x56, 0x00 }, /* 56 DAI1 EQ1 */
  127. { 0x57, 0x00 }, /* 57 DAI1 EQ1 */
  128. { 0x58, 0x00 }, /* 58 DAI1 EQ1 */
  129. { 0x59, 0x00 }, /* 59 DAI1 EQ1 */
  130. { 0x5a, 0x00 }, /* 5A DAI1 EQ1 */
  131. { 0x5b, 0x00 }, /* 5B DAI1 EQ1 */
  132. { 0x5c, 0x00 }, /* 5C DAI1 EQ2 */
  133. { 0x5d, 0x00 }, /* 5D DAI1 EQ2 */
  134. { 0x5e, 0x00 }, /* 5E DAI1 EQ2 */
  135. { 0x5f, 0x00 }, /* 5F DAI1 EQ2 */
  136. { 0x60, 0x00 }, /* 60 DAI1 EQ2 */
  137. { 0x61, 0x00 }, /* 61 DAI1 EQ2 */
  138. { 0x62, 0x00 }, /* 62 DAI1 EQ2 */
  139. { 0x63, 0x00 }, /* 63 DAI1 EQ2 */
  140. { 0x64, 0x00 }, /* 64 DAI1 EQ2 */
  141. { 0x65, 0x00 }, /* 65 DAI1 EQ2 */
  142. { 0x66, 0x00 }, /* 66 DAI1 EQ3 */
  143. { 0x67, 0x00 }, /* 67 DAI1 EQ3 */
  144. { 0x68, 0x00 }, /* 68 DAI1 EQ3 */
  145. { 0x69, 0x00 }, /* 69 DAI1 EQ3 */
  146. { 0x6a, 0x00 }, /* 6A DAI1 EQ3 */
  147. { 0x6b, 0x00 }, /* 6B DAI1 EQ3 */
  148. { 0x6c, 0x00 }, /* 6C DAI1 EQ3 */
  149. { 0x6d, 0x00 }, /* 6D DAI1 EQ3 */
  150. { 0x6e, 0x00 }, /* 6E DAI1 EQ3 */
  151. { 0x6f, 0x00 }, /* 6F DAI1 EQ3 */
  152. { 0x70, 0x00 }, /* 70 DAI1 EQ4 */
  153. { 0x71, 0x00 }, /* 71 DAI1 EQ4 */
  154. { 0x72, 0x00 }, /* 72 DAI1 EQ4 */
  155. { 0x73, 0x00 }, /* 73 DAI1 EQ4 */
  156. { 0x74, 0x00 }, /* 74 DAI1 EQ4 */
  157. { 0x75, 0x00 }, /* 75 DAI1 EQ4 */
  158. { 0x76, 0x00 }, /* 76 DAI1 EQ4 */
  159. { 0x77, 0x00 }, /* 77 DAI1 EQ4 */
  160. { 0x78, 0x00 }, /* 78 DAI1 EQ4 */
  161. { 0x79, 0x00 }, /* 79 DAI1 EQ4 */
  162. { 0x7a, 0x00 }, /* 7A DAI1 EQ5 */
  163. { 0x7b, 0x00 }, /* 7B DAI1 EQ5 */
  164. { 0x7c, 0x00 }, /* 7C DAI1 EQ5 */
  165. { 0x7d, 0x00 }, /* 7D DAI1 EQ5 */
  166. { 0x7e, 0x00 }, /* 7E DAI1 EQ5 */
  167. { 0x7f, 0x00 }, /* 7F DAI1 EQ5 */
  168. { 0x80, 0x00 }, /* 80 DAI1 EQ5 */
  169. { 0x81, 0x00 }, /* 81 DAI1 EQ5 */
  170. { 0x82, 0x00 }, /* 82 DAI1 EQ5 */
  171. { 0x83, 0x00 }, /* 83 DAI1 EQ5 */
  172. { 0x84, 0x00 }, /* 84 DAI2 EQ1 */
  173. { 0x85, 0x00 }, /* 85 DAI2 EQ1 */
  174. { 0x86, 0x00 }, /* 86 DAI2 EQ1 */
  175. { 0x87, 0x00 }, /* 87 DAI2 EQ1 */
  176. { 0x88, 0x00 }, /* 88 DAI2 EQ1 */
  177. { 0x89, 0x00 }, /* 89 DAI2 EQ1 */
  178. { 0x8a, 0x00 }, /* 8A DAI2 EQ1 */
  179. { 0x8b, 0x00 }, /* 8B DAI2 EQ1 */
  180. { 0x8c, 0x00 }, /* 8C DAI2 EQ1 */
  181. { 0x8d, 0x00 }, /* 8D DAI2 EQ1 */
  182. { 0x8e, 0x00 }, /* 8E DAI2 EQ2 */
  183. { 0x8f, 0x00 }, /* 8F DAI2 EQ2 */
  184. { 0x90, 0x00 }, /* 90 DAI2 EQ2 */
  185. { 0x91, 0x00 }, /* 91 DAI2 EQ2 */
  186. { 0x92, 0x00 }, /* 92 DAI2 EQ2 */
  187. { 0x93, 0x00 }, /* 93 DAI2 EQ2 */
  188. { 0x94, 0x00 }, /* 94 DAI2 EQ2 */
  189. { 0x95, 0x00 }, /* 95 DAI2 EQ2 */
  190. { 0x96, 0x00 }, /* 96 DAI2 EQ2 */
  191. { 0x97, 0x00 }, /* 97 DAI2 EQ2 */
  192. { 0x98, 0x00 }, /* 98 DAI2 EQ3 */
  193. { 0x99, 0x00 }, /* 99 DAI2 EQ3 */
  194. { 0x9a, 0x00 }, /* 9A DAI2 EQ3 */
  195. { 0x9b, 0x00 }, /* 9B DAI2 EQ3 */
  196. { 0x9c, 0x00 }, /* 9C DAI2 EQ3 */
  197. { 0x9d, 0x00 }, /* 9D DAI2 EQ3 */
  198. { 0x9e, 0x00 }, /* 9E DAI2 EQ3 */
  199. { 0x9f, 0x00 }, /* 9F DAI2 EQ3 */
  200. { 0xa0, 0x00 }, /* A0 DAI2 EQ3 */
  201. { 0xa1, 0x00 }, /* A1 DAI2 EQ3 */
  202. { 0xa2, 0x00 }, /* A2 DAI2 EQ4 */
  203. { 0xa3, 0x00 }, /* A3 DAI2 EQ4 */
  204. { 0xa4, 0x00 }, /* A4 DAI2 EQ4 */
  205. { 0xa5, 0x00 }, /* A5 DAI2 EQ4 */
  206. { 0xa6, 0x00 }, /* A6 DAI2 EQ4 */
  207. { 0xa7, 0x00 }, /* A7 DAI2 EQ4 */
  208. { 0xa8, 0x00 }, /* A8 DAI2 EQ4 */
  209. { 0xa9, 0x00 }, /* A9 DAI2 EQ4 */
  210. { 0xaa, 0x00 }, /* AA DAI2 EQ4 */
  211. { 0xab, 0x00 }, /* AB DAI2 EQ4 */
  212. { 0xac, 0x00 }, /* AC DAI2 EQ5 */
  213. { 0xad, 0x00 }, /* AD DAI2 EQ5 */
  214. { 0xae, 0x00 }, /* AE DAI2 EQ5 */
  215. { 0xaf, 0x00 }, /* AF DAI2 EQ5 */
  216. { 0xb0, 0x00 }, /* B0 DAI2 EQ5 */
  217. { 0xb1, 0x00 }, /* B1 DAI2 EQ5 */
  218. { 0xb2, 0x00 }, /* B2 DAI2 EQ5 */
  219. { 0xb3, 0x00 }, /* B3 DAI2 EQ5 */
  220. { 0xb4, 0x00 }, /* B4 DAI2 EQ5 */
  221. { 0xb5, 0x00 }, /* B5 DAI2 EQ5 */
  222. { 0xb6, 0x00 }, /* B6 DAI1 biquad */
  223. { 0xb7, 0x00 }, /* B7 DAI1 biquad */
  224. { 0xb8 ,0x00 }, /* B8 DAI1 biquad */
  225. { 0xb9, 0x00 }, /* B9 DAI1 biquad */
  226. { 0xba, 0x00 }, /* BA DAI1 biquad */
  227. { 0xbb, 0x00 }, /* BB DAI1 biquad */
  228. { 0xbc, 0x00 }, /* BC DAI1 biquad */
  229. { 0xbd, 0x00 }, /* BD DAI1 biquad */
  230. { 0xbe, 0x00 }, /* BE DAI1 biquad */
  231. { 0xbf, 0x00 }, /* BF DAI1 biquad */
  232. { 0xc0, 0x00 }, /* C0 DAI2 biquad */
  233. { 0xc1, 0x00 }, /* C1 DAI2 biquad */
  234. { 0xc2, 0x00 }, /* C2 DAI2 biquad */
  235. { 0xc3, 0x00 }, /* C3 DAI2 biquad */
  236. { 0xc4, 0x00 }, /* C4 DAI2 biquad */
  237. { 0xc5, 0x00 }, /* C5 DAI2 biquad */
  238. { 0xc6, 0x00 }, /* C6 DAI2 biquad */
  239. { 0xc7, 0x00 }, /* C7 DAI2 biquad */
  240. { 0xc8, 0x00 }, /* C8 DAI2 biquad */
  241. { 0xc9, 0x00 }, /* C9 DAI2 biquad */
  242. };
  243. static struct {
  244. int readable;
  245. int writable;
  246. int vol;
  247. } max98088_access[M98088_REG_CNT] = {
  248. { 0xFF, 0xFF, 1 }, /* 00 IRQ status */
  249. { 0xFF, 0x00, 1 }, /* 01 MIC status */
  250. { 0xFF, 0x00, 1 }, /* 02 jack status */
  251. { 0x1F, 0x1F, 1 }, /* 03 battery voltage */
  252. { 0xFF, 0xFF, 0 }, /* 04 */
  253. { 0xFF, 0xFF, 0 }, /* 05 */
  254. { 0xFF, 0xFF, 0 }, /* 06 */
  255. { 0xFF, 0xFF, 0 }, /* 07 */
  256. { 0xFF, 0xFF, 0 }, /* 08 */
  257. { 0xFF, 0xFF, 0 }, /* 09 */
  258. { 0xFF, 0xFF, 0 }, /* 0A */
  259. { 0xFF, 0xFF, 0 }, /* 0B */
  260. { 0xFF, 0xFF, 0 }, /* 0C */
  261. { 0xFF, 0xFF, 0 }, /* 0D */
  262. { 0xFF, 0xFF, 0 }, /* 0E */
  263. { 0xFF, 0xFF, 0 }, /* 0F interrupt enable */
  264. { 0xFF, 0xFF, 0 }, /* 10 master clock */
  265. { 0xFF, 0xFF, 0 }, /* 11 DAI1 clock mode */
  266. { 0xFF, 0xFF, 0 }, /* 12 DAI1 clock control */
  267. { 0xFF, 0xFF, 0 }, /* 13 DAI1 clock control */
  268. { 0xFF, 0xFF, 0 }, /* 14 DAI1 format */
  269. { 0xFF, 0xFF, 0 }, /* 15 DAI1 clock */
  270. { 0xFF, 0xFF, 0 }, /* 16 DAI1 config */
  271. { 0xFF, 0xFF, 0 }, /* 17 DAI1 TDM */
  272. { 0xFF, 0xFF, 0 }, /* 18 DAI1 filters */
  273. { 0xFF, 0xFF, 0 }, /* 19 DAI2 clock mode */
  274. { 0xFF, 0xFF, 0 }, /* 1A DAI2 clock control */
  275. { 0xFF, 0xFF, 0 }, /* 1B DAI2 clock control */
  276. { 0xFF, 0xFF, 0 }, /* 1C DAI2 format */
  277. { 0xFF, 0xFF, 0 }, /* 1D DAI2 clock */
  278. { 0xFF, 0xFF, 0 }, /* 1E DAI2 config */
  279. { 0xFF, 0xFF, 0 }, /* 1F DAI2 TDM */
  280. { 0xFF, 0xFF, 0 }, /* 20 DAI2 filters */
  281. { 0xFF, 0xFF, 0 }, /* 21 data config */
  282. { 0xFF, 0xFF, 0 }, /* 22 DAC mixer */
  283. { 0xFF, 0xFF, 0 }, /* 23 left ADC mixer */
  284. { 0xFF, 0xFF, 0 }, /* 24 right ADC mixer */
  285. { 0xFF, 0xFF, 0 }, /* 25 left HP mixer */
  286. { 0xFF, 0xFF, 0 }, /* 26 right HP mixer */
  287. { 0xFF, 0xFF, 0 }, /* 27 HP control */
  288. { 0xFF, 0xFF, 0 }, /* 28 left REC mixer */
  289. { 0xFF, 0xFF, 0 }, /* 29 right REC mixer */
  290. { 0xFF, 0xFF, 0 }, /* 2A REC control */
  291. { 0xFF, 0xFF, 0 }, /* 2B left SPK mixer */
  292. { 0xFF, 0xFF, 0 }, /* 2C right SPK mixer */
  293. { 0xFF, 0xFF, 0 }, /* 2D SPK control */
  294. { 0xFF, 0xFF, 0 }, /* 2E sidetone */
  295. { 0xFF, 0xFF, 0 }, /* 2F DAI1 playback level */
  296. { 0xFF, 0xFF, 0 }, /* 30 DAI1 playback level */
  297. { 0xFF, 0xFF, 0 }, /* 31 DAI2 playback level */
  298. { 0xFF, 0xFF, 0 }, /* 32 DAI2 playbakc level */
  299. { 0xFF, 0xFF, 0 }, /* 33 left ADC level */
  300. { 0xFF, 0xFF, 0 }, /* 34 right ADC level */
  301. { 0xFF, 0xFF, 0 }, /* 35 MIC1 level */
  302. { 0xFF, 0xFF, 0 }, /* 36 MIC2 level */
  303. { 0xFF, 0xFF, 0 }, /* 37 INA level */
  304. { 0xFF, 0xFF, 0 }, /* 38 INB level */
  305. { 0xFF, 0xFF, 0 }, /* 39 left HP volume */
  306. { 0xFF, 0xFF, 0 }, /* 3A right HP volume */
  307. { 0xFF, 0xFF, 0 }, /* 3B left REC volume */
  308. { 0xFF, 0xFF, 0 }, /* 3C right REC volume */
  309. { 0xFF, 0xFF, 0 }, /* 3D left SPK volume */
  310. { 0xFF, 0xFF, 0 }, /* 3E right SPK volume */
  311. { 0xFF, 0xFF, 0 }, /* 3F MIC config */
  312. { 0xFF, 0xFF, 0 }, /* 40 MIC threshold */
  313. { 0xFF, 0xFF, 0 }, /* 41 excursion limiter filter */
  314. { 0xFF, 0xFF, 0 }, /* 42 excursion limiter threshold */
  315. { 0xFF, 0xFF, 0 }, /* 43 ALC */
  316. { 0xFF, 0xFF, 0 }, /* 44 power limiter threshold */
  317. { 0xFF, 0xFF, 0 }, /* 45 power limiter config */
  318. { 0xFF, 0xFF, 0 }, /* 46 distortion limiter config */
  319. { 0xFF, 0xFF, 0 }, /* 47 audio input */
  320. { 0xFF, 0xFF, 0 }, /* 48 microphone */
  321. { 0xFF, 0xFF, 0 }, /* 49 level control */
  322. { 0xFF, 0xFF, 0 }, /* 4A bypass switches */
  323. { 0xFF, 0xFF, 0 }, /* 4B jack detect */
  324. { 0xFF, 0xFF, 0 }, /* 4C input enable */
  325. { 0xFF, 0xFF, 0 }, /* 4D output enable */
  326. { 0xFF, 0xFF, 0 }, /* 4E bias control */
  327. { 0xFF, 0xFF, 0 }, /* 4F DAC power */
  328. { 0xFF, 0xFF, 0 }, /* 50 DAC power */
  329. { 0xFF, 0xFF, 0 }, /* 51 system */
  330. { 0xFF, 0xFF, 0 }, /* 52 DAI1 EQ1 */
  331. { 0xFF, 0xFF, 0 }, /* 53 DAI1 EQ1 */
  332. { 0xFF, 0xFF, 0 }, /* 54 DAI1 EQ1 */
  333. { 0xFF, 0xFF, 0 }, /* 55 DAI1 EQ1 */
  334. { 0xFF, 0xFF, 0 }, /* 56 DAI1 EQ1 */
  335. { 0xFF, 0xFF, 0 }, /* 57 DAI1 EQ1 */
  336. { 0xFF, 0xFF, 0 }, /* 58 DAI1 EQ1 */
  337. { 0xFF, 0xFF, 0 }, /* 59 DAI1 EQ1 */
  338. { 0xFF, 0xFF, 0 }, /* 5A DAI1 EQ1 */
  339. { 0xFF, 0xFF, 0 }, /* 5B DAI1 EQ1 */
  340. { 0xFF, 0xFF, 0 }, /* 5C DAI1 EQ2 */
  341. { 0xFF, 0xFF, 0 }, /* 5D DAI1 EQ2 */
  342. { 0xFF, 0xFF, 0 }, /* 5E DAI1 EQ2 */
  343. { 0xFF, 0xFF, 0 }, /* 5F DAI1 EQ2 */
  344. { 0xFF, 0xFF, 0 }, /* 60 DAI1 EQ2 */
  345. { 0xFF, 0xFF, 0 }, /* 61 DAI1 EQ2 */
  346. { 0xFF, 0xFF, 0 }, /* 62 DAI1 EQ2 */
  347. { 0xFF, 0xFF, 0 }, /* 63 DAI1 EQ2 */
  348. { 0xFF, 0xFF, 0 }, /* 64 DAI1 EQ2 */
  349. { 0xFF, 0xFF, 0 }, /* 65 DAI1 EQ2 */
  350. { 0xFF, 0xFF, 0 }, /* 66 DAI1 EQ3 */
  351. { 0xFF, 0xFF, 0 }, /* 67 DAI1 EQ3 */
  352. { 0xFF, 0xFF, 0 }, /* 68 DAI1 EQ3 */
  353. { 0xFF, 0xFF, 0 }, /* 69 DAI1 EQ3 */
  354. { 0xFF, 0xFF, 0 }, /* 6A DAI1 EQ3 */
  355. { 0xFF, 0xFF, 0 }, /* 6B DAI1 EQ3 */
  356. { 0xFF, 0xFF, 0 }, /* 6C DAI1 EQ3 */
  357. { 0xFF, 0xFF, 0 }, /* 6D DAI1 EQ3 */
  358. { 0xFF, 0xFF, 0 }, /* 6E DAI1 EQ3 */
  359. { 0xFF, 0xFF, 0 }, /* 6F DAI1 EQ3 */
  360. { 0xFF, 0xFF, 0 }, /* 70 DAI1 EQ4 */
  361. { 0xFF, 0xFF, 0 }, /* 71 DAI1 EQ4 */
  362. { 0xFF, 0xFF, 0 }, /* 72 DAI1 EQ4 */
  363. { 0xFF, 0xFF, 0 }, /* 73 DAI1 EQ4 */
  364. { 0xFF, 0xFF, 0 }, /* 74 DAI1 EQ4 */
  365. { 0xFF, 0xFF, 0 }, /* 75 DAI1 EQ4 */
  366. { 0xFF, 0xFF, 0 }, /* 76 DAI1 EQ4 */
  367. { 0xFF, 0xFF, 0 }, /* 77 DAI1 EQ4 */
  368. { 0xFF, 0xFF, 0 }, /* 78 DAI1 EQ4 */
  369. { 0xFF, 0xFF, 0 }, /* 79 DAI1 EQ4 */
  370. { 0xFF, 0xFF, 0 }, /* 7A DAI1 EQ5 */
  371. { 0xFF, 0xFF, 0 }, /* 7B DAI1 EQ5 */
  372. { 0xFF, 0xFF, 0 }, /* 7C DAI1 EQ5 */
  373. { 0xFF, 0xFF, 0 }, /* 7D DAI1 EQ5 */
  374. { 0xFF, 0xFF, 0 }, /* 7E DAI1 EQ5 */
  375. { 0xFF, 0xFF, 0 }, /* 7F DAI1 EQ5 */
  376. { 0xFF, 0xFF, 0 }, /* 80 DAI1 EQ5 */
  377. { 0xFF, 0xFF, 0 }, /* 81 DAI1 EQ5 */
  378. { 0xFF, 0xFF, 0 }, /* 82 DAI1 EQ5 */
  379. { 0xFF, 0xFF, 0 }, /* 83 DAI1 EQ5 */
  380. { 0xFF, 0xFF, 0 }, /* 84 DAI2 EQ1 */
  381. { 0xFF, 0xFF, 0 }, /* 85 DAI2 EQ1 */
  382. { 0xFF, 0xFF, 0 }, /* 86 DAI2 EQ1 */
  383. { 0xFF, 0xFF, 0 }, /* 87 DAI2 EQ1 */
  384. { 0xFF, 0xFF, 0 }, /* 88 DAI2 EQ1 */
  385. { 0xFF, 0xFF, 0 }, /* 89 DAI2 EQ1 */
  386. { 0xFF, 0xFF, 0 }, /* 8A DAI2 EQ1 */
  387. { 0xFF, 0xFF, 0 }, /* 8B DAI2 EQ1 */
  388. { 0xFF, 0xFF, 0 }, /* 8C DAI2 EQ1 */
  389. { 0xFF, 0xFF, 0 }, /* 8D DAI2 EQ1 */
  390. { 0xFF, 0xFF, 0 }, /* 8E DAI2 EQ2 */
  391. { 0xFF, 0xFF, 0 }, /* 8F DAI2 EQ2 */
  392. { 0xFF, 0xFF, 0 }, /* 90 DAI2 EQ2 */
  393. { 0xFF, 0xFF, 0 }, /* 91 DAI2 EQ2 */
  394. { 0xFF, 0xFF, 0 }, /* 92 DAI2 EQ2 */
  395. { 0xFF, 0xFF, 0 }, /* 93 DAI2 EQ2 */
  396. { 0xFF, 0xFF, 0 }, /* 94 DAI2 EQ2 */
  397. { 0xFF, 0xFF, 0 }, /* 95 DAI2 EQ2 */
  398. { 0xFF, 0xFF, 0 }, /* 96 DAI2 EQ2 */
  399. { 0xFF, 0xFF, 0 }, /* 97 DAI2 EQ2 */
  400. { 0xFF, 0xFF, 0 }, /* 98 DAI2 EQ3 */
  401. { 0xFF, 0xFF, 0 }, /* 99 DAI2 EQ3 */
  402. { 0xFF, 0xFF, 0 }, /* 9A DAI2 EQ3 */
  403. { 0xFF, 0xFF, 0 }, /* 9B DAI2 EQ3 */
  404. { 0xFF, 0xFF, 0 }, /* 9C DAI2 EQ3 */
  405. { 0xFF, 0xFF, 0 }, /* 9D DAI2 EQ3 */
  406. { 0xFF, 0xFF, 0 }, /* 9E DAI2 EQ3 */
  407. { 0xFF, 0xFF, 0 }, /* 9F DAI2 EQ3 */
  408. { 0xFF, 0xFF, 0 }, /* A0 DAI2 EQ3 */
  409. { 0xFF, 0xFF, 0 }, /* A1 DAI2 EQ3 */
  410. { 0xFF, 0xFF, 0 }, /* A2 DAI2 EQ4 */
  411. { 0xFF, 0xFF, 0 }, /* A3 DAI2 EQ4 */
  412. { 0xFF, 0xFF, 0 }, /* A4 DAI2 EQ4 */
  413. { 0xFF, 0xFF, 0 }, /* A5 DAI2 EQ4 */
  414. { 0xFF, 0xFF, 0 }, /* A6 DAI2 EQ4 */
  415. { 0xFF, 0xFF, 0 }, /* A7 DAI2 EQ4 */
  416. { 0xFF, 0xFF, 0 }, /* A8 DAI2 EQ4 */
  417. { 0xFF, 0xFF, 0 }, /* A9 DAI2 EQ4 */
  418. { 0xFF, 0xFF, 0 }, /* AA DAI2 EQ4 */
  419. { 0xFF, 0xFF, 0 }, /* AB DAI2 EQ4 */
  420. { 0xFF, 0xFF, 0 }, /* AC DAI2 EQ5 */
  421. { 0xFF, 0xFF, 0 }, /* AD DAI2 EQ5 */
  422. { 0xFF, 0xFF, 0 }, /* AE DAI2 EQ5 */
  423. { 0xFF, 0xFF, 0 }, /* AF DAI2 EQ5 */
  424. { 0xFF, 0xFF, 0 }, /* B0 DAI2 EQ5 */
  425. { 0xFF, 0xFF, 0 }, /* B1 DAI2 EQ5 */
  426. { 0xFF, 0xFF, 0 }, /* B2 DAI2 EQ5 */
  427. { 0xFF, 0xFF, 0 }, /* B3 DAI2 EQ5 */
  428. { 0xFF, 0xFF, 0 }, /* B4 DAI2 EQ5 */
  429. { 0xFF, 0xFF, 0 }, /* B5 DAI2 EQ5 */
  430. { 0xFF, 0xFF, 0 }, /* B6 DAI1 biquad */
  431. { 0xFF, 0xFF, 0 }, /* B7 DAI1 biquad */
  432. { 0xFF, 0xFF, 0 }, /* B8 DAI1 biquad */
  433. { 0xFF, 0xFF, 0 }, /* B9 DAI1 biquad */
  434. { 0xFF, 0xFF, 0 }, /* BA DAI1 biquad */
  435. { 0xFF, 0xFF, 0 }, /* BB DAI1 biquad */
  436. { 0xFF, 0xFF, 0 }, /* BC DAI1 biquad */
  437. { 0xFF, 0xFF, 0 }, /* BD DAI1 biquad */
  438. { 0xFF, 0xFF, 0 }, /* BE DAI1 biquad */
  439. { 0xFF, 0xFF, 0 }, /* BF DAI1 biquad */
  440. { 0xFF, 0xFF, 0 }, /* C0 DAI2 biquad */
  441. { 0xFF, 0xFF, 0 }, /* C1 DAI2 biquad */
  442. { 0xFF, 0xFF, 0 }, /* C2 DAI2 biquad */
  443. { 0xFF, 0xFF, 0 }, /* C3 DAI2 biquad */
  444. { 0xFF, 0xFF, 0 }, /* C4 DAI2 biquad */
  445. { 0xFF, 0xFF, 0 }, /* C5 DAI2 biquad */
  446. { 0xFF, 0xFF, 0 }, /* C6 DAI2 biquad */
  447. { 0xFF, 0xFF, 0 }, /* C7 DAI2 biquad */
  448. { 0xFF, 0xFF, 0 }, /* C8 DAI2 biquad */
  449. { 0xFF, 0xFF, 0 }, /* C9 DAI2 biquad */
  450. { 0x00, 0x00, 0 }, /* CA */
  451. { 0x00, 0x00, 0 }, /* CB */
  452. { 0x00, 0x00, 0 }, /* CC */
  453. { 0x00, 0x00, 0 }, /* CD */
  454. { 0x00, 0x00, 0 }, /* CE */
  455. { 0x00, 0x00, 0 }, /* CF */
  456. { 0x00, 0x00, 0 }, /* D0 */
  457. { 0x00, 0x00, 0 }, /* D1 */
  458. { 0x00, 0x00, 0 }, /* D2 */
  459. { 0x00, 0x00, 0 }, /* D3 */
  460. { 0x00, 0x00, 0 }, /* D4 */
  461. { 0x00, 0x00, 0 }, /* D5 */
  462. { 0x00, 0x00, 0 }, /* D6 */
  463. { 0x00, 0x00, 0 }, /* D7 */
  464. { 0x00, 0x00, 0 }, /* D8 */
  465. { 0x00, 0x00, 0 }, /* D9 */
  466. { 0x00, 0x00, 0 }, /* DA */
  467. { 0x00, 0x00, 0 }, /* DB */
  468. { 0x00, 0x00, 0 }, /* DC */
  469. { 0x00, 0x00, 0 }, /* DD */
  470. { 0x00, 0x00, 0 }, /* DE */
  471. { 0x00, 0x00, 0 }, /* DF */
  472. { 0x00, 0x00, 0 }, /* E0 */
  473. { 0x00, 0x00, 0 }, /* E1 */
  474. { 0x00, 0x00, 0 }, /* E2 */
  475. { 0x00, 0x00, 0 }, /* E3 */
  476. { 0x00, 0x00, 0 }, /* E4 */
  477. { 0x00, 0x00, 0 }, /* E5 */
  478. { 0x00, 0x00, 0 }, /* E6 */
  479. { 0x00, 0x00, 0 }, /* E7 */
  480. { 0x00, 0x00, 0 }, /* E8 */
  481. { 0x00, 0x00, 0 }, /* E9 */
  482. { 0x00, 0x00, 0 }, /* EA */
  483. { 0x00, 0x00, 0 }, /* EB */
  484. { 0x00, 0x00, 0 }, /* EC */
  485. { 0x00, 0x00, 0 }, /* ED */
  486. { 0x00, 0x00, 0 }, /* EE */
  487. { 0x00, 0x00, 0 }, /* EF */
  488. { 0x00, 0x00, 0 }, /* F0 */
  489. { 0x00, 0x00, 0 }, /* F1 */
  490. { 0x00, 0x00, 0 }, /* F2 */
  491. { 0x00, 0x00, 0 }, /* F3 */
  492. { 0x00, 0x00, 0 }, /* F4 */
  493. { 0x00, 0x00, 0 }, /* F5 */
  494. { 0x00, 0x00, 0 }, /* F6 */
  495. { 0x00, 0x00, 0 }, /* F7 */
  496. { 0x00, 0x00, 0 }, /* F8 */
  497. { 0x00, 0x00, 0 }, /* F9 */
  498. { 0x00, 0x00, 0 }, /* FA */
  499. { 0x00, 0x00, 0 }, /* FB */
  500. { 0x00, 0x00, 0 }, /* FC */
  501. { 0x00, 0x00, 0 }, /* FD */
  502. { 0x00, 0x00, 0 }, /* FE */
  503. { 0xFF, 0x00, 1 }, /* FF */
  504. };
  505. static bool max98088_readable_register(struct device *dev, unsigned int reg)
  506. {
  507. return max98088_access[reg].readable;
  508. }
  509. static bool max98088_volatile_register(struct device *dev, unsigned int reg)
  510. {
  511. return max98088_access[reg].vol;
  512. }
  513. static const struct regmap_config max98088_regmap = {
  514. .reg_bits = 8,
  515. .val_bits = 8,
  516. .readable_reg = max98088_readable_register,
  517. .volatile_reg = max98088_volatile_register,
  518. .max_register = 0xff,
  519. .reg_defaults = max98088_reg,
  520. .num_reg_defaults = ARRAY_SIZE(max98088_reg),
  521. .cache_type = REGCACHE_RBTREE,
  522. };
  523. /*
  524. * Load equalizer DSP coefficient configurations registers
  525. */
  526. static void m98088_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  527. unsigned int band, u16 *coefs)
  528. {
  529. unsigned int eq_reg;
  530. unsigned int i;
  531. BUG_ON(band > 4);
  532. BUG_ON(dai > 1);
  533. /* Load the base register address */
  534. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  535. /* Add the band address offset, note adjustment for word address */
  536. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  537. /* Step through the registers and coefs */
  538. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  539. snd_soc_write(codec, eq_reg++, M98088_BYTE1(coefs[i]));
  540. snd_soc_write(codec, eq_reg++, M98088_BYTE0(coefs[i]));
  541. }
  542. }
  543. /*
  544. * Excursion limiter modes
  545. */
  546. static const char *max98088_exmode_texts[] = {
  547. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  548. "400-600Hz", "400-800Hz",
  549. };
  550. static const unsigned int max98088_exmode_values[] = {
  551. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  552. };
  553. static const struct soc_enum max98088_exmode_enum =
  554. SOC_VALUE_ENUM_SINGLE(M98088_REG_41_SPKDHP, 0, 127,
  555. ARRAY_SIZE(max98088_exmode_texts),
  556. max98088_exmode_texts,
  557. max98088_exmode_values);
  558. static const char *max98088_ex_thresh[] = { /* volts PP */
  559. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  560. static const struct soc_enum max98088_ex_thresh_enum[] = {
  561. SOC_ENUM_SINGLE(M98088_REG_42_SPKDHP_THRESH, 0, 8,
  562. max98088_ex_thresh),
  563. };
  564. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  565. static const struct soc_enum max98088_filter_mode_enum[] = {
  566. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 7, 2, max98088_fltr_mode),
  567. };
  568. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  569. static const struct soc_enum max98088_extmic_enum =
  570. SOC_ENUM_SINGLE(M98088_REG_48_CFG_MIC, 0, 3, max98088_extmic_text);
  571. static const struct snd_kcontrol_new max98088_extmic_mux =
  572. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  573. static const char *max98088_dai1_fltr[] = {
  574. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  575. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  576. static const struct soc_enum max98088_dai1_dac_filter_enum[] = {
  577. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 0, 6, max98088_dai1_fltr),
  578. };
  579. static const struct soc_enum max98088_dai1_adc_filter_enum[] = {
  580. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 4, 6, max98088_dai1_fltr),
  581. };
  582. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  583. struct snd_ctl_elem_value *ucontrol)
  584. {
  585. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  586. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  587. unsigned int sel = ucontrol->value.integer.value[0];
  588. max98088->mic1pre = sel;
  589. snd_soc_update_bits(codec, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  590. (1+sel)<<M98088_MICPRE_SHIFT);
  591. return 0;
  592. }
  593. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  594. struct snd_ctl_elem_value *ucontrol)
  595. {
  596. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  597. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  598. ucontrol->value.integer.value[0] = max98088->mic1pre;
  599. return 0;
  600. }
  601. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  602. struct snd_ctl_elem_value *ucontrol)
  603. {
  604. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  605. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  606. unsigned int sel = ucontrol->value.integer.value[0];
  607. max98088->mic2pre = sel;
  608. snd_soc_update_bits(codec, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  609. (1+sel)<<M98088_MICPRE_SHIFT);
  610. return 0;
  611. }
  612. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  613. struct snd_ctl_elem_value *ucontrol)
  614. {
  615. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  616. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  617. ucontrol->value.integer.value[0] = max98088->mic2pre;
  618. return 0;
  619. }
  620. static const unsigned int max98088_micboost_tlv[] = {
  621. TLV_DB_RANGE_HEAD(2),
  622. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  623. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  624. };
  625. static const unsigned int max98088_hp_tlv[] = {
  626. TLV_DB_RANGE_HEAD(5),
  627. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  628. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  629. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  630. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  631. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  632. };
  633. static const unsigned int max98088_spk_tlv[] = {
  634. TLV_DB_RANGE_HEAD(5),
  635. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  636. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  637. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  638. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  639. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  640. };
  641. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  642. SOC_DOUBLE_R_TLV("Headphone Volume", M98088_REG_39_LVL_HP_L,
  643. M98088_REG_3A_LVL_HP_R, 0, 31, 0, max98088_hp_tlv),
  644. SOC_DOUBLE_R_TLV("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  645. M98088_REG_3E_LVL_SPK_R, 0, 31, 0, max98088_spk_tlv),
  646. SOC_DOUBLE_R_TLV("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  647. M98088_REG_3C_LVL_REC_R, 0, 31, 0, max98088_spk_tlv),
  648. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  649. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  650. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  651. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  652. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  653. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  654. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  655. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  656. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  657. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  658. max98088_mic1pre_get, max98088_mic1pre_set,
  659. max98088_micboost_tlv),
  660. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  661. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  662. max98088_mic2pre_get, max98088_mic2pre_set,
  663. max98088_micboost_tlv),
  664. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  665. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  666. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  667. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  668. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  669. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  670. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  671. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  672. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  673. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  674. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  675. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  676. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  677. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  678. 0, 1, 0),
  679. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  680. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  681. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  682. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  683. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  684. 4, 15, 0),
  685. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  686. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  687. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  688. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  689. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  690. };
  691. /* Left speaker mixer switch */
  692. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  693. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  694. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  695. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  696. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  697. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  698. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  699. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  700. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  701. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  702. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  703. };
  704. /* Right speaker mixer switch */
  705. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  706. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  707. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  708. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  709. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  710. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  711. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  712. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  713. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  714. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  715. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  716. };
  717. /* Left headphone mixer switch */
  718. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  719. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  720. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  721. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  722. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  723. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  724. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  725. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  726. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  727. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  728. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  729. };
  730. /* Right headphone mixer switch */
  731. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  732. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  733. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  734. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  735. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  736. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  737. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  738. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  739. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  740. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  741. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  742. };
  743. /* Left earpiece/receiver mixer switch */
  744. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  745. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  746. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  747. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  748. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  749. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  750. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  751. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  752. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  753. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  754. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  755. };
  756. /* Right earpiece/receiver mixer switch */
  757. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  758. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  759. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  760. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  761. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  762. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  763. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  764. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  765. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  766. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  767. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  768. };
  769. /* Left ADC mixer switch */
  770. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  771. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  772. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  773. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  774. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  775. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  776. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  777. };
  778. /* Right ADC mixer switch */
  779. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  780. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  781. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  782. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  783. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  784. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  785. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  786. };
  787. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  788. struct snd_kcontrol *kcontrol, int event)
  789. {
  790. struct snd_soc_codec *codec = w->codec;
  791. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  792. switch (event) {
  793. case SND_SOC_DAPM_POST_PMU:
  794. if (w->reg == M98088_REG_35_LVL_MIC1) {
  795. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  796. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  797. } else {
  798. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  799. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  800. }
  801. break;
  802. case SND_SOC_DAPM_POST_PMD:
  803. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK, 0);
  804. break;
  805. default:
  806. return -EINVAL;
  807. }
  808. return 0;
  809. }
  810. /*
  811. * The line inputs are 2-channel stereo inputs with the left
  812. * and right channels sharing a common PGA power control signal.
  813. */
  814. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  815. int event, int line, u8 channel)
  816. {
  817. struct snd_soc_codec *codec = w->codec;
  818. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  819. u8 *state;
  820. BUG_ON(!((channel == 1) || (channel == 2)));
  821. switch (line) {
  822. case LINE_INA:
  823. state = &max98088->ina_state;
  824. break;
  825. case LINE_INB:
  826. state = &max98088->inb_state;
  827. break;
  828. default:
  829. return -EINVAL;
  830. }
  831. switch (event) {
  832. case SND_SOC_DAPM_POST_PMU:
  833. *state |= channel;
  834. snd_soc_update_bits(codec, w->reg,
  835. (1 << w->shift), (1 << w->shift));
  836. break;
  837. case SND_SOC_DAPM_POST_PMD:
  838. *state &= ~channel;
  839. if (*state == 0) {
  840. snd_soc_update_bits(codec, w->reg,
  841. (1 << w->shift), 0);
  842. }
  843. break;
  844. default:
  845. return -EINVAL;
  846. }
  847. return 0;
  848. }
  849. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  850. struct snd_kcontrol *k, int event)
  851. {
  852. return max98088_line_pga(w, event, LINE_INA, 1);
  853. }
  854. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  855. struct snd_kcontrol *k, int event)
  856. {
  857. return max98088_line_pga(w, event, LINE_INA, 2);
  858. }
  859. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  860. struct snd_kcontrol *k, int event)
  861. {
  862. return max98088_line_pga(w, event, LINE_INB, 1);
  863. }
  864. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  865. struct snd_kcontrol *k, int event)
  866. {
  867. return max98088_line_pga(w, event, LINE_INB, 2);
  868. }
  869. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  870. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  871. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  872. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  873. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  874. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  875. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  876. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  877. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  878. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  879. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  880. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  881. 7, 0, NULL, 0),
  882. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  883. 6, 0, NULL, 0),
  884. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  885. 5, 0, NULL, 0),
  886. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  887. 4, 0, NULL, 0),
  888. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  889. 3, 0, NULL, 0),
  890. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  891. 2, 0, NULL, 0),
  892. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  893. &max98088_extmic_mux),
  894. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  895. &max98088_left_hp_mixer_controls[0],
  896. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  897. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  898. &max98088_right_hp_mixer_controls[0],
  899. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  900. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  901. &max98088_left_speaker_mixer_controls[0],
  902. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  903. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  904. &max98088_right_speaker_mixer_controls[0],
  905. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  906. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  907. &max98088_left_rec_mixer_controls[0],
  908. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  909. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  910. &max98088_right_rec_mixer_controls[0],
  911. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  912. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  913. &max98088_left_ADC_mixer_controls[0],
  914. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  915. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  916. &max98088_right_ADC_mixer_controls[0],
  917. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  918. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  919. 5, 0, NULL, 0, max98088_mic_event,
  920. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  921. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  922. 5, 0, NULL, 0, max98088_mic_event,
  923. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  924. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  925. 7, 0, NULL, 0, max98088_pga_ina1_event,
  926. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  927. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  928. 7, 0, NULL, 0, max98088_pga_ina2_event,
  929. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  930. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  931. 6, 0, NULL, 0, max98088_pga_inb1_event,
  932. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  933. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  934. 6, 0, NULL, 0, max98088_pga_inb2_event,
  935. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  936. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  937. SND_SOC_DAPM_OUTPUT("HPL"),
  938. SND_SOC_DAPM_OUTPUT("HPR"),
  939. SND_SOC_DAPM_OUTPUT("SPKL"),
  940. SND_SOC_DAPM_OUTPUT("SPKR"),
  941. SND_SOC_DAPM_OUTPUT("RECL"),
  942. SND_SOC_DAPM_OUTPUT("RECR"),
  943. SND_SOC_DAPM_INPUT("MIC1"),
  944. SND_SOC_DAPM_INPUT("MIC2"),
  945. SND_SOC_DAPM_INPUT("INA1"),
  946. SND_SOC_DAPM_INPUT("INA2"),
  947. SND_SOC_DAPM_INPUT("INB1"),
  948. SND_SOC_DAPM_INPUT("INB2"),
  949. };
  950. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  951. /* Left headphone output mixer */
  952. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  953. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  954. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  955. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  956. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  957. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  958. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  959. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  960. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  961. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  962. /* Right headphone output mixer */
  963. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  964. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  965. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  966. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  967. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  968. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  969. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  970. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  971. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  972. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  973. /* Left speaker output mixer */
  974. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  975. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  976. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  977. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  978. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  979. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  980. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  981. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  982. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  983. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  984. /* Right speaker output mixer */
  985. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  986. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  987. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  988. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  989. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  990. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  991. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  992. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  993. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  994. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  995. /* Earpiece/Receiver output mixer */
  996. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  997. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  998. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  999. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  1000. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1001. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1002. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  1003. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  1004. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  1005. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  1006. /* Earpiece/Receiver output mixer */
  1007. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  1008. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  1009. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  1010. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  1011. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1012. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1013. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  1014. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  1015. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  1016. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  1017. {"HP Left Out", NULL, "Left HP Mixer"},
  1018. {"HP Right Out", NULL, "Right HP Mixer"},
  1019. {"SPK Left Out", NULL, "Left SPK Mixer"},
  1020. {"SPK Right Out", NULL, "Right SPK Mixer"},
  1021. {"REC Left Out", NULL, "Left REC Mixer"},
  1022. {"REC Right Out", NULL, "Right REC Mixer"},
  1023. {"HPL", NULL, "HP Left Out"},
  1024. {"HPR", NULL, "HP Right Out"},
  1025. {"SPKL", NULL, "SPK Left Out"},
  1026. {"SPKR", NULL, "SPK Right Out"},
  1027. {"RECL", NULL, "REC Left Out"},
  1028. {"RECR", NULL, "REC Right Out"},
  1029. /* Left ADC input mixer */
  1030. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1031. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1032. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  1033. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  1034. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  1035. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  1036. /* Right ADC input mixer */
  1037. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1038. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1039. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  1040. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  1041. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  1042. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  1043. /* Inputs */
  1044. {"ADCL", NULL, "Left ADC Mixer"},
  1045. {"ADCR", NULL, "Right ADC Mixer"},
  1046. {"INA1 Input", NULL, "INA1"},
  1047. {"INA2 Input", NULL, "INA2"},
  1048. {"INB1 Input", NULL, "INB1"},
  1049. {"INB2 Input", NULL, "INB2"},
  1050. {"MIC1 Input", NULL, "MIC1"},
  1051. {"MIC2 Input", NULL, "MIC2"},
  1052. };
  1053. /* codec mclk clock divider coefficients */
  1054. static const struct {
  1055. u32 rate;
  1056. u8 sr;
  1057. } rate_table[] = {
  1058. {8000, 0x10},
  1059. {11025, 0x20},
  1060. {16000, 0x30},
  1061. {22050, 0x40},
  1062. {24000, 0x50},
  1063. {32000, 0x60},
  1064. {44100, 0x70},
  1065. {48000, 0x80},
  1066. {88200, 0x90},
  1067. {96000, 0xA0},
  1068. };
  1069. static inline int rate_value(int rate, u8 *value)
  1070. {
  1071. int i;
  1072. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1073. if (rate_table[i].rate >= rate) {
  1074. *value = rate_table[i].sr;
  1075. return 0;
  1076. }
  1077. }
  1078. *value = rate_table[0].sr;
  1079. return -EINVAL;
  1080. }
  1081. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  1082. struct snd_pcm_hw_params *params,
  1083. struct snd_soc_dai *dai)
  1084. {
  1085. struct snd_soc_codec *codec = dai->codec;
  1086. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1087. struct max98088_cdata *cdata;
  1088. unsigned long long ni;
  1089. unsigned int rate;
  1090. u8 regval;
  1091. cdata = &max98088->dai[0];
  1092. rate = params_rate(params);
  1093. switch (params_format(params)) {
  1094. case SNDRV_PCM_FORMAT_S16_LE:
  1095. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1096. M98088_DAI_WS, 0);
  1097. break;
  1098. case SNDRV_PCM_FORMAT_S24_LE:
  1099. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1100. M98088_DAI_WS, M98088_DAI_WS);
  1101. break;
  1102. default:
  1103. return -EINVAL;
  1104. }
  1105. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1106. if (rate_value(rate, &regval))
  1107. return -EINVAL;
  1108. snd_soc_update_bits(codec, M98088_REG_11_DAI1_CLKMODE,
  1109. M98088_CLKMODE_MASK, regval);
  1110. cdata->rate = rate;
  1111. /* Configure NI when operating as master */
  1112. if (snd_soc_read(codec, M98088_REG_14_DAI1_FORMAT)
  1113. & M98088_DAI_MAS) {
  1114. if (max98088->sysclk == 0) {
  1115. dev_err(codec->dev, "Invalid system clock frequency\n");
  1116. return -EINVAL;
  1117. }
  1118. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1119. * (unsigned long long int)rate;
  1120. do_div(ni, (unsigned long long int)max98088->sysclk);
  1121. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1122. (ni >> 8) & 0x7F);
  1123. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1124. ni & 0xFF);
  1125. }
  1126. /* Update sample rate mode */
  1127. if (rate < 50000)
  1128. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1129. M98088_DAI_DHF, 0);
  1130. else
  1131. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1132. M98088_DAI_DHF, M98088_DAI_DHF);
  1133. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1134. M98088_SHDNRUN);
  1135. return 0;
  1136. }
  1137. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  1138. struct snd_pcm_hw_params *params,
  1139. struct snd_soc_dai *dai)
  1140. {
  1141. struct snd_soc_codec *codec = dai->codec;
  1142. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1143. struct max98088_cdata *cdata;
  1144. unsigned long long ni;
  1145. unsigned int rate;
  1146. u8 regval;
  1147. cdata = &max98088->dai[1];
  1148. rate = params_rate(params);
  1149. switch (params_format(params)) {
  1150. case SNDRV_PCM_FORMAT_S16_LE:
  1151. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1152. M98088_DAI_WS, 0);
  1153. break;
  1154. case SNDRV_PCM_FORMAT_S24_LE:
  1155. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1156. M98088_DAI_WS, M98088_DAI_WS);
  1157. break;
  1158. default:
  1159. return -EINVAL;
  1160. }
  1161. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1162. if (rate_value(rate, &regval))
  1163. return -EINVAL;
  1164. snd_soc_update_bits(codec, M98088_REG_19_DAI2_CLKMODE,
  1165. M98088_CLKMODE_MASK, regval);
  1166. cdata->rate = rate;
  1167. /* Configure NI when operating as master */
  1168. if (snd_soc_read(codec, M98088_REG_1C_DAI2_FORMAT)
  1169. & M98088_DAI_MAS) {
  1170. if (max98088->sysclk == 0) {
  1171. dev_err(codec->dev, "Invalid system clock frequency\n");
  1172. return -EINVAL;
  1173. }
  1174. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1175. * (unsigned long long int)rate;
  1176. do_div(ni, (unsigned long long int)max98088->sysclk);
  1177. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1178. (ni >> 8) & 0x7F);
  1179. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1180. ni & 0xFF);
  1181. }
  1182. /* Update sample rate mode */
  1183. if (rate < 50000)
  1184. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1185. M98088_DAI_DHF, 0);
  1186. else
  1187. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1188. M98088_DAI_DHF, M98088_DAI_DHF);
  1189. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1190. M98088_SHDNRUN);
  1191. return 0;
  1192. }
  1193. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  1194. int clk_id, unsigned int freq, int dir)
  1195. {
  1196. struct snd_soc_codec *codec = dai->codec;
  1197. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1198. /* Requested clock frequency is already setup */
  1199. if (freq == max98088->sysclk)
  1200. return 0;
  1201. /* Setup clocks for slave mode, and using the PLL
  1202. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1203. * 0x02 (when master clk is 20MHz to 30MHz)..
  1204. */
  1205. if ((freq >= 10000000) && (freq < 20000000)) {
  1206. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x10);
  1207. } else if ((freq >= 20000000) && (freq < 30000000)) {
  1208. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x20);
  1209. } else {
  1210. dev_err(codec->dev, "Invalid master clock frequency\n");
  1211. return -EINVAL;
  1212. }
  1213. if (snd_soc_read(codec, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  1214. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1215. M98088_SHDNRUN, 0);
  1216. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1217. M98088_SHDNRUN, M98088_SHDNRUN);
  1218. }
  1219. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1220. max98088->sysclk = freq;
  1221. return 0;
  1222. }
  1223. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1224. unsigned int fmt)
  1225. {
  1226. struct snd_soc_codec *codec = codec_dai->codec;
  1227. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1228. struct max98088_cdata *cdata;
  1229. u8 reg15val;
  1230. u8 reg14val = 0;
  1231. cdata = &max98088->dai[0];
  1232. if (fmt != cdata->fmt) {
  1233. cdata->fmt = fmt;
  1234. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1235. case SND_SOC_DAIFMT_CBS_CFS:
  1236. /* Slave mode PLL */
  1237. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1238. 0x80);
  1239. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1240. 0x00);
  1241. break;
  1242. case SND_SOC_DAIFMT_CBM_CFM:
  1243. /* Set to master mode */
  1244. reg14val |= M98088_DAI_MAS;
  1245. break;
  1246. case SND_SOC_DAIFMT_CBS_CFM:
  1247. case SND_SOC_DAIFMT_CBM_CFS:
  1248. default:
  1249. dev_err(codec->dev, "Clock mode unsupported");
  1250. return -EINVAL;
  1251. }
  1252. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1253. case SND_SOC_DAIFMT_I2S:
  1254. reg14val |= M98088_DAI_DLY;
  1255. break;
  1256. case SND_SOC_DAIFMT_LEFT_J:
  1257. break;
  1258. default:
  1259. return -EINVAL;
  1260. }
  1261. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1262. case SND_SOC_DAIFMT_NB_NF:
  1263. break;
  1264. case SND_SOC_DAIFMT_NB_IF:
  1265. reg14val |= M98088_DAI_WCI;
  1266. break;
  1267. case SND_SOC_DAIFMT_IB_NF:
  1268. reg14val |= M98088_DAI_BCI;
  1269. break;
  1270. case SND_SOC_DAIFMT_IB_IF:
  1271. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1272. break;
  1273. default:
  1274. return -EINVAL;
  1275. }
  1276. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1277. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1278. M98088_DAI_WCI, reg14val);
  1279. reg15val = M98088_DAI_BSEL64;
  1280. if (max98088->digmic)
  1281. reg15val |= M98088_DAI_OSR64;
  1282. snd_soc_write(codec, M98088_REG_15_DAI1_CLOCK, reg15val);
  1283. }
  1284. return 0;
  1285. }
  1286. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1287. unsigned int fmt)
  1288. {
  1289. struct snd_soc_codec *codec = codec_dai->codec;
  1290. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1291. struct max98088_cdata *cdata;
  1292. u8 reg1Cval = 0;
  1293. cdata = &max98088->dai[1];
  1294. if (fmt != cdata->fmt) {
  1295. cdata->fmt = fmt;
  1296. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1297. case SND_SOC_DAIFMT_CBS_CFS:
  1298. /* Slave mode PLL */
  1299. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1300. 0x80);
  1301. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1302. 0x00);
  1303. break;
  1304. case SND_SOC_DAIFMT_CBM_CFM:
  1305. /* Set to master mode */
  1306. reg1Cval |= M98088_DAI_MAS;
  1307. break;
  1308. case SND_SOC_DAIFMT_CBS_CFM:
  1309. case SND_SOC_DAIFMT_CBM_CFS:
  1310. default:
  1311. dev_err(codec->dev, "Clock mode unsupported");
  1312. return -EINVAL;
  1313. }
  1314. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1315. case SND_SOC_DAIFMT_I2S:
  1316. reg1Cval |= M98088_DAI_DLY;
  1317. break;
  1318. case SND_SOC_DAIFMT_LEFT_J:
  1319. break;
  1320. default:
  1321. return -EINVAL;
  1322. }
  1323. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1324. case SND_SOC_DAIFMT_NB_NF:
  1325. break;
  1326. case SND_SOC_DAIFMT_NB_IF:
  1327. reg1Cval |= M98088_DAI_WCI;
  1328. break;
  1329. case SND_SOC_DAIFMT_IB_NF:
  1330. reg1Cval |= M98088_DAI_BCI;
  1331. break;
  1332. case SND_SOC_DAIFMT_IB_IF:
  1333. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1334. break;
  1335. default:
  1336. return -EINVAL;
  1337. }
  1338. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1339. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1340. M98088_DAI_WCI, reg1Cval);
  1341. snd_soc_write(codec, M98088_REG_1D_DAI2_CLOCK,
  1342. M98088_DAI_BSEL64);
  1343. }
  1344. return 0;
  1345. }
  1346. static int max98088_dai1_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1347. {
  1348. struct snd_soc_codec *codec = codec_dai->codec;
  1349. int reg;
  1350. if (mute)
  1351. reg = M98088_DAI_MUTE;
  1352. else
  1353. reg = 0;
  1354. snd_soc_update_bits(codec, M98088_REG_2F_LVL_DAI1_PLAY,
  1355. M98088_DAI_MUTE_MASK, reg);
  1356. return 0;
  1357. }
  1358. static int max98088_dai2_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1359. {
  1360. struct snd_soc_codec *codec = codec_dai->codec;
  1361. int reg;
  1362. if (mute)
  1363. reg = M98088_DAI_MUTE;
  1364. else
  1365. reg = 0;
  1366. snd_soc_update_bits(codec, M98088_REG_31_LVL_DAI2_PLAY,
  1367. M98088_DAI_MUTE_MASK, reg);
  1368. return 0;
  1369. }
  1370. static int max98088_set_bias_level(struct snd_soc_codec *codec,
  1371. enum snd_soc_bias_level level)
  1372. {
  1373. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1374. switch (level) {
  1375. case SND_SOC_BIAS_ON:
  1376. break;
  1377. case SND_SOC_BIAS_PREPARE:
  1378. break;
  1379. case SND_SOC_BIAS_STANDBY:
  1380. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1381. regcache_sync(max98088->regmap);
  1382. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1383. M98088_MBEN, M98088_MBEN);
  1384. break;
  1385. case SND_SOC_BIAS_OFF:
  1386. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1387. M98088_MBEN, 0);
  1388. regcache_mark_dirty(max98088->regmap);
  1389. break;
  1390. }
  1391. codec->dapm.bias_level = level;
  1392. return 0;
  1393. }
  1394. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1395. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1396. static const struct snd_soc_dai_ops max98088_dai1_ops = {
  1397. .set_sysclk = max98088_dai_set_sysclk,
  1398. .set_fmt = max98088_dai1_set_fmt,
  1399. .hw_params = max98088_dai1_hw_params,
  1400. .digital_mute = max98088_dai1_digital_mute,
  1401. };
  1402. static const struct snd_soc_dai_ops max98088_dai2_ops = {
  1403. .set_sysclk = max98088_dai_set_sysclk,
  1404. .set_fmt = max98088_dai2_set_fmt,
  1405. .hw_params = max98088_dai2_hw_params,
  1406. .digital_mute = max98088_dai2_digital_mute,
  1407. };
  1408. static struct snd_soc_dai_driver max98088_dai[] = {
  1409. {
  1410. .name = "HiFi",
  1411. .playback = {
  1412. .stream_name = "HiFi Playback",
  1413. .channels_min = 1,
  1414. .channels_max = 2,
  1415. .rates = MAX98088_RATES,
  1416. .formats = MAX98088_FORMATS,
  1417. },
  1418. .capture = {
  1419. .stream_name = "HiFi Capture",
  1420. .channels_min = 1,
  1421. .channels_max = 2,
  1422. .rates = MAX98088_RATES,
  1423. .formats = MAX98088_FORMATS,
  1424. },
  1425. .ops = &max98088_dai1_ops,
  1426. },
  1427. {
  1428. .name = "Aux",
  1429. .playback = {
  1430. .stream_name = "Aux Playback",
  1431. .channels_min = 1,
  1432. .channels_max = 2,
  1433. .rates = MAX98088_RATES,
  1434. .formats = MAX98088_FORMATS,
  1435. },
  1436. .ops = &max98088_dai2_ops,
  1437. }
  1438. };
  1439. static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
  1440. static int max98088_get_channel(struct snd_soc_codec *codec, const char *name)
  1441. {
  1442. int i;
  1443. for (i = 0; i < ARRAY_SIZE(eq_mode_name); i++)
  1444. if (strcmp(name, eq_mode_name[i]) == 0)
  1445. return i;
  1446. /* Shouldn't happen */
  1447. dev_err(codec->dev, "Bad EQ channel name '%s'\n", name);
  1448. return -EINVAL;
  1449. }
  1450. static void max98088_setup_eq1(struct snd_soc_codec *codec)
  1451. {
  1452. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1453. struct max98088_pdata *pdata = max98088->pdata;
  1454. struct max98088_eq_cfg *coef_set;
  1455. int best, best_val, save, i, sel, fs;
  1456. struct max98088_cdata *cdata;
  1457. cdata = &max98088->dai[0];
  1458. if (!pdata || !max98088->eq_textcnt)
  1459. return;
  1460. /* Find the selected configuration with nearest sample rate */
  1461. fs = cdata->rate;
  1462. sel = cdata->eq_sel;
  1463. best = 0;
  1464. best_val = INT_MAX;
  1465. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1466. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1467. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1468. best = i;
  1469. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1470. }
  1471. }
  1472. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1473. pdata->eq_cfg[best].name,
  1474. pdata->eq_cfg[best].rate, fs);
  1475. /* Disable EQ while configuring, and save current on/off state */
  1476. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1477. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1478. coef_set = &pdata->eq_cfg[sel];
  1479. m98088_eq_band(codec, 0, 0, coef_set->band1);
  1480. m98088_eq_band(codec, 0, 1, coef_set->band2);
  1481. m98088_eq_band(codec, 0, 2, coef_set->band3);
  1482. m98088_eq_band(codec, 0, 3, coef_set->band4);
  1483. m98088_eq_band(codec, 0, 4, coef_set->band5);
  1484. /* Restore the original on/off state */
  1485. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1486. }
  1487. static void max98088_setup_eq2(struct snd_soc_codec *codec)
  1488. {
  1489. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1490. struct max98088_pdata *pdata = max98088->pdata;
  1491. struct max98088_eq_cfg *coef_set;
  1492. int best, best_val, save, i, sel, fs;
  1493. struct max98088_cdata *cdata;
  1494. cdata = &max98088->dai[1];
  1495. if (!pdata || !max98088->eq_textcnt)
  1496. return;
  1497. /* Find the selected configuration with nearest sample rate */
  1498. fs = cdata->rate;
  1499. sel = cdata->eq_sel;
  1500. best = 0;
  1501. best_val = INT_MAX;
  1502. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1503. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1504. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1505. best = i;
  1506. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1507. }
  1508. }
  1509. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1510. pdata->eq_cfg[best].name,
  1511. pdata->eq_cfg[best].rate, fs);
  1512. /* Disable EQ while configuring, and save current on/off state */
  1513. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1514. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1515. coef_set = &pdata->eq_cfg[sel];
  1516. m98088_eq_band(codec, 1, 0, coef_set->band1);
  1517. m98088_eq_band(codec, 1, 1, coef_set->band2);
  1518. m98088_eq_band(codec, 1, 2, coef_set->band3);
  1519. m98088_eq_band(codec, 1, 3, coef_set->band4);
  1520. m98088_eq_band(codec, 1, 4, coef_set->band5);
  1521. /* Restore the original on/off state */
  1522. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1523. save);
  1524. }
  1525. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1526. struct snd_ctl_elem_value *ucontrol)
  1527. {
  1528. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1529. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1530. struct max98088_pdata *pdata = max98088->pdata;
  1531. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1532. struct max98088_cdata *cdata;
  1533. int sel = ucontrol->value.integer.value[0];
  1534. if (channel < 0)
  1535. return channel;
  1536. cdata = &max98088->dai[channel];
  1537. if (sel >= pdata->eq_cfgcnt)
  1538. return -EINVAL;
  1539. cdata->eq_sel = sel;
  1540. switch (channel) {
  1541. case 0:
  1542. max98088_setup_eq1(codec);
  1543. break;
  1544. case 1:
  1545. max98088_setup_eq2(codec);
  1546. break;
  1547. }
  1548. return 0;
  1549. }
  1550. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1551. struct snd_ctl_elem_value *ucontrol)
  1552. {
  1553. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1554. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1555. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1556. struct max98088_cdata *cdata;
  1557. if (channel < 0)
  1558. return channel;
  1559. cdata = &max98088->dai[channel];
  1560. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1561. return 0;
  1562. }
  1563. static void max98088_handle_eq_pdata(struct snd_soc_codec *codec)
  1564. {
  1565. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1566. struct max98088_pdata *pdata = max98088->pdata;
  1567. struct max98088_eq_cfg *cfg;
  1568. unsigned int cfgcnt;
  1569. int i, j;
  1570. const char **t;
  1571. int ret;
  1572. struct snd_kcontrol_new controls[] = {
  1573. SOC_ENUM_EXT((char *)eq_mode_name[0],
  1574. max98088->eq_enum,
  1575. max98088_get_eq_enum,
  1576. max98088_put_eq_enum),
  1577. SOC_ENUM_EXT((char *)eq_mode_name[1],
  1578. max98088->eq_enum,
  1579. max98088_get_eq_enum,
  1580. max98088_put_eq_enum),
  1581. };
  1582. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
  1583. cfg = pdata->eq_cfg;
  1584. cfgcnt = pdata->eq_cfgcnt;
  1585. /* Setup an array of texts for the equalizer enum.
  1586. * This is based on Mark Brown's equalizer driver code.
  1587. */
  1588. max98088->eq_textcnt = 0;
  1589. max98088->eq_texts = NULL;
  1590. for (i = 0; i < cfgcnt; i++) {
  1591. for (j = 0; j < max98088->eq_textcnt; j++) {
  1592. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1593. break;
  1594. }
  1595. if (j != max98088->eq_textcnt)
  1596. continue;
  1597. /* Expand the array */
  1598. t = krealloc(max98088->eq_texts,
  1599. sizeof(char *) * (max98088->eq_textcnt + 1),
  1600. GFP_KERNEL);
  1601. if (t == NULL)
  1602. continue;
  1603. /* Store the new entry */
  1604. t[max98088->eq_textcnt] = cfg[i].name;
  1605. max98088->eq_textcnt++;
  1606. max98088->eq_texts = t;
  1607. }
  1608. /* Now point the soc_enum to .texts array items */
  1609. max98088->eq_enum.texts = max98088->eq_texts;
  1610. max98088->eq_enum.max = max98088->eq_textcnt;
  1611. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1612. if (ret != 0)
  1613. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1614. }
  1615. static void max98088_handle_pdata(struct snd_soc_codec *codec)
  1616. {
  1617. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1618. struct max98088_pdata *pdata = max98088->pdata;
  1619. u8 regval = 0;
  1620. if (!pdata) {
  1621. dev_dbg(codec->dev, "No platform data\n");
  1622. return;
  1623. }
  1624. /* Configure mic for analog/digital mic mode */
  1625. if (pdata->digmic_left_mode)
  1626. regval |= M98088_DIGMIC_L;
  1627. if (pdata->digmic_right_mode)
  1628. regval |= M98088_DIGMIC_R;
  1629. max98088->digmic = (regval ? 1 : 0);
  1630. snd_soc_write(codec, M98088_REG_48_CFG_MIC, regval);
  1631. /* Configure receiver output */
  1632. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1633. snd_soc_update_bits(codec, M98088_REG_2A_MIC_REC_CNTL,
  1634. M98088_REC_LINEMODE_MASK, regval);
  1635. /* Configure equalizers */
  1636. if (pdata->eq_cfgcnt)
  1637. max98088_handle_eq_pdata(codec);
  1638. }
  1639. #ifdef CONFIG_PM
  1640. static int max98088_suspend(struct snd_soc_codec *codec)
  1641. {
  1642. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1643. return 0;
  1644. }
  1645. static int max98088_resume(struct snd_soc_codec *codec)
  1646. {
  1647. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1648. return 0;
  1649. }
  1650. #else
  1651. #define max98088_suspend NULL
  1652. #define max98088_resume NULL
  1653. #endif
  1654. static int max98088_probe(struct snd_soc_codec *codec)
  1655. {
  1656. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1657. struct max98088_cdata *cdata;
  1658. int ret = 0;
  1659. regcache_mark_dirty(max98088->regmap);
  1660. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1661. if (ret != 0) {
  1662. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1663. return ret;
  1664. }
  1665. /* initialize private data */
  1666. max98088->sysclk = (unsigned)-1;
  1667. max98088->eq_textcnt = 0;
  1668. cdata = &max98088->dai[0];
  1669. cdata->rate = (unsigned)-1;
  1670. cdata->fmt = (unsigned)-1;
  1671. cdata->eq_sel = 0;
  1672. cdata = &max98088->dai[1];
  1673. cdata->rate = (unsigned)-1;
  1674. cdata->fmt = (unsigned)-1;
  1675. cdata->eq_sel = 0;
  1676. max98088->ina_state = 0;
  1677. max98088->inb_state = 0;
  1678. max98088->ex_mode = 0;
  1679. max98088->digmic = 0;
  1680. max98088->mic1pre = 0;
  1681. max98088->mic2pre = 0;
  1682. ret = snd_soc_read(codec, M98088_REG_FF_REV_ID);
  1683. if (ret < 0) {
  1684. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1685. ret);
  1686. goto err_access;
  1687. }
  1688. dev_info(codec->dev, "revision %c\n", ret - 0x40 + 'A');
  1689. snd_soc_write(codec, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1690. /* initialize registers cache to hardware default */
  1691. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1692. snd_soc_write(codec, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1693. snd_soc_write(codec, M98088_REG_22_MIX_DAC,
  1694. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1695. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1696. snd_soc_write(codec, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1697. snd_soc_write(codec, M98088_REG_50_DAC_BIAS2, 0x0F);
  1698. snd_soc_write(codec, M98088_REG_16_DAI1_IOCFG,
  1699. M98088_S1NORMAL|M98088_SDATA);
  1700. snd_soc_write(codec, M98088_REG_1E_DAI2_IOCFG,
  1701. M98088_S2NORMAL|M98088_SDATA);
  1702. max98088_handle_pdata(codec);
  1703. err_access:
  1704. return ret;
  1705. }
  1706. static int max98088_remove(struct snd_soc_codec *codec)
  1707. {
  1708. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1709. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1710. kfree(max98088->eq_texts);
  1711. return 0;
  1712. }
  1713. static struct snd_soc_codec_driver soc_codec_dev_max98088 = {
  1714. .probe = max98088_probe,
  1715. .remove = max98088_remove,
  1716. .suspend = max98088_suspend,
  1717. .resume = max98088_resume,
  1718. .set_bias_level = max98088_set_bias_level,
  1719. .controls = max98088_snd_controls,
  1720. .num_controls = ARRAY_SIZE(max98088_snd_controls),
  1721. .dapm_widgets = max98088_dapm_widgets,
  1722. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1723. .dapm_routes = max98088_audio_map,
  1724. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1725. };
  1726. static int max98088_i2c_probe(struct i2c_client *i2c,
  1727. const struct i2c_device_id *id)
  1728. {
  1729. struct max98088_priv *max98088;
  1730. int ret;
  1731. max98088 = devm_kzalloc(&i2c->dev, sizeof(struct max98088_priv),
  1732. GFP_KERNEL);
  1733. if (max98088 == NULL)
  1734. return -ENOMEM;
  1735. max98088->regmap = devm_regmap_init_i2c(i2c, &max98088_regmap);
  1736. if (IS_ERR(max98088->regmap))
  1737. return PTR_ERR(max98088->regmap);
  1738. max98088->devtype = id->driver_data;
  1739. i2c_set_clientdata(i2c, max98088);
  1740. max98088->pdata = i2c->dev.platform_data;
  1741. ret = snd_soc_register_codec(&i2c->dev,
  1742. &soc_codec_dev_max98088, &max98088_dai[0], 2);
  1743. return ret;
  1744. }
  1745. static int max98088_i2c_remove(struct i2c_client *client)
  1746. {
  1747. snd_soc_unregister_codec(&client->dev);
  1748. return 0;
  1749. }
  1750. static const struct i2c_device_id max98088_i2c_id[] = {
  1751. { "max98088", MAX98088 },
  1752. { "max98089", MAX98089 },
  1753. { }
  1754. };
  1755. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1756. static struct i2c_driver max98088_i2c_driver = {
  1757. .driver = {
  1758. .name = "max98088",
  1759. .owner = THIS_MODULE,
  1760. },
  1761. .probe = max98088_i2c_probe,
  1762. .remove = max98088_i2c_remove,
  1763. .id_table = max98088_i2c_id,
  1764. };
  1765. module_i2c_driver(max98088_i2c_driver);
  1766. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1767. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1768. MODULE_LICENSE("GPL");