skge.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/in.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/delay.h>
  38. #include <linux/crc32.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #include "skge.h"
  43. #define DRV_NAME "skge"
  44. #define DRV_VERSION "1.6"
  45. #define PFX DRV_NAME " "
  46. #define DEFAULT_TX_RING_SIZE 128
  47. #define DEFAULT_RX_RING_SIZE 512
  48. #define MAX_TX_RING_SIZE 1024
  49. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  50. #define MAX_RX_RING_SIZE 4096
  51. #define RX_COPY_THRESHOLD 128
  52. #define RX_BUF_SIZE 1536
  53. #define PHY_RETRIES 1000
  54. #define ETH_JUMBO_MTU 9000
  55. #define TX_WATCHDOG (5 * HZ)
  56. #define NAPI_WEIGHT 64
  57. #define BLINK_MS 250
  58. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  59. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  60. MODULE_LICENSE("GPL");
  61. MODULE_VERSION(DRV_VERSION);
  62. static const u32 default_msg
  63. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  64. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  65. static int debug = -1; /* defaults above */
  66. module_param(debug, int, 0);
  67. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  68. static const struct pci_device_id skge_id_table[] = {
  69. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  73. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  74. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
  75. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  76. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  77. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  78. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  79. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
  80. { 0 }
  81. };
  82. MODULE_DEVICE_TABLE(pci, skge_id_table);
  83. static int skge_up(struct net_device *dev);
  84. static int skge_down(struct net_device *dev);
  85. static void skge_phy_reset(struct skge_port *skge);
  86. static void skge_tx_clean(struct skge_port *skge);
  87. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  88. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  89. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  90. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  91. static void yukon_init(struct skge_hw *hw, int port);
  92. static void genesis_mac_init(struct skge_hw *hw, int port);
  93. static void genesis_link_up(struct skge_port *skge);
  94. /* Avoid conditionals by using array */
  95. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  96. static const int rxqaddr[] = { Q_R1, Q_R2 };
  97. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  98. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  99. static int skge_get_regs_len(struct net_device *dev)
  100. {
  101. return 0x4000;
  102. }
  103. /*
  104. * Returns copy of whole control register region
  105. * Note: skip RAM address register because accessing it will
  106. * cause bus hangs!
  107. */
  108. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  109. void *p)
  110. {
  111. const struct skge_port *skge = netdev_priv(dev);
  112. const void __iomem *io = skge->hw->regs;
  113. regs->version = 1;
  114. memset(p, 0, regs->len);
  115. memcpy_fromio(p, io, B3_RAM_ADDR);
  116. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  117. regs->len - B3_RI_WTO_R1);
  118. }
  119. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  120. static int wol_supported(const struct skge_hw *hw)
  121. {
  122. return !((hw->chip_id == CHIP_ID_GENESIS ||
  123. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  124. }
  125. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  126. {
  127. struct skge_port *skge = netdev_priv(dev);
  128. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  129. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  130. }
  131. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  132. {
  133. struct skge_port *skge = netdev_priv(dev);
  134. struct skge_hw *hw = skge->hw;
  135. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  136. return -EOPNOTSUPP;
  137. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  138. return -EOPNOTSUPP;
  139. skge->wol = wol->wolopts == WAKE_MAGIC;
  140. if (skge->wol) {
  141. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  142. skge_write16(hw, WOL_CTRL_STAT,
  143. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  144. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  145. } else
  146. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  147. return 0;
  148. }
  149. /* Determine supported/advertised modes based on hardware.
  150. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  151. */
  152. static u32 skge_supported_modes(const struct skge_hw *hw)
  153. {
  154. u32 supported;
  155. if (hw->copper) {
  156. supported = SUPPORTED_10baseT_Half
  157. | SUPPORTED_10baseT_Full
  158. | SUPPORTED_100baseT_Half
  159. | SUPPORTED_100baseT_Full
  160. | SUPPORTED_1000baseT_Half
  161. | SUPPORTED_1000baseT_Full
  162. | SUPPORTED_Autoneg| SUPPORTED_TP;
  163. if (hw->chip_id == CHIP_ID_GENESIS)
  164. supported &= ~(SUPPORTED_10baseT_Half
  165. | SUPPORTED_10baseT_Full
  166. | SUPPORTED_100baseT_Half
  167. | SUPPORTED_100baseT_Full);
  168. else if (hw->chip_id == CHIP_ID_YUKON)
  169. supported &= ~SUPPORTED_1000baseT_Half;
  170. } else
  171. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  172. | SUPPORTED_Autoneg;
  173. return supported;
  174. }
  175. static int skge_get_settings(struct net_device *dev,
  176. struct ethtool_cmd *ecmd)
  177. {
  178. struct skge_port *skge = netdev_priv(dev);
  179. struct skge_hw *hw = skge->hw;
  180. ecmd->transceiver = XCVR_INTERNAL;
  181. ecmd->supported = skge_supported_modes(hw);
  182. if (hw->copper) {
  183. ecmd->port = PORT_TP;
  184. ecmd->phy_address = hw->phy_addr;
  185. } else
  186. ecmd->port = PORT_FIBRE;
  187. ecmd->advertising = skge->advertising;
  188. ecmd->autoneg = skge->autoneg;
  189. ecmd->speed = skge->speed;
  190. ecmd->duplex = skge->duplex;
  191. return 0;
  192. }
  193. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  194. {
  195. struct skge_port *skge = netdev_priv(dev);
  196. const struct skge_hw *hw = skge->hw;
  197. u32 supported = skge_supported_modes(hw);
  198. if (ecmd->autoneg == AUTONEG_ENABLE) {
  199. ecmd->advertising = supported;
  200. skge->duplex = -1;
  201. skge->speed = -1;
  202. } else {
  203. u32 setting;
  204. switch (ecmd->speed) {
  205. case SPEED_1000:
  206. if (ecmd->duplex == DUPLEX_FULL)
  207. setting = SUPPORTED_1000baseT_Full;
  208. else if (ecmd->duplex == DUPLEX_HALF)
  209. setting = SUPPORTED_1000baseT_Half;
  210. else
  211. return -EINVAL;
  212. break;
  213. case SPEED_100:
  214. if (ecmd->duplex == DUPLEX_FULL)
  215. setting = SUPPORTED_100baseT_Full;
  216. else if (ecmd->duplex == DUPLEX_HALF)
  217. setting = SUPPORTED_100baseT_Half;
  218. else
  219. return -EINVAL;
  220. break;
  221. case SPEED_10:
  222. if (ecmd->duplex == DUPLEX_FULL)
  223. setting = SUPPORTED_10baseT_Full;
  224. else if (ecmd->duplex == DUPLEX_HALF)
  225. setting = SUPPORTED_10baseT_Half;
  226. else
  227. return -EINVAL;
  228. break;
  229. default:
  230. return -EINVAL;
  231. }
  232. if ((setting & supported) == 0)
  233. return -EINVAL;
  234. skge->speed = ecmd->speed;
  235. skge->duplex = ecmd->duplex;
  236. }
  237. skge->autoneg = ecmd->autoneg;
  238. skge->advertising = ecmd->advertising;
  239. if (netif_running(dev))
  240. skge_phy_reset(skge);
  241. return (0);
  242. }
  243. static void skge_get_drvinfo(struct net_device *dev,
  244. struct ethtool_drvinfo *info)
  245. {
  246. struct skge_port *skge = netdev_priv(dev);
  247. strcpy(info->driver, DRV_NAME);
  248. strcpy(info->version, DRV_VERSION);
  249. strcpy(info->fw_version, "N/A");
  250. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  251. }
  252. static const struct skge_stat {
  253. char name[ETH_GSTRING_LEN];
  254. u16 xmac_offset;
  255. u16 gma_offset;
  256. } skge_stats[] = {
  257. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  258. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  259. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  260. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  261. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  262. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  263. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  264. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  265. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  266. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  267. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  268. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  269. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  270. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  271. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  272. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  273. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  274. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  275. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  276. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  277. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  278. };
  279. static int skge_get_stats_count(struct net_device *dev)
  280. {
  281. return ARRAY_SIZE(skge_stats);
  282. }
  283. static void skge_get_ethtool_stats(struct net_device *dev,
  284. struct ethtool_stats *stats, u64 *data)
  285. {
  286. struct skge_port *skge = netdev_priv(dev);
  287. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  288. genesis_get_stats(skge, data);
  289. else
  290. yukon_get_stats(skge, data);
  291. }
  292. /* Use hardware MIB variables for critical path statistics and
  293. * transmit feedback not reported at interrupt.
  294. * Other errors are accounted for in interrupt handler.
  295. */
  296. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  297. {
  298. struct skge_port *skge = netdev_priv(dev);
  299. u64 data[ARRAY_SIZE(skge_stats)];
  300. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  301. genesis_get_stats(skge, data);
  302. else
  303. yukon_get_stats(skge, data);
  304. skge->net_stats.tx_bytes = data[0];
  305. skge->net_stats.rx_bytes = data[1];
  306. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  307. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  308. skge->net_stats.multicast = data[3] + data[5];
  309. skge->net_stats.collisions = data[10];
  310. skge->net_stats.tx_aborted_errors = data[12];
  311. return &skge->net_stats;
  312. }
  313. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  314. {
  315. int i;
  316. switch (stringset) {
  317. case ETH_SS_STATS:
  318. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  319. memcpy(data + i * ETH_GSTRING_LEN,
  320. skge_stats[i].name, ETH_GSTRING_LEN);
  321. break;
  322. }
  323. }
  324. static void skge_get_ring_param(struct net_device *dev,
  325. struct ethtool_ringparam *p)
  326. {
  327. struct skge_port *skge = netdev_priv(dev);
  328. p->rx_max_pending = MAX_RX_RING_SIZE;
  329. p->tx_max_pending = MAX_TX_RING_SIZE;
  330. p->rx_mini_max_pending = 0;
  331. p->rx_jumbo_max_pending = 0;
  332. p->rx_pending = skge->rx_ring.count;
  333. p->tx_pending = skge->tx_ring.count;
  334. p->rx_mini_pending = 0;
  335. p->rx_jumbo_pending = 0;
  336. }
  337. static int skge_set_ring_param(struct net_device *dev,
  338. struct ethtool_ringparam *p)
  339. {
  340. struct skge_port *skge = netdev_priv(dev);
  341. int err;
  342. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  343. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  344. return -EINVAL;
  345. skge->rx_ring.count = p->rx_pending;
  346. skge->tx_ring.count = p->tx_pending;
  347. if (netif_running(dev)) {
  348. skge_down(dev);
  349. err = skge_up(dev);
  350. if (err)
  351. dev_close(dev);
  352. }
  353. return 0;
  354. }
  355. static u32 skge_get_msglevel(struct net_device *netdev)
  356. {
  357. struct skge_port *skge = netdev_priv(netdev);
  358. return skge->msg_enable;
  359. }
  360. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  361. {
  362. struct skge_port *skge = netdev_priv(netdev);
  363. skge->msg_enable = value;
  364. }
  365. static int skge_nway_reset(struct net_device *dev)
  366. {
  367. struct skge_port *skge = netdev_priv(dev);
  368. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  369. return -EINVAL;
  370. skge_phy_reset(skge);
  371. return 0;
  372. }
  373. static int skge_set_sg(struct net_device *dev, u32 data)
  374. {
  375. struct skge_port *skge = netdev_priv(dev);
  376. struct skge_hw *hw = skge->hw;
  377. if (hw->chip_id == CHIP_ID_GENESIS && data)
  378. return -EOPNOTSUPP;
  379. return ethtool_op_set_sg(dev, data);
  380. }
  381. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  382. {
  383. struct skge_port *skge = netdev_priv(dev);
  384. struct skge_hw *hw = skge->hw;
  385. if (hw->chip_id == CHIP_ID_GENESIS && data)
  386. return -EOPNOTSUPP;
  387. return ethtool_op_set_tx_csum(dev, data);
  388. }
  389. static u32 skge_get_rx_csum(struct net_device *dev)
  390. {
  391. struct skge_port *skge = netdev_priv(dev);
  392. return skge->rx_csum;
  393. }
  394. /* Only Yukon supports checksum offload. */
  395. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  396. {
  397. struct skge_port *skge = netdev_priv(dev);
  398. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  399. return -EOPNOTSUPP;
  400. skge->rx_csum = data;
  401. return 0;
  402. }
  403. static void skge_get_pauseparam(struct net_device *dev,
  404. struct ethtool_pauseparam *ecmd)
  405. {
  406. struct skge_port *skge = netdev_priv(dev);
  407. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  408. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  409. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  410. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  411. ecmd->autoneg = skge->autoneg;
  412. }
  413. static int skge_set_pauseparam(struct net_device *dev,
  414. struct ethtool_pauseparam *ecmd)
  415. {
  416. struct skge_port *skge = netdev_priv(dev);
  417. skge->autoneg = ecmd->autoneg;
  418. if (ecmd->rx_pause && ecmd->tx_pause)
  419. skge->flow_control = FLOW_MODE_SYMMETRIC;
  420. else if (ecmd->rx_pause && !ecmd->tx_pause)
  421. skge->flow_control = FLOW_MODE_REM_SEND;
  422. else if (!ecmd->rx_pause && ecmd->tx_pause)
  423. skge->flow_control = FLOW_MODE_LOC_SEND;
  424. else
  425. skge->flow_control = FLOW_MODE_NONE;
  426. if (netif_running(dev))
  427. skge_phy_reset(skge);
  428. return 0;
  429. }
  430. /* Chip internal frequency for clock calculations */
  431. static inline u32 hwkhz(const struct skge_hw *hw)
  432. {
  433. if (hw->chip_id == CHIP_ID_GENESIS)
  434. return 53215; /* or: 53.125 MHz */
  435. else
  436. return 78215; /* or: 78.125 MHz */
  437. }
  438. /* Chip HZ to microseconds */
  439. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  440. {
  441. return (ticks * 1000) / hwkhz(hw);
  442. }
  443. /* Microseconds to chip HZ */
  444. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  445. {
  446. return hwkhz(hw) * usec / 1000;
  447. }
  448. static int skge_get_coalesce(struct net_device *dev,
  449. struct ethtool_coalesce *ecmd)
  450. {
  451. struct skge_port *skge = netdev_priv(dev);
  452. struct skge_hw *hw = skge->hw;
  453. int port = skge->port;
  454. ecmd->rx_coalesce_usecs = 0;
  455. ecmd->tx_coalesce_usecs = 0;
  456. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  457. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  458. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  459. if (msk & rxirqmask[port])
  460. ecmd->rx_coalesce_usecs = delay;
  461. if (msk & txirqmask[port])
  462. ecmd->tx_coalesce_usecs = delay;
  463. }
  464. return 0;
  465. }
  466. /* Note: interrupt timer is per board, but can turn on/off per port */
  467. static int skge_set_coalesce(struct net_device *dev,
  468. struct ethtool_coalesce *ecmd)
  469. {
  470. struct skge_port *skge = netdev_priv(dev);
  471. struct skge_hw *hw = skge->hw;
  472. int port = skge->port;
  473. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  474. u32 delay = 25;
  475. if (ecmd->rx_coalesce_usecs == 0)
  476. msk &= ~rxirqmask[port];
  477. else if (ecmd->rx_coalesce_usecs < 25 ||
  478. ecmd->rx_coalesce_usecs > 33333)
  479. return -EINVAL;
  480. else {
  481. msk |= rxirqmask[port];
  482. delay = ecmd->rx_coalesce_usecs;
  483. }
  484. if (ecmd->tx_coalesce_usecs == 0)
  485. msk &= ~txirqmask[port];
  486. else if (ecmd->tx_coalesce_usecs < 25 ||
  487. ecmd->tx_coalesce_usecs > 33333)
  488. return -EINVAL;
  489. else {
  490. msk |= txirqmask[port];
  491. delay = min(delay, ecmd->rx_coalesce_usecs);
  492. }
  493. skge_write32(hw, B2_IRQM_MSK, msk);
  494. if (msk == 0)
  495. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  496. else {
  497. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  498. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  499. }
  500. return 0;
  501. }
  502. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  503. static void skge_led(struct skge_port *skge, enum led_mode mode)
  504. {
  505. struct skge_hw *hw = skge->hw;
  506. int port = skge->port;
  507. mutex_lock(&hw->phy_mutex);
  508. if (hw->chip_id == CHIP_ID_GENESIS) {
  509. switch (mode) {
  510. case LED_MODE_OFF:
  511. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  512. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  513. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  514. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  515. break;
  516. case LED_MODE_ON:
  517. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  518. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  519. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  520. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  521. break;
  522. case LED_MODE_TST:
  523. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  524. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  525. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  526. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  527. break;
  528. }
  529. } else {
  530. switch (mode) {
  531. case LED_MODE_OFF:
  532. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  533. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  534. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  535. PHY_M_LED_MO_10(MO_LED_OFF) |
  536. PHY_M_LED_MO_100(MO_LED_OFF) |
  537. PHY_M_LED_MO_1000(MO_LED_OFF) |
  538. PHY_M_LED_MO_RX(MO_LED_OFF));
  539. break;
  540. case LED_MODE_ON:
  541. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  542. PHY_M_LED_PULS_DUR(PULS_170MS) |
  543. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  544. PHY_M_LEDC_TX_CTRL |
  545. PHY_M_LEDC_DP_CTRL);
  546. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  547. PHY_M_LED_MO_RX(MO_LED_OFF) |
  548. (skge->speed == SPEED_100 ?
  549. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  550. break;
  551. case LED_MODE_TST:
  552. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  553. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  554. PHY_M_LED_MO_DUP(MO_LED_ON) |
  555. PHY_M_LED_MO_10(MO_LED_ON) |
  556. PHY_M_LED_MO_100(MO_LED_ON) |
  557. PHY_M_LED_MO_1000(MO_LED_ON) |
  558. PHY_M_LED_MO_RX(MO_LED_ON));
  559. }
  560. }
  561. mutex_unlock(&hw->phy_mutex);
  562. }
  563. /* blink LED's for finding board */
  564. static int skge_phys_id(struct net_device *dev, u32 data)
  565. {
  566. struct skge_port *skge = netdev_priv(dev);
  567. unsigned long ms;
  568. enum led_mode mode = LED_MODE_TST;
  569. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  570. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  571. else
  572. ms = data * 1000;
  573. while (ms > 0) {
  574. skge_led(skge, mode);
  575. mode ^= LED_MODE_TST;
  576. if (msleep_interruptible(BLINK_MS))
  577. break;
  578. ms -= BLINK_MS;
  579. }
  580. /* back to regular LED state */
  581. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  582. return 0;
  583. }
  584. static struct ethtool_ops skge_ethtool_ops = {
  585. .get_settings = skge_get_settings,
  586. .set_settings = skge_set_settings,
  587. .get_drvinfo = skge_get_drvinfo,
  588. .get_regs_len = skge_get_regs_len,
  589. .get_regs = skge_get_regs,
  590. .get_wol = skge_get_wol,
  591. .set_wol = skge_set_wol,
  592. .get_msglevel = skge_get_msglevel,
  593. .set_msglevel = skge_set_msglevel,
  594. .nway_reset = skge_nway_reset,
  595. .get_link = ethtool_op_get_link,
  596. .get_ringparam = skge_get_ring_param,
  597. .set_ringparam = skge_set_ring_param,
  598. .get_pauseparam = skge_get_pauseparam,
  599. .set_pauseparam = skge_set_pauseparam,
  600. .get_coalesce = skge_get_coalesce,
  601. .set_coalesce = skge_set_coalesce,
  602. .get_sg = ethtool_op_get_sg,
  603. .set_sg = skge_set_sg,
  604. .get_tx_csum = ethtool_op_get_tx_csum,
  605. .set_tx_csum = skge_set_tx_csum,
  606. .get_rx_csum = skge_get_rx_csum,
  607. .set_rx_csum = skge_set_rx_csum,
  608. .get_strings = skge_get_strings,
  609. .phys_id = skge_phys_id,
  610. .get_stats_count = skge_get_stats_count,
  611. .get_ethtool_stats = skge_get_ethtool_stats,
  612. .get_perm_addr = ethtool_op_get_perm_addr,
  613. };
  614. /*
  615. * Allocate ring elements and chain them together
  616. * One-to-one association of board descriptors with ring elements
  617. */
  618. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  619. {
  620. struct skge_tx_desc *d;
  621. struct skge_element *e;
  622. int i;
  623. ring->start = kcalloc(sizeof(*e), ring->count, GFP_KERNEL);
  624. if (!ring->start)
  625. return -ENOMEM;
  626. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  627. e->desc = d;
  628. if (i == ring->count - 1) {
  629. e->next = ring->start;
  630. d->next_offset = base;
  631. } else {
  632. e->next = e + 1;
  633. d->next_offset = base + (i+1) * sizeof(*d);
  634. }
  635. }
  636. ring->to_use = ring->to_clean = ring->start;
  637. return 0;
  638. }
  639. /* Allocate and setup a new buffer for receiving */
  640. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  641. struct sk_buff *skb, unsigned int bufsize)
  642. {
  643. struct skge_rx_desc *rd = e->desc;
  644. u64 map;
  645. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  646. PCI_DMA_FROMDEVICE);
  647. rd->dma_lo = map;
  648. rd->dma_hi = map >> 32;
  649. e->skb = skb;
  650. rd->csum1_start = ETH_HLEN;
  651. rd->csum2_start = ETH_HLEN;
  652. rd->csum1 = 0;
  653. rd->csum2 = 0;
  654. wmb();
  655. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  656. pci_unmap_addr_set(e, mapaddr, map);
  657. pci_unmap_len_set(e, maplen, bufsize);
  658. }
  659. /* Resume receiving using existing skb,
  660. * Note: DMA address is not changed by chip.
  661. * MTU not changed while receiver active.
  662. */
  663. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  664. {
  665. struct skge_rx_desc *rd = e->desc;
  666. rd->csum2 = 0;
  667. rd->csum2_start = ETH_HLEN;
  668. wmb();
  669. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  670. }
  671. /* Free all buffers in receive ring, assumes receiver stopped */
  672. static void skge_rx_clean(struct skge_port *skge)
  673. {
  674. struct skge_hw *hw = skge->hw;
  675. struct skge_ring *ring = &skge->rx_ring;
  676. struct skge_element *e;
  677. e = ring->start;
  678. do {
  679. struct skge_rx_desc *rd = e->desc;
  680. rd->control = 0;
  681. if (e->skb) {
  682. pci_unmap_single(hw->pdev,
  683. pci_unmap_addr(e, mapaddr),
  684. pci_unmap_len(e, maplen),
  685. PCI_DMA_FROMDEVICE);
  686. dev_kfree_skb(e->skb);
  687. e->skb = NULL;
  688. }
  689. } while ((e = e->next) != ring->start);
  690. }
  691. /* Allocate buffers for receive ring
  692. * For receive: to_clean is next received frame.
  693. */
  694. static int skge_rx_fill(struct skge_port *skge)
  695. {
  696. struct skge_ring *ring = &skge->rx_ring;
  697. struct skge_element *e;
  698. e = ring->start;
  699. do {
  700. struct sk_buff *skb;
  701. skb = alloc_skb(skge->rx_buf_size + NET_IP_ALIGN, GFP_KERNEL);
  702. if (!skb)
  703. return -ENOMEM;
  704. skb_reserve(skb, NET_IP_ALIGN);
  705. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  706. } while ( (e = e->next) != ring->start);
  707. ring->to_clean = ring->start;
  708. return 0;
  709. }
  710. static void skge_link_up(struct skge_port *skge)
  711. {
  712. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  713. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  714. netif_carrier_on(skge->netdev);
  715. netif_wake_queue(skge->netdev);
  716. if (netif_msg_link(skge))
  717. printk(KERN_INFO PFX
  718. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  719. skge->netdev->name, skge->speed,
  720. skge->duplex == DUPLEX_FULL ? "full" : "half",
  721. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  722. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  723. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  724. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  725. "unknown");
  726. }
  727. static void skge_link_down(struct skge_port *skge)
  728. {
  729. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  730. netif_carrier_off(skge->netdev);
  731. netif_stop_queue(skge->netdev);
  732. if (netif_msg_link(skge))
  733. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  734. }
  735. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  736. {
  737. int i;
  738. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  739. *val = xm_read16(hw, port, XM_PHY_DATA);
  740. for (i = 0; i < PHY_RETRIES; i++) {
  741. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  742. goto ready;
  743. udelay(1);
  744. }
  745. return -ETIMEDOUT;
  746. ready:
  747. *val = xm_read16(hw, port, XM_PHY_DATA);
  748. return 0;
  749. }
  750. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  751. {
  752. u16 v = 0;
  753. if (__xm_phy_read(hw, port, reg, &v))
  754. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  755. hw->dev[port]->name);
  756. return v;
  757. }
  758. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  759. {
  760. int i;
  761. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  762. for (i = 0; i < PHY_RETRIES; i++) {
  763. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  764. goto ready;
  765. udelay(1);
  766. }
  767. return -EIO;
  768. ready:
  769. xm_write16(hw, port, XM_PHY_DATA, val);
  770. for (i = 0; i < PHY_RETRIES; i++) {
  771. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  772. return 0;
  773. udelay(1);
  774. }
  775. return -ETIMEDOUT;
  776. }
  777. static void genesis_init(struct skge_hw *hw)
  778. {
  779. /* set blink source counter */
  780. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  781. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  782. /* configure mac arbiter */
  783. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  784. /* configure mac arbiter timeout values */
  785. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  786. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  787. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  788. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  789. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  790. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  791. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  792. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  793. /* configure packet arbiter timeout */
  794. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  795. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  796. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  797. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  798. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  799. }
  800. static void genesis_reset(struct skge_hw *hw, int port)
  801. {
  802. const u8 zero[8] = { 0 };
  803. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  804. /* reset the statistics module */
  805. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  806. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  807. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  808. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  809. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  810. /* disable Broadcom PHY IRQ */
  811. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  812. xm_outhash(hw, port, XM_HSM, zero);
  813. }
  814. /* Convert mode to MII values */
  815. static const u16 phy_pause_map[] = {
  816. [FLOW_MODE_NONE] = 0,
  817. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  818. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  819. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  820. };
  821. /* Check status of Broadcom phy link */
  822. static void bcom_check_link(struct skge_hw *hw, int port)
  823. {
  824. struct net_device *dev = hw->dev[port];
  825. struct skge_port *skge = netdev_priv(dev);
  826. u16 status;
  827. /* read twice because of latch */
  828. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  829. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  830. if ((status & PHY_ST_LSYNC) == 0) {
  831. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  832. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  833. xm_write16(hw, port, XM_MMU_CMD, cmd);
  834. /* dummy read to ensure writing */
  835. (void) xm_read16(hw, port, XM_MMU_CMD);
  836. if (netif_carrier_ok(dev))
  837. skge_link_down(skge);
  838. } else {
  839. if (skge->autoneg == AUTONEG_ENABLE &&
  840. (status & PHY_ST_AN_OVER)) {
  841. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  842. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  843. if (lpa & PHY_B_AN_RF) {
  844. printk(KERN_NOTICE PFX "%s: remote fault\n",
  845. dev->name);
  846. return;
  847. }
  848. /* Check Duplex mismatch */
  849. switch (aux & PHY_B_AS_AN_RES_MSK) {
  850. case PHY_B_RES_1000FD:
  851. skge->duplex = DUPLEX_FULL;
  852. break;
  853. case PHY_B_RES_1000HD:
  854. skge->duplex = DUPLEX_HALF;
  855. break;
  856. default:
  857. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  858. dev->name);
  859. return;
  860. }
  861. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  862. switch (aux & PHY_B_AS_PAUSE_MSK) {
  863. case PHY_B_AS_PAUSE_MSK:
  864. skge->flow_control = FLOW_MODE_SYMMETRIC;
  865. break;
  866. case PHY_B_AS_PRR:
  867. skge->flow_control = FLOW_MODE_REM_SEND;
  868. break;
  869. case PHY_B_AS_PRT:
  870. skge->flow_control = FLOW_MODE_LOC_SEND;
  871. break;
  872. default:
  873. skge->flow_control = FLOW_MODE_NONE;
  874. }
  875. skge->speed = SPEED_1000;
  876. }
  877. if (!netif_carrier_ok(dev))
  878. genesis_link_up(skge);
  879. }
  880. }
  881. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  882. * Phy on for 100 or 10Mbit operation
  883. */
  884. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  885. {
  886. struct skge_hw *hw = skge->hw;
  887. int port = skge->port;
  888. int i;
  889. u16 id1, r, ext, ctl;
  890. /* magic workaround patterns for Broadcom */
  891. static const struct {
  892. u16 reg;
  893. u16 val;
  894. } A1hack[] = {
  895. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  896. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  897. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  898. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  899. }, C0hack[] = {
  900. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  901. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  902. };
  903. /* read Id from external PHY (all have the same address) */
  904. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  905. /* Optimize MDIO transfer by suppressing preamble. */
  906. r = xm_read16(hw, port, XM_MMU_CMD);
  907. r |= XM_MMU_NO_PRE;
  908. xm_write16(hw, port, XM_MMU_CMD,r);
  909. switch (id1) {
  910. case PHY_BCOM_ID1_C0:
  911. /*
  912. * Workaround BCOM Errata for the C0 type.
  913. * Write magic patterns to reserved registers.
  914. */
  915. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  916. xm_phy_write(hw, port,
  917. C0hack[i].reg, C0hack[i].val);
  918. break;
  919. case PHY_BCOM_ID1_A1:
  920. /*
  921. * Workaround BCOM Errata for the A1 type.
  922. * Write magic patterns to reserved registers.
  923. */
  924. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  925. xm_phy_write(hw, port,
  926. A1hack[i].reg, A1hack[i].val);
  927. break;
  928. }
  929. /*
  930. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  931. * Disable Power Management after reset.
  932. */
  933. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  934. r |= PHY_B_AC_DIS_PM;
  935. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  936. /* Dummy read */
  937. xm_read16(hw, port, XM_ISRC);
  938. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  939. ctl = PHY_CT_SP1000; /* always 1000mbit */
  940. if (skge->autoneg == AUTONEG_ENABLE) {
  941. /*
  942. * Workaround BCOM Errata #1 for the C5 type.
  943. * 1000Base-T Link Acquisition Failure in Slave Mode
  944. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  945. */
  946. u16 adv = PHY_B_1000C_RD;
  947. if (skge->advertising & ADVERTISED_1000baseT_Half)
  948. adv |= PHY_B_1000C_AHD;
  949. if (skge->advertising & ADVERTISED_1000baseT_Full)
  950. adv |= PHY_B_1000C_AFD;
  951. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  952. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  953. } else {
  954. if (skge->duplex == DUPLEX_FULL)
  955. ctl |= PHY_CT_DUP_MD;
  956. /* Force to slave */
  957. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  958. }
  959. /* Set autonegotiation pause parameters */
  960. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  961. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  962. /* Handle Jumbo frames */
  963. if (jumbo) {
  964. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  965. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  966. ext |= PHY_B_PEC_HIGH_LA;
  967. }
  968. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  969. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  970. /* Use link status change interrupt */
  971. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  972. bcom_check_link(hw, port);
  973. }
  974. static void genesis_mac_init(struct skge_hw *hw, int port)
  975. {
  976. struct net_device *dev = hw->dev[port];
  977. struct skge_port *skge = netdev_priv(dev);
  978. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  979. int i;
  980. u32 r;
  981. const u8 zero[6] = { 0 };
  982. for (i = 0; i < 10; i++) {
  983. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  984. MFF_SET_MAC_RST);
  985. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  986. goto reset_ok;
  987. udelay(1);
  988. }
  989. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  990. reset_ok:
  991. /* Unreset the XMAC. */
  992. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  993. /*
  994. * Perform additional initialization for external PHYs,
  995. * namely for the 1000baseTX cards that use the XMAC's
  996. * GMII mode.
  997. */
  998. /* Take external Phy out of reset */
  999. r = skge_read32(hw, B2_GP_IO);
  1000. if (port == 0)
  1001. r |= GP_DIR_0|GP_IO_0;
  1002. else
  1003. r |= GP_DIR_2|GP_IO_2;
  1004. skge_write32(hw, B2_GP_IO, r);
  1005. /* Enable GMII interface */
  1006. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1007. bcom_phy_init(skge, jumbo);
  1008. /* Set Station Address */
  1009. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1010. /* We don't use match addresses so clear */
  1011. for (i = 1; i < 16; i++)
  1012. xm_outaddr(hw, port, XM_EXM(i), zero);
  1013. /* Clear MIB counters */
  1014. xm_write16(hw, port, XM_STAT_CMD,
  1015. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1016. /* Clear two times according to Errata #3 */
  1017. xm_write16(hw, port, XM_STAT_CMD,
  1018. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1019. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1020. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1021. /* We don't need the FCS appended to the packet. */
  1022. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1023. if (jumbo)
  1024. r |= XM_RX_BIG_PK_OK;
  1025. if (skge->duplex == DUPLEX_HALF) {
  1026. /*
  1027. * If in manual half duplex mode the other side might be in
  1028. * full duplex mode, so ignore if a carrier extension is not seen
  1029. * on frames received
  1030. */
  1031. r |= XM_RX_DIS_CEXT;
  1032. }
  1033. xm_write16(hw, port, XM_RX_CMD, r);
  1034. /* We want short frames padded to 60 bytes. */
  1035. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1036. /*
  1037. * Bump up the transmit threshold. This helps hold off transmit
  1038. * underruns when we're blasting traffic from both ports at once.
  1039. */
  1040. xm_write16(hw, port, XM_TX_THR, 512);
  1041. /*
  1042. * Enable the reception of all error frames. This is is
  1043. * a necessary evil due to the design of the XMAC. The
  1044. * XMAC's receive FIFO is only 8K in size, however jumbo
  1045. * frames can be up to 9000 bytes in length. When bad
  1046. * frame filtering is enabled, the XMAC's RX FIFO operates
  1047. * in 'store and forward' mode. For this to work, the
  1048. * entire frame has to fit into the FIFO, but that means
  1049. * that jumbo frames larger than 8192 bytes will be
  1050. * truncated. Disabling all bad frame filtering causes
  1051. * the RX FIFO to operate in streaming mode, in which
  1052. * case the XMAC will start transferring frames out of the
  1053. * RX FIFO as soon as the FIFO threshold is reached.
  1054. */
  1055. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1056. /*
  1057. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1058. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1059. * and 'Octets Rx OK Hi Cnt Ov'.
  1060. */
  1061. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1062. /*
  1063. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1064. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1065. * and 'Octets Tx OK Hi Cnt Ov'.
  1066. */
  1067. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1068. /* Configure MAC arbiter */
  1069. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1070. /* configure timeout values */
  1071. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1072. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1073. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1074. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1075. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1076. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1077. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1078. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1079. /* Configure Rx MAC FIFO */
  1080. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1081. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1082. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1083. /* Configure Tx MAC FIFO */
  1084. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1085. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1086. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1087. if (jumbo) {
  1088. /* Enable frame flushing if jumbo frames used */
  1089. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1090. } else {
  1091. /* enable timeout timers if normal frames */
  1092. skge_write16(hw, B3_PA_CTRL,
  1093. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1094. }
  1095. }
  1096. static void genesis_stop(struct skge_port *skge)
  1097. {
  1098. struct skge_hw *hw = skge->hw;
  1099. int port = skge->port;
  1100. u32 reg;
  1101. genesis_reset(hw, port);
  1102. /* Clear Tx packet arbiter timeout IRQ */
  1103. skge_write16(hw, B3_PA_CTRL,
  1104. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1105. /*
  1106. * If the transfer sticks at the MAC the STOP command will not
  1107. * terminate if we don't flush the XMAC's transmit FIFO !
  1108. */
  1109. xm_write32(hw, port, XM_MODE,
  1110. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1111. /* Reset the MAC */
  1112. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1113. /* For external PHYs there must be special handling */
  1114. reg = skge_read32(hw, B2_GP_IO);
  1115. if (port == 0) {
  1116. reg |= GP_DIR_0;
  1117. reg &= ~GP_IO_0;
  1118. } else {
  1119. reg |= GP_DIR_2;
  1120. reg &= ~GP_IO_2;
  1121. }
  1122. skge_write32(hw, B2_GP_IO, reg);
  1123. skge_read32(hw, B2_GP_IO);
  1124. xm_write16(hw, port, XM_MMU_CMD,
  1125. xm_read16(hw, port, XM_MMU_CMD)
  1126. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1127. xm_read16(hw, port, XM_MMU_CMD);
  1128. }
  1129. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1130. {
  1131. struct skge_hw *hw = skge->hw;
  1132. int port = skge->port;
  1133. int i;
  1134. unsigned long timeout = jiffies + HZ;
  1135. xm_write16(hw, port,
  1136. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1137. /* wait for update to complete */
  1138. while (xm_read16(hw, port, XM_STAT_CMD)
  1139. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1140. if (time_after(jiffies, timeout))
  1141. break;
  1142. udelay(10);
  1143. }
  1144. /* special case for 64 bit octet counter */
  1145. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1146. | xm_read32(hw, port, XM_TXO_OK_LO);
  1147. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1148. | xm_read32(hw, port, XM_RXO_OK_LO);
  1149. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1150. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1151. }
  1152. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1153. {
  1154. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1155. u16 status = xm_read16(hw, port, XM_ISRC);
  1156. if (netif_msg_intr(skge))
  1157. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1158. skge->netdev->name, status);
  1159. if (status & XM_IS_TXF_UR) {
  1160. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1161. ++skge->net_stats.tx_fifo_errors;
  1162. }
  1163. if (status & XM_IS_RXF_OV) {
  1164. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1165. ++skge->net_stats.rx_fifo_errors;
  1166. }
  1167. }
  1168. static void genesis_link_up(struct skge_port *skge)
  1169. {
  1170. struct skge_hw *hw = skge->hw;
  1171. int port = skge->port;
  1172. u16 cmd;
  1173. u32 mode, msk;
  1174. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1175. /*
  1176. * enabling pause frame reception is required for 1000BT
  1177. * because the XMAC is not reset if the link is going down
  1178. */
  1179. if (skge->flow_control == FLOW_MODE_NONE ||
  1180. skge->flow_control == FLOW_MODE_LOC_SEND)
  1181. /* Disable Pause Frame Reception */
  1182. cmd |= XM_MMU_IGN_PF;
  1183. else
  1184. /* Enable Pause Frame Reception */
  1185. cmd &= ~XM_MMU_IGN_PF;
  1186. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1187. mode = xm_read32(hw, port, XM_MODE);
  1188. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1189. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1190. /*
  1191. * Configure Pause Frame Generation
  1192. * Use internal and external Pause Frame Generation.
  1193. * Sending pause frames is edge triggered.
  1194. * Send a Pause frame with the maximum pause time if
  1195. * internal oder external FIFO full condition occurs.
  1196. * Send a zero pause time frame to re-start transmission.
  1197. */
  1198. /* XM_PAUSE_DA = '010000C28001' (default) */
  1199. /* XM_MAC_PTIME = 0xffff (maximum) */
  1200. /* remember this value is defined in big endian (!) */
  1201. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1202. mode |= XM_PAUSE_MODE;
  1203. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1204. } else {
  1205. /*
  1206. * disable pause frame generation is required for 1000BT
  1207. * because the XMAC is not reset if the link is going down
  1208. */
  1209. /* Disable Pause Mode in Mode Register */
  1210. mode &= ~XM_PAUSE_MODE;
  1211. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1212. }
  1213. xm_write32(hw, port, XM_MODE, mode);
  1214. msk = XM_DEF_MSK;
  1215. /* disable GP0 interrupt bit for external Phy */
  1216. msk |= XM_IS_INP_ASS;
  1217. xm_write16(hw, port, XM_IMSK, msk);
  1218. xm_read16(hw, port, XM_ISRC);
  1219. /* get MMU Command Reg. */
  1220. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1221. if (skge->duplex == DUPLEX_FULL)
  1222. cmd |= XM_MMU_GMII_FD;
  1223. /*
  1224. * Workaround BCOM Errata (#10523) for all BCom Phys
  1225. * Enable Power Management after link up
  1226. */
  1227. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1228. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1229. & ~PHY_B_AC_DIS_PM);
  1230. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1231. /* enable Rx/Tx */
  1232. xm_write16(hw, port, XM_MMU_CMD,
  1233. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1234. skge_link_up(skge);
  1235. }
  1236. static inline void bcom_phy_intr(struct skge_port *skge)
  1237. {
  1238. struct skge_hw *hw = skge->hw;
  1239. int port = skge->port;
  1240. u16 isrc;
  1241. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1242. if (netif_msg_intr(skge))
  1243. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1244. skge->netdev->name, isrc);
  1245. if (isrc & PHY_B_IS_PSE)
  1246. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1247. hw->dev[port]->name);
  1248. /* Workaround BCom Errata:
  1249. * enable and disable loopback mode if "NO HCD" occurs.
  1250. */
  1251. if (isrc & PHY_B_IS_NO_HDCL) {
  1252. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1253. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1254. ctrl | PHY_CT_LOOP);
  1255. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1256. ctrl & ~PHY_CT_LOOP);
  1257. }
  1258. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1259. bcom_check_link(hw, port);
  1260. }
  1261. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1262. {
  1263. int i;
  1264. gma_write16(hw, port, GM_SMI_DATA, val);
  1265. gma_write16(hw, port, GM_SMI_CTRL,
  1266. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1267. for (i = 0; i < PHY_RETRIES; i++) {
  1268. udelay(1);
  1269. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1270. return 0;
  1271. }
  1272. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1273. hw->dev[port]->name);
  1274. return -EIO;
  1275. }
  1276. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1277. {
  1278. int i;
  1279. gma_write16(hw, port, GM_SMI_CTRL,
  1280. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1281. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1282. for (i = 0; i < PHY_RETRIES; i++) {
  1283. udelay(1);
  1284. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1285. goto ready;
  1286. }
  1287. return -ETIMEDOUT;
  1288. ready:
  1289. *val = gma_read16(hw, port, GM_SMI_DATA);
  1290. return 0;
  1291. }
  1292. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1293. {
  1294. u16 v = 0;
  1295. if (__gm_phy_read(hw, port, reg, &v))
  1296. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1297. hw->dev[port]->name);
  1298. return v;
  1299. }
  1300. /* Marvell Phy Initialization */
  1301. static void yukon_init(struct skge_hw *hw, int port)
  1302. {
  1303. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1304. u16 ctrl, ct1000, adv;
  1305. if (skge->autoneg == AUTONEG_ENABLE) {
  1306. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1307. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1308. PHY_M_EC_MAC_S_MSK);
  1309. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1310. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1311. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1312. }
  1313. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1314. if (skge->autoneg == AUTONEG_DISABLE)
  1315. ctrl &= ~PHY_CT_ANE;
  1316. ctrl |= PHY_CT_RESET;
  1317. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1318. ctrl = 0;
  1319. ct1000 = 0;
  1320. adv = PHY_AN_CSMA;
  1321. if (skge->autoneg == AUTONEG_ENABLE) {
  1322. if (hw->copper) {
  1323. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1324. ct1000 |= PHY_M_1000C_AFD;
  1325. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1326. ct1000 |= PHY_M_1000C_AHD;
  1327. if (skge->advertising & ADVERTISED_100baseT_Full)
  1328. adv |= PHY_M_AN_100_FD;
  1329. if (skge->advertising & ADVERTISED_100baseT_Half)
  1330. adv |= PHY_M_AN_100_HD;
  1331. if (skge->advertising & ADVERTISED_10baseT_Full)
  1332. adv |= PHY_M_AN_10_FD;
  1333. if (skge->advertising & ADVERTISED_10baseT_Half)
  1334. adv |= PHY_M_AN_10_HD;
  1335. } else /* special defines for FIBER (88E1011S only) */
  1336. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1337. /* Set Flow-control capabilities */
  1338. adv |= phy_pause_map[skge->flow_control];
  1339. /* Restart Auto-negotiation */
  1340. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1341. } else {
  1342. /* forced speed/duplex settings */
  1343. ct1000 = PHY_M_1000C_MSE;
  1344. if (skge->duplex == DUPLEX_FULL)
  1345. ctrl |= PHY_CT_DUP_MD;
  1346. switch (skge->speed) {
  1347. case SPEED_1000:
  1348. ctrl |= PHY_CT_SP1000;
  1349. break;
  1350. case SPEED_100:
  1351. ctrl |= PHY_CT_SP100;
  1352. break;
  1353. }
  1354. ctrl |= PHY_CT_RESET;
  1355. }
  1356. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1357. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1358. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1359. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1360. if (skge->autoneg == AUTONEG_ENABLE)
  1361. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1362. else
  1363. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1364. }
  1365. static void yukon_reset(struct skge_hw *hw, int port)
  1366. {
  1367. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1368. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1369. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1370. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1371. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1372. gma_write16(hw, port, GM_RX_CTRL,
  1373. gma_read16(hw, port, GM_RX_CTRL)
  1374. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1375. }
  1376. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1377. static int is_yukon_lite_a0(struct skge_hw *hw)
  1378. {
  1379. u32 reg;
  1380. int ret;
  1381. if (hw->chip_id != CHIP_ID_YUKON)
  1382. return 0;
  1383. reg = skge_read32(hw, B2_FAR);
  1384. skge_write8(hw, B2_FAR + 3, 0xff);
  1385. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1386. skge_write32(hw, B2_FAR, reg);
  1387. return ret;
  1388. }
  1389. static void yukon_mac_init(struct skge_hw *hw, int port)
  1390. {
  1391. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1392. int i;
  1393. u32 reg;
  1394. const u8 *addr = hw->dev[port]->dev_addr;
  1395. /* WA code for COMA mode -- set PHY reset */
  1396. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1397. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1398. reg = skge_read32(hw, B2_GP_IO);
  1399. reg |= GP_DIR_9 | GP_IO_9;
  1400. skge_write32(hw, B2_GP_IO, reg);
  1401. }
  1402. /* hard reset */
  1403. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1404. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1405. /* WA code for COMA mode -- clear PHY reset */
  1406. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1407. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1408. reg = skge_read32(hw, B2_GP_IO);
  1409. reg |= GP_DIR_9;
  1410. reg &= ~GP_IO_9;
  1411. skge_write32(hw, B2_GP_IO, reg);
  1412. }
  1413. /* Set hardware config mode */
  1414. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1415. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1416. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1417. /* Clear GMC reset */
  1418. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1419. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1420. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1421. if (skge->autoneg == AUTONEG_DISABLE) {
  1422. reg = GM_GPCR_AU_ALL_DIS;
  1423. gma_write16(hw, port, GM_GP_CTRL,
  1424. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1425. switch (skge->speed) {
  1426. case SPEED_1000:
  1427. reg &= ~GM_GPCR_SPEED_100;
  1428. reg |= GM_GPCR_SPEED_1000;
  1429. break;
  1430. case SPEED_100:
  1431. reg &= ~GM_GPCR_SPEED_1000;
  1432. reg |= GM_GPCR_SPEED_100;
  1433. break;
  1434. case SPEED_10:
  1435. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1436. break;
  1437. }
  1438. if (skge->duplex == DUPLEX_FULL)
  1439. reg |= GM_GPCR_DUP_FULL;
  1440. } else
  1441. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1442. switch (skge->flow_control) {
  1443. case FLOW_MODE_NONE:
  1444. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1445. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1446. break;
  1447. case FLOW_MODE_LOC_SEND:
  1448. /* disable Rx flow-control */
  1449. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1450. }
  1451. gma_write16(hw, port, GM_GP_CTRL, reg);
  1452. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1453. yukon_init(hw, port);
  1454. /* MIB clear */
  1455. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1456. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1457. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1458. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1459. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1460. /* transmit control */
  1461. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1462. /* receive control reg: unicast + multicast + no FCS */
  1463. gma_write16(hw, port, GM_RX_CTRL,
  1464. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1465. /* transmit flow control */
  1466. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1467. /* transmit parameter */
  1468. gma_write16(hw, port, GM_TX_PARAM,
  1469. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1470. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1471. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1472. /* serial mode register */
  1473. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1474. if (hw->dev[port]->mtu > 1500)
  1475. reg |= GM_SMOD_JUMBO_ENA;
  1476. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1477. /* physical address: used for pause frames */
  1478. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1479. /* virtual address for data */
  1480. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1481. /* enable interrupt mask for counter overflows */
  1482. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1483. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1484. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1485. /* Initialize Mac Fifo */
  1486. /* Configure Rx MAC FIFO */
  1487. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1488. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1489. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1490. if (is_yukon_lite_a0(hw))
  1491. reg &= ~GMF_RX_F_FL_ON;
  1492. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1493. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1494. /*
  1495. * because Pause Packet Truncation in GMAC is not working
  1496. * we have to increase the Flush Threshold to 64 bytes
  1497. * in order to flush pause packets in Rx FIFO on Yukon-1
  1498. */
  1499. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1500. /* Configure Tx MAC FIFO */
  1501. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1502. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1503. }
  1504. /* Go into power down mode */
  1505. static void yukon_suspend(struct skge_hw *hw, int port)
  1506. {
  1507. u16 ctrl;
  1508. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1509. ctrl |= PHY_M_PC_POL_R_DIS;
  1510. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1511. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1512. ctrl |= PHY_CT_RESET;
  1513. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1514. /* switch IEEE compatible power down mode on */
  1515. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1516. ctrl |= PHY_CT_PDOWN;
  1517. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1518. }
  1519. static void yukon_stop(struct skge_port *skge)
  1520. {
  1521. struct skge_hw *hw = skge->hw;
  1522. int port = skge->port;
  1523. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1524. yukon_reset(hw, port);
  1525. gma_write16(hw, port, GM_GP_CTRL,
  1526. gma_read16(hw, port, GM_GP_CTRL)
  1527. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1528. gma_read16(hw, port, GM_GP_CTRL);
  1529. yukon_suspend(hw, port);
  1530. /* set GPHY Control reset */
  1531. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1532. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1533. }
  1534. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1535. {
  1536. struct skge_hw *hw = skge->hw;
  1537. int port = skge->port;
  1538. int i;
  1539. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1540. | gma_read32(hw, port, GM_TXO_OK_LO);
  1541. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1542. | gma_read32(hw, port, GM_RXO_OK_LO);
  1543. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1544. data[i] = gma_read32(hw, port,
  1545. skge_stats[i].gma_offset);
  1546. }
  1547. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1548. {
  1549. struct net_device *dev = hw->dev[port];
  1550. struct skge_port *skge = netdev_priv(dev);
  1551. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1552. if (netif_msg_intr(skge))
  1553. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1554. dev->name, status);
  1555. if (status & GM_IS_RX_FF_OR) {
  1556. ++skge->net_stats.rx_fifo_errors;
  1557. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1558. }
  1559. if (status & GM_IS_TX_FF_UR) {
  1560. ++skge->net_stats.tx_fifo_errors;
  1561. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1562. }
  1563. }
  1564. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1565. {
  1566. switch (aux & PHY_M_PS_SPEED_MSK) {
  1567. case PHY_M_PS_SPEED_1000:
  1568. return SPEED_1000;
  1569. case PHY_M_PS_SPEED_100:
  1570. return SPEED_100;
  1571. default:
  1572. return SPEED_10;
  1573. }
  1574. }
  1575. static void yukon_link_up(struct skge_port *skge)
  1576. {
  1577. struct skge_hw *hw = skge->hw;
  1578. int port = skge->port;
  1579. u16 reg;
  1580. /* Enable Transmit FIFO Underrun */
  1581. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1582. reg = gma_read16(hw, port, GM_GP_CTRL);
  1583. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1584. reg |= GM_GPCR_DUP_FULL;
  1585. /* enable Rx/Tx */
  1586. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1587. gma_write16(hw, port, GM_GP_CTRL, reg);
  1588. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1589. skge_link_up(skge);
  1590. }
  1591. static void yukon_link_down(struct skge_port *skge)
  1592. {
  1593. struct skge_hw *hw = skge->hw;
  1594. int port = skge->port;
  1595. u16 ctrl;
  1596. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1597. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1598. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1599. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1600. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1601. /* restore Asymmetric Pause bit */
  1602. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1603. gm_phy_read(hw, port,
  1604. PHY_MARV_AUNE_ADV)
  1605. | PHY_M_AN_ASP);
  1606. }
  1607. yukon_reset(hw, port);
  1608. skge_link_down(skge);
  1609. yukon_init(hw, port);
  1610. }
  1611. static void yukon_phy_intr(struct skge_port *skge)
  1612. {
  1613. struct skge_hw *hw = skge->hw;
  1614. int port = skge->port;
  1615. const char *reason = NULL;
  1616. u16 istatus, phystat;
  1617. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1618. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1619. if (netif_msg_intr(skge))
  1620. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1621. skge->netdev->name, istatus, phystat);
  1622. if (istatus & PHY_M_IS_AN_COMPL) {
  1623. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1624. & PHY_M_AN_RF) {
  1625. reason = "remote fault";
  1626. goto failed;
  1627. }
  1628. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1629. reason = "master/slave fault";
  1630. goto failed;
  1631. }
  1632. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1633. reason = "speed/duplex";
  1634. goto failed;
  1635. }
  1636. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1637. ? DUPLEX_FULL : DUPLEX_HALF;
  1638. skge->speed = yukon_speed(hw, phystat);
  1639. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1640. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1641. case PHY_M_PS_PAUSE_MSK:
  1642. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1643. break;
  1644. case PHY_M_PS_RX_P_EN:
  1645. skge->flow_control = FLOW_MODE_REM_SEND;
  1646. break;
  1647. case PHY_M_PS_TX_P_EN:
  1648. skge->flow_control = FLOW_MODE_LOC_SEND;
  1649. break;
  1650. default:
  1651. skge->flow_control = FLOW_MODE_NONE;
  1652. }
  1653. if (skge->flow_control == FLOW_MODE_NONE ||
  1654. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1655. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1656. else
  1657. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1658. yukon_link_up(skge);
  1659. return;
  1660. }
  1661. if (istatus & PHY_M_IS_LSP_CHANGE)
  1662. skge->speed = yukon_speed(hw, phystat);
  1663. if (istatus & PHY_M_IS_DUP_CHANGE)
  1664. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1665. if (istatus & PHY_M_IS_LST_CHANGE) {
  1666. if (phystat & PHY_M_PS_LINK_UP)
  1667. yukon_link_up(skge);
  1668. else
  1669. yukon_link_down(skge);
  1670. }
  1671. return;
  1672. failed:
  1673. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1674. skge->netdev->name, reason);
  1675. /* XXX restart autonegotiation? */
  1676. }
  1677. static void skge_phy_reset(struct skge_port *skge)
  1678. {
  1679. struct skge_hw *hw = skge->hw;
  1680. int port = skge->port;
  1681. netif_stop_queue(skge->netdev);
  1682. netif_carrier_off(skge->netdev);
  1683. mutex_lock(&hw->phy_mutex);
  1684. if (hw->chip_id == CHIP_ID_GENESIS) {
  1685. genesis_reset(hw, port);
  1686. genesis_mac_init(hw, port);
  1687. } else {
  1688. yukon_reset(hw, port);
  1689. yukon_init(hw, port);
  1690. }
  1691. mutex_unlock(&hw->phy_mutex);
  1692. }
  1693. /* Basic MII support */
  1694. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1695. {
  1696. struct mii_ioctl_data *data = if_mii(ifr);
  1697. struct skge_port *skge = netdev_priv(dev);
  1698. struct skge_hw *hw = skge->hw;
  1699. int err = -EOPNOTSUPP;
  1700. if (!netif_running(dev))
  1701. return -ENODEV; /* Phy still in reset */
  1702. switch(cmd) {
  1703. case SIOCGMIIPHY:
  1704. data->phy_id = hw->phy_addr;
  1705. /* fallthru */
  1706. case SIOCGMIIREG: {
  1707. u16 val = 0;
  1708. mutex_lock(&hw->phy_mutex);
  1709. if (hw->chip_id == CHIP_ID_GENESIS)
  1710. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1711. else
  1712. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1713. mutex_unlock(&hw->phy_mutex);
  1714. data->val_out = val;
  1715. break;
  1716. }
  1717. case SIOCSMIIREG:
  1718. if (!capable(CAP_NET_ADMIN))
  1719. return -EPERM;
  1720. mutex_lock(&hw->phy_mutex);
  1721. if (hw->chip_id == CHIP_ID_GENESIS)
  1722. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1723. data->val_in);
  1724. else
  1725. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1726. data->val_in);
  1727. mutex_unlock(&hw->phy_mutex);
  1728. break;
  1729. }
  1730. return err;
  1731. }
  1732. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1733. {
  1734. u32 end;
  1735. start /= 8;
  1736. len /= 8;
  1737. end = start + len - 1;
  1738. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1739. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1740. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1741. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1742. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1743. if (q == Q_R1 || q == Q_R2) {
  1744. /* Set thresholds on receive queue's */
  1745. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1746. start + (2*len)/3);
  1747. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1748. start + (len/3));
  1749. } else {
  1750. /* Enable store & forward on Tx queue's because
  1751. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1752. */
  1753. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1754. }
  1755. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1756. }
  1757. /* Setup Bus Memory Interface */
  1758. static void skge_qset(struct skge_port *skge, u16 q,
  1759. const struct skge_element *e)
  1760. {
  1761. struct skge_hw *hw = skge->hw;
  1762. u32 watermark = 0x600;
  1763. u64 base = skge->dma + (e->desc - skge->mem);
  1764. /* optimization to reduce window on 32bit/33mhz */
  1765. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1766. watermark /= 2;
  1767. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1768. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1769. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1770. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1771. }
  1772. static int skge_up(struct net_device *dev)
  1773. {
  1774. struct skge_port *skge = netdev_priv(dev);
  1775. struct skge_hw *hw = skge->hw;
  1776. int port = skge->port;
  1777. u32 chunk, ram_addr;
  1778. size_t rx_size, tx_size;
  1779. int err;
  1780. if (netif_msg_ifup(skge))
  1781. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1782. if (dev->mtu > RX_BUF_SIZE)
  1783. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  1784. else
  1785. skge->rx_buf_size = RX_BUF_SIZE;
  1786. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1787. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1788. skge->mem_size = tx_size + rx_size;
  1789. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1790. if (!skge->mem)
  1791. return -ENOMEM;
  1792. BUG_ON(skge->dma & 7);
  1793. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  1794. printk(KERN_ERR PFX "pci_alloc_consistent region crosses 4G boundary\n");
  1795. err = -EINVAL;
  1796. goto free_pci_mem;
  1797. }
  1798. memset(skge->mem, 0, skge->mem_size);
  1799. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  1800. if (err)
  1801. goto free_pci_mem;
  1802. err = skge_rx_fill(skge);
  1803. if (err)
  1804. goto free_rx_ring;
  1805. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1806. skge->dma + rx_size);
  1807. if (err)
  1808. goto free_rx_ring;
  1809. /* Initialize MAC */
  1810. mutex_lock(&hw->phy_mutex);
  1811. if (hw->chip_id == CHIP_ID_GENESIS)
  1812. genesis_mac_init(hw, port);
  1813. else
  1814. yukon_mac_init(hw, port);
  1815. mutex_unlock(&hw->phy_mutex);
  1816. /* Configure RAMbuffers */
  1817. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1818. ram_addr = hw->ram_offset + 2 * chunk * port;
  1819. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1820. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1821. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1822. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1823. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1824. /* Start receiver BMU */
  1825. wmb();
  1826. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1827. skge_led(skge, LED_MODE_ON);
  1828. return 0;
  1829. free_rx_ring:
  1830. skge_rx_clean(skge);
  1831. kfree(skge->rx_ring.start);
  1832. free_pci_mem:
  1833. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1834. skge->mem = NULL;
  1835. return err;
  1836. }
  1837. static int skge_down(struct net_device *dev)
  1838. {
  1839. struct skge_port *skge = netdev_priv(dev);
  1840. struct skge_hw *hw = skge->hw;
  1841. int port = skge->port;
  1842. if (skge->mem == NULL)
  1843. return 0;
  1844. if (netif_msg_ifdown(skge))
  1845. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1846. netif_stop_queue(dev);
  1847. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  1848. if (hw->chip_id == CHIP_ID_GENESIS)
  1849. genesis_stop(skge);
  1850. else
  1851. yukon_stop(skge);
  1852. /* Stop transmitter */
  1853. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1854. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1855. RB_RST_SET|RB_DIS_OP_MD);
  1856. /* Disable Force Sync bit and Enable Alloc bit */
  1857. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1858. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1859. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1860. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1861. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1862. /* Reset PCI FIFO */
  1863. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1864. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1865. /* Reset the RAM Buffer async Tx queue */
  1866. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1867. /* stop receiver */
  1868. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1869. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1870. RB_RST_SET|RB_DIS_OP_MD);
  1871. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1872. if (hw->chip_id == CHIP_ID_GENESIS) {
  1873. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1874. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1875. } else {
  1876. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1877. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1878. }
  1879. skge_led(skge, LED_MODE_OFF);
  1880. skge_tx_clean(skge);
  1881. skge_rx_clean(skge);
  1882. kfree(skge->rx_ring.start);
  1883. kfree(skge->tx_ring.start);
  1884. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1885. skge->mem = NULL;
  1886. return 0;
  1887. }
  1888. static inline int skge_avail(const struct skge_ring *ring)
  1889. {
  1890. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  1891. + (ring->to_clean - ring->to_use) - 1;
  1892. }
  1893. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1894. {
  1895. struct skge_port *skge = netdev_priv(dev);
  1896. struct skge_hw *hw = skge->hw;
  1897. struct skge_element *e;
  1898. struct skge_tx_desc *td;
  1899. int i;
  1900. u32 control, len;
  1901. u64 map;
  1902. unsigned long flags;
  1903. if (skb_padto(skb, ETH_ZLEN))
  1904. return NETDEV_TX_OK;
  1905. if (!spin_trylock_irqsave(&skge->tx_lock, flags))
  1906. /* Collision - tell upper layer to requeue */
  1907. return NETDEV_TX_LOCKED;
  1908. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1)) {
  1909. if (!netif_queue_stopped(dev)) {
  1910. netif_stop_queue(dev);
  1911. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1912. dev->name);
  1913. }
  1914. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1915. return NETDEV_TX_BUSY;
  1916. }
  1917. e = skge->tx_ring.to_use;
  1918. td = e->desc;
  1919. BUG_ON(td->control & BMU_OWN);
  1920. e->skb = skb;
  1921. len = skb_headlen(skb);
  1922. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1923. pci_unmap_addr_set(e, mapaddr, map);
  1924. pci_unmap_len_set(e, maplen, len);
  1925. td->dma_lo = map;
  1926. td->dma_hi = map >> 32;
  1927. if (skb->ip_summed == CHECKSUM_HW) {
  1928. int offset = skb->h.raw - skb->data;
  1929. /* This seems backwards, but it is what the sk98lin
  1930. * does. Looks like hardware is wrong?
  1931. */
  1932. if (skb->h.ipiph->protocol == IPPROTO_UDP
  1933. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1934. control = BMU_TCP_CHECK;
  1935. else
  1936. control = BMU_UDP_CHECK;
  1937. td->csum_offs = 0;
  1938. td->csum_start = offset;
  1939. td->csum_write = offset + skb->csum;
  1940. } else
  1941. control = BMU_CHECK;
  1942. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1943. control |= BMU_EOF| BMU_IRQ_EOF;
  1944. else {
  1945. struct skge_tx_desc *tf = td;
  1946. control |= BMU_STFWD;
  1947. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1948. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1949. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1950. frag->size, PCI_DMA_TODEVICE);
  1951. e = e->next;
  1952. e->skb = skb;
  1953. tf = e->desc;
  1954. BUG_ON(tf->control & BMU_OWN);
  1955. tf->dma_lo = map;
  1956. tf->dma_hi = (u64) map >> 32;
  1957. pci_unmap_addr_set(e, mapaddr, map);
  1958. pci_unmap_len_set(e, maplen, frag->size);
  1959. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1960. }
  1961. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1962. }
  1963. /* Make sure all the descriptors written */
  1964. wmb();
  1965. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1966. wmb();
  1967. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1968. if (unlikely(netif_msg_tx_queued(skge)))
  1969. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1970. dev->name, e - skge->tx_ring.start, skb->len);
  1971. skge->tx_ring.to_use = e->next;
  1972. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  1973. pr_debug("%s: transmit queue full\n", dev->name);
  1974. netif_stop_queue(dev);
  1975. }
  1976. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1977. dev->trans_start = jiffies;
  1978. return NETDEV_TX_OK;
  1979. }
  1980. /* Free resources associated with this reing element */
  1981. static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
  1982. u32 control)
  1983. {
  1984. struct pci_dev *pdev = skge->hw->pdev;
  1985. BUG_ON(!e->skb);
  1986. /* skb header vs. fragment */
  1987. if (control & BMU_STF)
  1988. pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
  1989. pci_unmap_len(e, maplen),
  1990. PCI_DMA_TODEVICE);
  1991. else
  1992. pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
  1993. pci_unmap_len(e, maplen),
  1994. PCI_DMA_TODEVICE);
  1995. if (control & BMU_EOF) {
  1996. if (unlikely(netif_msg_tx_done(skge)))
  1997. printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
  1998. skge->netdev->name, e - skge->tx_ring.start);
  1999. dev_kfree_skb_any(e->skb);
  2000. }
  2001. e->skb = NULL;
  2002. }
  2003. /* Free all buffers in transmit ring */
  2004. static void skge_tx_clean(struct skge_port *skge)
  2005. {
  2006. struct skge_element *e;
  2007. unsigned long flags;
  2008. spin_lock_irqsave(&skge->tx_lock, flags);
  2009. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2010. struct skge_tx_desc *td = e->desc;
  2011. skge_tx_free(skge, e, td->control);
  2012. td->control = 0;
  2013. }
  2014. skge->tx_ring.to_clean = e;
  2015. netif_wake_queue(skge->netdev);
  2016. spin_unlock_irqrestore(&skge->tx_lock, flags);
  2017. }
  2018. static void skge_tx_timeout(struct net_device *dev)
  2019. {
  2020. struct skge_port *skge = netdev_priv(dev);
  2021. if (netif_msg_timer(skge))
  2022. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2023. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2024. skge_tx_clean(skge);
  2025. }
  2026. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2027. {
  2028. int err;
  2029. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2030. return -EINVAL;
  2031. if (!netif_running(dev)) {
  2032. dev->mtu = new_mtu;
  2033. return 0;
  2034. }
  2035. skge_down(dev);
  2036. dev->mtu = new_mtu;
  2037. err = skge_up(dev);
  2038. if (err)
  2039. dev_close(dev);
  2040. return err;
  2041. }
  2042. static void genesis_set_multicast(struct net_device *dev)
  2043. {
  2044. struct skge_port *skge = netdev_priv(dev);
  2045. struct skge_hw *hw = skge->hw;
  2046. int port = skge->port;
  2047. int i, count = dev->mc_count;
  2048. struct dev_mc_list *list = dev->mc_list;
  2049. u32 mode;
  2050. u8 filter[8];
  2051. mode = xm_read32(hw, port, XM_MODE);
  2052. mode |= XM_MD_ENA_HASH;
  2053. if (dev->flags & IFF_PROMISC)
  2054. mode |= XM_MD_ENA_PROM;
  2055. else
  2056. mode &= ~XM_MD_ENA_PROM;
  2057. if (dev->flags & IFF_ALLMULTI)
  2058. memset(filter, 0xff, sizeof(filter));
  2059. else {
  2060. memset(filter, 0, sizeof(filter));
  2061. for (i = 0; list && i < count; i++, list = list->next) {
  2062. u32 crc, bit;
  2063. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  2064. bit = ~crc & 0x3f;
  2065. filter[bit/8] |= 1 << (bit%8);
  2066. }
  2067. }
  2068. xm_write32(hw, port, XM_MODE, mode);
  2069. xm_outhash(hw, port, XM_HSM, filter);
  2070. }
  2071. static void yukon_set_multicast(struct net_device *dev)
  2072. {
  2073. struct skge_port *skge = netdev_priv(dev);
  2074. struct skge_hw *hw = skge->hw;
  2075. int port = skge->port;
  2076. struct dev_mc_list *list = dev->mc_list;
  2077. u16 reg;
  2078. u8 filter[8];
  2079. memset(filter, 0, sizeof(filter));
  2080. reg = gma_read16(hw, port, GM_RX_CTRL);
  2081. reg |= GM_RXCR_UCF_ENA;
  2082. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2083. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2084. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2085. memset(filter, 0xff, sizeof(filter));
  2086. else if (dev->mc_count == 0) /* no multicast */
  2087. reg &= ~GM_RXCR_MCF_ENA;
  2088. else {
  2089. int i;
  2090. reg |= GM_RXCR_MCF_ENA;
  2091. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2092. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2093. filter[bit/8] |= 1 << (bit%8);
  2094. }
  2095. }
  2096. gma_write16(hw, port, GM_MC_ADDR_H1,
  2097. (u16)filter[0] | ((u16)filter[1] << 8));
  2098. gma_write16(hw, port, GM_MC_ADDR_H2,
  2099. (u16)filter[2] | ((u16)filter[3] << 8));
  2100. gma_write16(hw, port, GM_MC_ADDR_H3,
  2101. (u16)filter[4] | ((u16)filter[5] << 8));
  2102. gma_write16(hw, port, GM_MC_ADDR_H4,
  2103. (u16)filter[6] | ((u16)filter[7] << 8));
  2104. gma_write16(hw, port, GM_RX_CTRL, reg);
  2105. }
  2106. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2107. {
  2108. if (hw->chip_id == CHIP_ID_GENESIS)
  2109. return status >> XMR_FS_LEN_SHIFT;
  2110. else
  2111. return status >> GMR_FS_LEN_SHIFT;
  2112. }
  2113. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2114. {
  2115. if (hw->chip_id == CHIP_ID_GENESIS)
  2116. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2117. else
  2118. return (status & GMR_FS_ANY_ERR) ||
  2119. (status & GMR_FS_RX_OK) == 0;
  2120. }
  2121. /* Get receive buffer from descriptor.
  2122. * Handles copy of small buffers and reallocation failures
  2123. */
  2124. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2125. struct skge_element *e,
  2126. u32 control, u32 status, u16 csum)
  2127. {
  2128. struct sk_buff *skb;
  2129. u16 len = control & BMU_BBC;
  2130. if (unlikely(netif_msg_rx_status(skge)))
  2131. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2132. skge->netdev->name, e - skge->rx_ring.start,
  2133. status, len);
  2134. if (len > skge->rx_buf_size)
  2135. goto error;
  2136. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2137. goto error;
  2138. if (bad_phy_status(skge->hw, status))
  2139. goto error;
  2140. if (phy_length(skge->hw, status) != len)
  2141. goto error;
  2142. if (len < RX_COPY_THRESHOLD) {
  2143. skb = alloc_skb(len + 2, GFP_ATOMIC);
  2144. if (!skb)
  2145. goto resubmit;
  2146. skb_reserve(skb, 2);
  2147. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2148. pci_unmap_addr(e, mapaddr),
  2149. len, PCI_DMA_FROMDEVICE);
  2150. memcpy(skb->data, e->skb->data, len);
  2151. pci_dma_sync_single_for_device(skge->hw->pdev,
  2152. pci_unmap_addr(e, mapaddr),
  2153. len, PCI_DMA_FROMDEVICE);
  2154. skge_rx_reuse(e, skge->rx_buf_size);
  2155. } else {
  2156. struct sk_buff *nskb;
  2157. nskb = alloc_skb(skge->rx_buf_size + NET_IP_ALIGN, GFP_ATOMIC);
  2158. if (!nskb)
  2159. goto resubmit;
  2160. skb_reserve(nskb, NET_IP_ALIGN);
  2161. pci_unmap_single(skge->hw->pdev,
  2162. pci_unmap_addr(e, mapaddr),
  2163. pci_unmap_len(e, maplen),
  2164. PCI_DMA_FROMDEVICE);
  2165. skb = e->skb;
  2166. prefetch(skb->data);
  2167. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2168. }
  2169. skb_put(skb, len);
  2170. skb->dev = skge->netdev;
  2171. if (skge->rx_csum) {
  2172. skb->csum = csum;
  2173. skb->ip_summed = CHECKSUM_HW;
  2174. }
  2175. skb->protocol = eth_type_trans(skb, skge->netdev);
  2176. return skb;
  2177. error:
  2178. if (netif_msg_rx_err(skge))
  2179. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2180. skge->netdev->name, e - skge->rx_ring.start,
  2181. control, status);
  2182. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2183. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2184. skge->net_stats.rx_length_errors++;
  2185. if (status & XMR_FS_FRA_ERR)
  2186. skge->net_stats.rx_frame_errors++;
  2187. if (status & XMR_FS_FCS_ERR)
  2188. skge->net_stats.rx_crc_errors++;
  2189. } else {
  2190. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2191. skge->net_stats.rx_length_errors++;
  2192. if (status & GMR_FS_FRAGMENT)
  2193. skge->net_stats.rx_frame_errors++;
  2194. if (status & GMR_FS_CRC_ERR)
  2195. skge->net_stats.rx_crc_errors++;
  2196. }
  2197. resubmit:
  2198. skge_rx_reuse(e, skge->rx_buf_size);
  2199. return NULL;
  2200. }
  2201. /* Free all buffers in Tx ring which are no longer owned by device */
  2202. static void skge_txirq(struct net_device *dev)
  2203. {
  2204. struct skge_port *skge = netdev_priv(dev);
  2205. struct skge_ring *ring = &skge->tx_ring;
  2206. struct skge_element *e;
  2207. rmb();
  2208. spin_lock(&skge->tx_lock);
  2209. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2210. struct skge_tx_desc *td = e->desc;
  2211. if (td->control & BMU_OWN)
  2212. break;
  2213. skge_tx_free(skge, e, td->control);
  2214. }
  2215. skge->tx_ring.to_clean = e;
  2216. if (netif_queue_stopped(skge->netdev)
  2217. && skge_avail(&skge->tx_ring) > TX_LOW_WATER)
  2218. netif_wake_queue(skge->netdev);
  2219. spin_unlock(&skge->tx_lock);
  2220. }
  2221. static int skge_poll(struct net_device *dev, int *budget)
  2222. {
  2223. struct skge_port *skge = netdev_priv(dev);
  2224. struct skge_hw *hw = skge->hw;
  2225. struct skge_ring *ring = &skge->rx_ring;
  2226. struct skge_element *e;
  2227. int to_do = min(dev->quota, *budget);
  2228. int work_done = 0;
  2229. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2230. struct skge_rx_desc *rd = e->desc;
  2231. struct sk_buff *skb;
  2232. u32 control;
  2233. rmb();
  2234. control = rd->control;
  2235. if (control & BMU_OWN)
  2236. break;
  2237. skb = skge_rx_get(skge, e, control, rd->status, rd->csum2);
  2238. if (likely(skb)) {
  2239. dev->last_rx = jiffies;
  2240. netif_receive_skb(skb);
  2241. ++work_done;
  2242. }
  2243. }
  2244. ring->to_clean = e;
  2245. /* restart receiver */
  2246. wmb();
  2247. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2248. *budget -= work_done;
  2249. dev->quota -= work_done;
  2250. if (work_done >= to_do)
  2251. return 1; /* not done */
  2252. netif_rx_complete(dev);
  2253. spin_lock_irq(&hw->hw_lock);
  2254. hw->intr_mask |= rxirqmask[skge->port];
  2255. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2256. mmiowb();
  2257. spin_unlock_irq(&hw->hw_lock);
  2258. return 0;
  2259. }
  2260. /* Parity errors seem to happen when Genesis is connected to a switch
  2261. * with no other ports present. Heartbeat error??
  2262. */
  2263. static void skge_mac_parity(struct skge_hw *hw, int port)
  2264. {
  2265. struct net_device *dev = hw->dev[port];
  2266. if (dev) {
  2267. struct skge_port *skge = netdev_priv(dev);
  2268. ++skge->net_stats.tx_heartbeat_errors;
  2269. }
  2270. if (hw->chip_id == CHIP_ID_GENESIS)
  2271. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2272. MFF_CLR_PERR);
  2273. else
  2274. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2275. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2276. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2277. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2278. }
  2279. static void skge_mac_intr(struct skge_hw *hw, int port)
  2280. {
  2281. if (hw->chip_id == CHIP_ID_GENESIS)
  2282. genesis_mac_intr(hw, port);
  2283. else
  2284. yukon_mac_intr(hw, port);
  2285. }
  2286. /* Handle device specific framing and timeout interrupts */
  2287. static void skge_error_irq(struct skge_hw *hw)
  2288. {
  2289. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2290. if (hw->chip_id == CHIP_ID_GENESIS) {
  2291. /* clear xmac errors */
  2292. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2293. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2294. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2295. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2296. } else {
  2297. /* Timestamp (unused) overflow */
  2298. if (hwstatus & IS_IRQ_TIST_OV)
  2299. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2300. }
  2301. if (hwstatus & IS_RAM_RD_PAR) {
  2302. printk(KERN_ERR PFX "Ram read data parity error\n");
  2303. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2304. }
  2305. if (hwstatus & IS_RAM_WR_PAR) {
  2306. printk(KERN_ERR PFX "Ram write data parity error\n");
  2307. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2308. }
  2309. if (hwstatus & IS_M1_PAR_ERR)
  2310. skge_mac_parity(hw, 0);
  2311. if (hwstatus & IS_M2_PAR_ERR)
  2312. skge_mac_parity(hw, 1);
  2313. if (hwstatus & IS_R1_PAR_ERR) {
  2314. printk(KERN_ERR PFX "%s: receive queue parity error\n",
  2315. hw->dev[0]->name);
  2316. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2317. }
  2318. if (hwstatus & IS_R2_PAR_ERR) {
  2319. printk(KERN_ERR PFX "%s: receive queue parity error\n",
  2320. hw->dev[1]->name);
  2321. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2322. }
  2323. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2324. u16 pci_status, pci_cmd;
  2325. pci_read_config_word(hw->pdev, PCI_COMMAND, &pci_cmd);
  2326. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2327. printk(KERN_ERR PFX "%s: PCI error cmd=%#x status=%#x\n",
  2328. pci_name(hw->pdev), pci_cmd, pci_status);
  2329. /* Write the error bits back to clear them. */
  2330. pci_status &= PCI_STATUS_ERROR_BITS;
  2331. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2332. pci_write_config_word(hw->pdev, PCI_COMMAND,
  2333. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2334. pci_write_config_word(hw->pdev, PCI_STATUS, pci_status);
  2335. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2336. /* if error still set then just ignore it */
  2337. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2338. if (hwstatus & IS_IRQ_STAT) {
  2339. printk(KERN_INFO PFX "unable to clear error (so ignoring them)\n");
  2340. hw->intr_mask &= ~IS_HW_ERR;
  2341. }
  2342. }
  2343. }
  2344. /*
  2345. * Interrupt from PHY are handled in work queue
  2346. * because accessing phy registers requires spin wait which might
  2347. * cause excess interrupt latency.
  2348. */
  2349. static void skge_extirq(void *arg)
  2350. {
  2351. struct skge_hw *hw = arg;
  2352. int port;
  2353. mutex_lock(&hw->phy_mutex);
  2354. for (port = 0; port < hw->ports; port++) {
  2355. struct net_device *dev = hw->dev[port];
  2356. struct skge_port *skge = netdev_priv(dev);
  2357. if (netif_running(dev)) {
  2358. if (hw->chip_id != CHIP_ID_GENESIS)
  2359. yukon_phy_intr(skge);
  2360. else
  2361. bcom_phy_intr(skge);
  2362. }
  2363. }
  2364. mutex_unlock(&hw->phy_mutex);
  2365. spin_lock_irq(&hw->hw_lock);
  2366. hw->intr_mask |= IS_EXT_REG;
  2367. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2368. spin_unlock_irq(&hw->hw_lock);
  2369. }
  2370. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2371. {
  2372. struct skge_hw *hw = dev_id;
  2373. u32 status;
  2374. /* Reading this register masks IRQ */
  2375. status = skge_read32(hw, B0_SP_ISRC);
  2376. if (status == 0)
  2377. return IRQ_NONE;
  2378. spin_lock(&hw->hw_lock);
  2379. status &= hw->intr_mask;
  2380. if (status & IS_EXT_REG) {
  2381. hw->intr_mask &= ~IS_EXT_REG;
  2382. schedule_work(&hw->phy_work);
  2383. }
  2384. if (status & IS_XA1_F) {
  2385. skge_write8(hw, Q_ADDR(Q_XA1, Q_CSR), CSR_IRQ_CL_F);
  2386. skge_txirq(hw->dev[0]);
  2387. }
  2388. if (status & IS_R1_F) {
  2389. skge_write8(hw, Q_ADDR(Q_R1, Q_CSR), CSR_IRQ_CL_F);
  2390. hw->intr_mask &= ~IS_R1_F;
  2391. netif_rx_schedule(hw->dev[0]);
  2392. }
  2393. if (status & IS_PA_TO_TX1)
  2394. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2395. if (status & IS_PA_TO_RX1) {
  2396. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2397. ++skge->net_stats.rx_over_errors;
  2398. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2399. }
  2400. if (status & IS_MAC1)
  2401. skge_mac_intr(hw, 0);
  2402. if (hw->dev[1]) {
  2403. if (status & IS_XA2_F) {
  2404. skge_write8(hw, Q_ADDR(Q_XA2, Q_CSR), CSR_IRQ_CL_F);
  2405. skge_txirq(hw->dev[1]);
  2406. }
  2407. if (status & IS_R2_F) {
  2408. skge_write8(hw, Q_ADDR(Q_R2, Q_CSR), CSR_IRQ_CL_F);
  2409. hw->intr_mask &= ~IS_R2_F;
  2410. netif_rx_schedule(hw->dev[1]);
  2411. }
  2412. if (status & IS_PA_TO_RX2) {
  2413. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2414. ++skge->net_stats.rx_over_errors;
  2415. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2416. }
  2417. if (status & IS_PA_TO_TX2)
  2418. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2419. if (status & IS_MAC2)
  2420. skge_mac_intr(hw, 1);
  2421. }
  2422. if (status & IS_HW_ERR)
  2423. skge_error_irq(hw);
  2424. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2425. spin_unlock(&hw->hw_lock);
  2426. return IRQ_HANDLED;
  2427. }
  2428. #ifdef CONFIG_NET_POLL_CONTROLLER
  2429. static void skge_netpoll(struct net_device *dev)
  2430. {
  2431. struct skge_port *skge = netdev_priv(dev);
  2432. disable_irq(dev->irq);
  2433. skge_intr(dev->irq, skge->hw, NULL);
  2434. enable_irq(dev->irq);
  2435. }
  2436. #endif
  2437. static int skge_set_mac_address(struct net_device *dev, void *p)
  2438. {
  2439. struct skge_port *skge = netdev_priv(dev);
  2440. struct skge_hw *hw = skge->hw;
  2441. unsigned port = skge->port;
  2442. const struct sockaddr *addr = p;
  2443. if (!is_valid_ether_addr(addr->sa_data))
  2444. return -EADDRNOTAVAIL;
  2445. mutex_lock(&hw->phy_mutex);
  2446. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2447. memcpy_toio(hw->regs + B2_MAC_1 + port*8,
  2448. dev->dev_addr, ETH_ALEN);
  2449. memcpy_toio(hw->regs + B2_MAC_2 + port*8,
  2450. dev->dev_addr, ETH_ALEN);
  2451. if (hw->chip_id == CHIP_ID_GENESIS)
  2452. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2453. else {
  2454. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2455. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2456. }
  2457. mutex_unlock(&hw->phy_mutex);
  2458. return 0;
  2459. }
  2460. static const struct {
  2461. u8 id;
  2462. const char *name;
  2463. } skge_chips[] = {
  2464. { CHIP_ID_GENESIS, "Genesis" },
  2465. { CHIP_ID_YUKON, "Yukon" },
  2466. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2467. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2468. };
  2469. static const char *skge_board_name(const struct skge_hw *hw)
  2470. {
  2471. int i;
  2472. static char buf[16];
  2473. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2474. if (skge_chips[i].id == hw->chip_id)
  2475. return skge_chips[i].name;
  2476. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2477. return buf;
  2478. }
  2479. /*
  2480. * Setup the board data structure, but don't bring up
  2481. * the port(s)
  2482. */
  2483. static int skge_reset(struct skge_hw *hw)
  2484. {
  2485. u32 reg;
  2486. u16 ctst, pci_status;
  2487. u8 t8, mac_cfg, pmd_type, phy_type;
  2488. int i;
  2489. ctst = skge_read16(hw, B0_CTST);
  2490. /* do a SW reset */
  2491. skge_write8(hw, B0_CTST, CS_RST_SET);
  2492. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2493. /* clear PCI errors, if any */
  2494. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2495. skge_write8(hw, B2_TST_CTRL2, 0);
  2496. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2497. pci_write_config_word(hw->pdev, PCI_STATUS,
  2498. pci_status | PCI_STATUS_ERROR_BITS);
  2499. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2500. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2501. /* restore CLK_RUN bits (for Yukon-Lite) */
  2502. skge_write16(hw, B0_CTST,
  2503. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2504. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2505. phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2506. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2507. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2508. switch (hw->chip_id) {
  2509. case CHIP_ID_GENESIS:
  2510. switch (phy_type) {
  2511. case SK_PHY_BCOM:
  2512. hw->phy_addr = PHY_ADDR_BCOM;
  2513. break;
  2514. default:
  2515. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2516. pci_name(hw->pdev), phy_type);
  2517. return -EOPNOTSUPP;
  2518. }
  2519. break;
  2520. case CHIP_ID_YUKON:
  2521. case CHIP_ID_YUKON_LITE:
  2522. case CHIP_ID_YUKON_LP:
  2523. if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2524. hw->copper = 1;
  2525. hw->phy_addr = PHY_ADDR_MARV;
  2526. break;
  2527. default:
  2528. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2529. pci_name(hw->pdev), hw->chip_id);
  2530. return -EOPNOTSUPP;
  2531. }
  2532. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2533. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2534. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2535. /* read the adapters RAM size */
  2536. t8 = skge_read8(hw, B2_E_0);
  2537. if (hw->chip_id == CHIP_ID_GENESIS) {
  2538. if (t8 == 3) {
  2539. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2540. hw->ram_size = 0x100000;
  2541. hw->ram_offset = 0x80000;
  2542. } else
  2543. hw->ram_size = t8 * 512;
  2544. }
  2545. else if (t8 == 0)
  2546. hw->ram_size = 0x20000;
  2547. else
  2548. hw->ram_size = t8 * 4096;
  2549. spin_lock_init(&hw->hw_lock);
  2550. hw->intr_mask = IS_HW_ERR | IS_EXT_REG | IS_PORT_1;
  2551. if (hw->ports > 1)
  2552. hw->intr_mask |= IS_PORT_2;
  2553. if (hw->chip_id == CHIP_ID_GENESIS)
  2554. genesis_init(hw);
  2555. else {
  2556. /* switch power to VCC (WA for VAUX problem) */
  2557. skge_write8(hw, B0_POWER_CTRL,
  2558. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2559. /* avoid boards with stuck Hardware error bits */
  2560. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2561. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2562. printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
  2563. hw->intr_mask &= ~IS_HW_ERR;
  2564. }
  2565. /* Clear PHY COMA */
  2566. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2567. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2568. reg &= ~PCI_PHY_COMA;
  2569. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2570. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2571. for (i = 0; i < hw->ports; i++) {
  2572. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2573. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2574. }
  2575. }
  2576. /* turn off hardware timer (unused) */
  2577. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2578. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2579. skge_write8(hw, B0_LED, LED_STAT_ON);
  2580. /* enable the Tx Arbiters */
  2581. for (i = 0; i < hw->ports; i++)
  2582. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2583. /* Initialize ram interface */
  2584. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2585. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2586. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2587. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2588. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2589. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2590. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2591. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2592. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2593. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2594. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2595. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2596. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2597. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2598. /* Set interrupt moderation for Transmit only
  2599. * Receive interrupts avoided by NAPI
  2600. */
  2601. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2602. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2603. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2604. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2605. mutex_lock(&hw->phy_mutex);
  2606. for (i = 0; i < hw->ports; i++) {
  2607. if (hw->chip_id == CHIP_ID_GENESIS)
  2608. genesis_reset(hw, i);
  2609. else
  2610. yukon_reset(hw, i);
  2611. }
  2612. mutex_unlock(&hw->phy_mutex);
  2613. return 0;
  2614. }
  2615. /* Initialize network device */
  2616. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2617. int highmem)
  2618. {
  2619. struct skge_port *skge;
  2620. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2621. if (!dev) {
  2622. printk(KERN_ERR "skge etherdev alloc failed");
  2623. return NULL;
  2624. }
  2625. SET_MODULE_OWNER(dev);
  2626. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2627. dev->open = skge_up;
  2628. dev->stop = skge_down;
  2629. dev->do_ioctl = skge_ioctl;
  2630. dev->hard_start_xmit = skge_xmit_frame;
  2631. dev->get_stats = skge_get_stats;
  2632. if (hw->chip_id == CHIP_ID_GENESIS)
  2633. dev->set_multicast_list = genesis_set_multicast;
  2634. else
  2635. dev->set_multicast_list = yukon_set_multicast;
  2636. dev->set_mac_address = skge_set_mac_address;
  2637. dev->change_mtu = skge_change_mtu;
  2638. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2639. dev->tx_timeout = skge_tx_timeout;
  2640. dev->watchdog_timeo = TX_WATCHDOG;
  2641. dev->poll = skge_poll;
  2642. dev->weight = NAPI_WEIGHT;
  2643. #ifdef CONFIG_NET_POLL_CONTROLLER
  2644. dev->poll_controller = skge_netpoll;
  2645. #endif
  2646. dev->irq = hw->pdev->irq;
  2647. dev->features = NETIF_F_LLTX;
  2648. if (highmem)
  2649. dev->features |= NETIF_F_HIGHDMA;
  2650. skge = netdev_priv(dev);
  2651. skge->netdev = dev;
  2652. skge->hw = hw;
  2653. skge->msg_enable = netif_msg_init(debug, default_msg);
  2654. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2655. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2656. /* Auto speed and flow control */
  2657. skge->autoneg = AUTONEG_ENABLE;
  2658. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2659. skge->duplex = -1;
  2660. skge->speed = -1;
  2661. skge->advertising = skge_supported_modes(hw);
  2662. hw->dev[port] = dev;
  2663. skge->port = port;
  2664. spin_lock_init(&skge->tx_lock);
  2665. if (hw->chip_id != CHIP_ID_GENESIS) {
  2666. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2667. skge->rx_csum = 1;
  2668. }
  2669. /* read the mac address */
  2670. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2671. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2672. /* device is off until link detection */
  2673. netif_carrier_off(dev);
  2674. netif_stop_queue(dev);
  2675. return dev;
  2676. }
  2677. static void __devinit skge_show_addr(struct net_device *dev)
  2678. {
  2679. const struct skge_port *skge = netdev_priv(dev);
  2680. if (netif_msg_probe(skge))
  2681. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2682. dev->name,
  2683. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2684. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2685. }
  2686. static int __devinit skge_probe(struct pci_dev *pdev,
  2687. const struct pci_device_id *ent)
  2688. {
  2689. struct net_device *dev, *dev1;
  2690. struct skge_hw *hw;
  2691. int err, using_dac = 0;
  2692. err = pci_enable_device(pdev);
  2693. if (err) {
  2694. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2695. pci_name(pdev));
  2696. goto err_out;
  2697. }
  2698. err = pci_request_regions(pdev, DRV_NAME);
  2699. if (err) {
  2700. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2701. pci_name(pdev));
  2702. goto err_out_disable_pdev;
  2703. }
  2704. pci_set_master(pdev);
  2705. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2706. using_dac = 1;
  2707. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2708. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2709. using_dac = 0;
  2710. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2711. }
  2712. if (err) {
  2713. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2714. pci_name(pdev));
  2715. goto err_out_free_regions;
  2716. }
  2717. #ifdef __BIG_ENDIAN
  2718. /* byte swap descriptors in hardware */
  2719. {
  2720. u32 reg;
  2721. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2722. reg |= PCI_REV_DESC;
  2723. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2724. }
  2725. #endif
  2726. err = -ENOMEM;
  2727. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2728. if (!hw) {
  2729. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2730. pci_name(pdev));
  2731. goto err_out_free_regions;
  2732. }
  2733. hw->pdev = pdev;
  2734. mutex_init(&hw->phy_mutex);
  2735. INIT_WORK(&hw->phy_work, skge_extirq, hw);
  2736. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2737. if (!hw->regs) {
  2738. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2739. pci_name(pdev));
  2740. goto err_out_free_hw;
  2741. }
  2742. err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw);
  2743. if (err) {
  2744. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2745. pci_name(pdev), pdev->irq);
  2746. goto err_out_iounmap;
  2747. }
  2748. pci_set_drvdata(pdev, hw);
  2749. err = skge_reset(hw);
  2750. if (err)
  2751. goto err_out_free_irq;
  2752. printk(KERN_INFO PFX DRV_VERSION " addr 0x%lx irq %d chip %s rev %d\n",
  2753. pci_resource_start(pdev, 0), pdev->irq,
  2754. skge_board_name(hw), hw->chip_rev);
  2755. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2756. goto err_out_led_off;
  2757. if (!is_valid_ether_addr(dev->dev_addr)) {
  2758. printk(KERN_ERR PFX "%s: bad (zero?) ethernet address in rom\n",
  2759. pci_name(pdev));
  2760. err = -EIO;
  2761. goto err_out_free_netdev;
  2762. }
  2763. err = register_netdev(dev);
  2764. if (err) {
  2765. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2766. pci_name(pdev));
  2767. goto err_out_free_netdev;
  2768. }
  2769. skge_show_addr(dev);
  2770. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2771. if (register_netdev(dev1) == 0)
  2772. skge_show_addr(dev1);
  2773. else {
  2774. /* Failure to register second port need not be fatal */
  2775. printk(KERN_WARNING PFX "register of second port failed\n");
  2776. hw->dev[1] = NULL;
  2777. free_netdev(dev1);
  2778. }
  2779. }
  2780. return 0;
  2781. err_out_free_netdev:
  2782. free_netdev(dev);
  2783. err_out_led_off:
  2784. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2785. err_out_free_irq:
  2786. free_irq(pdev->irq, hw);
  2787. err_out_iounmap:
  2788. iounmap(hw->regs);
  2789. err_out_free_hw:
  2790. kfree(hw);
  2791. err_out_free_regions:
  2792. pci_release_regions(pdev);
  2793. err_out_disable_pdev:
  2794. pci_disable_device(pdev);
  2795. pci_set_drvdata(pdev, NULL);
  2796. err_out:
  2797. return err;
  2798. }
  2799. static void __devexit skge_remove(struct pci_dev *pdev)
  2800. {
  2801. struct skge_hw *hw = pci_get_drvdata(pdev);
  2802. struct net_device *dev0, *dev1;
  2803. if (!hw)
  2804. return;
  2805. if ((dev1 = hw->dev[1]))
  2806. unregister_netdev(dev1);
  2807. dev0 = hw->dev[0];
  2808. unregister_netdev(dev0);
  2809. spin_lock_irq(&hw->hw_lock);
  2810. hw->intr_mask = 0;
  2811. skge_write32(hw, B0_IMSK, 0);
  2812. spin_unlock_irq(&hw->hw_lock);
  2813. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2814. skge_write8(hw, B0_CTST, CS_RST_SET);
  2815. flush_scheduled_work();
  2816. free_irq(pdev->irq, hw);
  2817. pci_release_regions(pdev);
  2818. pci_disable_device(pdev);
  2819. if (dev1)
  2820. free_netdev(dev1);
  2821. free_netdev(dev0);
  2822. iounmap(hw->regs);
  2823. kfree(hw);
  2824. pci_set_drvdata(pdev, NULL);
  2825. }
  2826. #ifdef CONFIG_PM
  2827. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2828. {
  2829. struct skge_hw *hw = pci_get_drvdata(pdev);
  2830. int i, wol = 0;
  2831. for (i = 0; i < 2; i++) {
  2832. struct net_device *dev = hw->dev[i];
  2833. if (dev) {
  2834. struct skge_port *skge = netdev_priv(dev);
  2835. if (netif_running(dev)) {
  2836. netif_carrier_off(dev);
  2837. if (skge->wol)
  2838. netif_stop_queue(dev);
  2839. else
  2840. skge_down(dev);
  2841. }
  2842. netif_device_detach(dev);
  2843. wol |= skge->wol;
  2844. }
  2845. }
  2846. pci_save_state(pdev);
  2847. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2848. pci_disable_device(pdev);
  2849. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2850. return 0;
  2851. }
  2852. static int skge_resume(struct pci_dev *pdev)
  2853. {
  2854. struct skge_hw *hw = pci_get_drvdata(pdev);
  2855. int i;
  2856. pci_set_power_state(pdev, PCI_D0);
  2857. pci_restore_state(pdev);
  2858. pci_enable_wake(pdev, PCI_D0, 0);
  2859. skge_reset(hw);
  2860. for (i = 0; i < 2; i++) {
  2861. struct net_device *dev = hw->dev[i];
  2862. if (dev) {
  2863. netif_device_attach(dev);
  2864. if (netif_running(dev) && skge_up(dev))
  2865. dev_close(dev);
  2866. }
  2867. }
  2868. return 0;
  2869. }
  2870. #endif
  2871. static struct pci_driver skge_driver = {
  2872. .name = DRV_NAME,
  2873. .id_table = skge_id_table,
  2874. .probe = skge_probe,
  2875. .remove = __devexit_p(skge_remove),
  2876. #ifdef CONFIG_PM
  2877. .suspend = skge_suspend,
  2878. .resume = skge_resume,
  2879. #endif
  2880. };
  2881. static int __init skge_init_module(void)
  2882. {
  2883. return pci_module_init(&skge_driver);
  2884. }
  2885. static void __exit skge_cleanup_module(void)
  2886. {
  2887. pci_unregister_driver(&skge_driver);
  2888. }
  2889. module_init(skge_init_module);
  2890. module_exit(skge_cleanup_module);