intel_ringbuffer.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  209. ret = intel_ring_begin(ring, 6);
  210. if (ret)
  211. return ret;
  212. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  213. intel_ring_emit(ring, flags);
  214. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  215. intel_ring_emit(ring, 0); /* lower dword */
  216. intel_ring_emit(ring, 0); /* uppwer dword */
  217. intel_ring_emit(ring, MI_NOOP);
  218. intel_ring_advance(ring);
  219. return 0;
  220. }
  221. static void ring_write_tail(struct intel_ring_buffer *ring,
  222. u32 value)
  223. {
  224. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  225. I915_WRITE_TAIL(ring, value);
  226. }
  227. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  228. {
  229. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  230. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  231. RING_ACTHD(ring->mmio_base) : ACTHD;
  232. return I915_READ(acthd_reg);
  233. }
  234. static int init_ring_common(struct intel_ring_buffer *ring)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. struct drm_i915_gem_object *obj = ring->obj;
  238. u32 head;
  239. /* Stop the ring if it's running. */
  240. I915_WRITE_CTL(ring, 0);
  241. I915_WRITE_HEAD(ring, 0);
  242. ring->write_tail(ring, 0);
  243. /* Initialize the ring. */
  244. I915_WRITE_START(ring, obj->gtt_offset);
  245. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  246. /* G45 ring initialization fails to reset head to zero */
  247. if (head != 0) {
  248. DRM_DEBUG_KMS("%s head not reset to zero "
  249. "ctl %08x head %08x tail %08x start %08x\n",
  250. ring->name,
  251. I915_READ_CTL(ring),
  252. I915_READ_HEAD(ring),
  253. I915_READ_TAIL(ring),
  254. I915_READ_START(ring));
  255. I915_WRITE_HEAD(ring, 0);
  256. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  257. DRM_ERROR("failed to set %s head to zero "
  258. "ctl %08x head %08x tail %08x start %08x\n",
  259. ring->name,
  260. I915_READ_CTL(ring),
  261. I915_READ_HEAD(ring),
  262. I915_READ_TAIL(ring),
  263. I915_READ_START(ring));
  264. }
  265. }
  266. I915_WRITE_CTL(ring,
  267. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  268. | RING_VALID);
  269. /* If the head is still not zero, the ring is dead */
  270. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  271. I915_READ_START(ring) == obj->gtt_offset &&
  272. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  273. DRM_ERROR("%s initialization failed "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. return -EIO;
  281. }
  282. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  283. i915_kernel_lost_context(ring->dev);
  284. else {
  285. ring->head = I915_READ_HEAD(ring);
  286. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  287. ring->space = ring_space(ring);
  288. }
  289. return 0;
  290. }
  291. static int
  292. init_pipe_control(struct intel_ring_buffer *ring)
  293. {
  294. struct pipe_control *pc;
  295. struct drm_i915_gem_object *obj;
  296. int ret;
  297. if (ring->private)
  298. return 0;
  299. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  300. if (!pc)
  301. return -ENOMEM;
  302. obj = i915_gem_alloc_object(ring->dev, 4096);
  303. if (obj == NULL) {
  304. DRM_ERROR("Failed to allocate seqno page\n");
  305. ret = -ENOMEM;
  306. goto err;
  307. }
  308. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  309. ret = i915_gem_object_pin(obj, 4096, true);
  310. if (ret)
  311. goto err_unref;
  312. pc->gtt_offset = obj->gtt_offset;
  313. pc->cpu_page = kmap(obj->pages[0]);
  314. if (pc->cpu_page == NULL)
  315. goto err_unpin;
  316. pc->obj = obj;
  317. ring->private = pc;
  318. return 0;
  319. err_unpin:
  320. i915_gem_object_unpin(obj);
  321. err_unref:
  322. drm_gem_object_unreference(&obj->base);
  323. err:
  324. kfree(pc);
  325. return ret;
  326. }
  327. static void
  328. cleanup_pipe_control(struct intel_ring_buffer *ring)
  329. {
  330. struct pipe_control *pc = ring->private;
  331. struct drm_i915_gem_object *obj;
  332. if (!ring->private)
  333. return;
  334. obj = pc->obj;
  335. kunmap(obj->pages[0]);
  336. i915_gem_object_unpin(obj);
  337. drm_gem_object_unreference(&obj->base);
  338. kfree(pc);
  339. ring->private = NULL;
  340. }
  341. static int init_render_ring(struct intel_ring_buffer *ring)
  342. {
  343. struct drm_device *dev = ring->dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. int ret = init_ring_common(ring);
  346. if (INTEL_INFO(dev)->gen > 3) {
  347. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  348. if (IS_GEN7(dev))
  349. I915_WRITE(GFX_MODE_GEN7,
  350. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  351. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  352. }
  353. if (INTEL_INFO(dev)->gen >= 5) {
  354. ret = init_pipe_control(ring);
  355. if (ret)
  356. return ret;
  357. }
  358. if (IS_GEN6(dev)) {
  359. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  360. * "If this bit is set, STCunit will have LRA as replacement
  361. * policy. [...] This bit must be reset. LRA replacement
  362. * policy is not supported."
  363. */
  364. I915_WRITE(CACHE_MODE_0,
  365. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  366. }
  367. if (INTEL_INFO(dev)->gen >= 6)
  368. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  369. return ret;
  370. }
  371. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  372. {
  373. if (!ring->private)
  374. return;
  375. cleanup_pipe_control(ring);
  376. }
  377. static void
  378. update_mboxes(struct intel_ring_buffer *ring,
  379. u32 seqno,
  380. u32 mmio_offset)
  381. {
  382. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  383. MI_SEMAPHORE_GLOBAL_GTT |
  384. MI_SEMAPHORE_REGISTER |
  385. MI_SEMAPHORE_UPDATE);
  386. intel_ring_emit(ring, seqno);
  387. intel_ring_emit(ring, mmio_offset);
  388. }
  389. /**
  390. * gen6_add_request - Update the semaphore mailbox registers
  391. *
  392. * @ring - ring that is adding a request
  393. * @seqno - return seqno stuck into the ring
  394. *
  395. * Update the mailbox registers in the *other* rings with the current seqno.
  396. * This acts like a signal in the canonical semaphore.
  397. */
  398. static int
  399. gen6_add_request(struct intel_ring_buffer *ring,
  400. u32 *seqno)
  401. {
  402. u32 mbox1_reg;
  403. u32 mbox2_reg;
  404. int ret;
  405. ret = intel_ring_begin(ring, 10);
  406. if (ret)
  407. return ret;
  408. mbox1_reg = ring->signal_mbox[0];
  409. mbox2_reg = ring->signal_mbox[1];
  410. *seqno = i915_gem_next_request_seqno(ring);
  411. update_mboxes(ring, *seqno, mbox1_reg);
  412. update_mboxes(ring, *seqno, mbox2_reg);
  413. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  414. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  415. intel_ring_emit(ring, *seqno);
  416. intel_ring_emit(ring, MI_USER_INTERRUPT);
  417. intel_ring_advance(ring);
  418. return 0;
  419. }
  420. /**
  421. * intel_ring_sync - sync the waiter to the signaller on seqno
  422. *
  423. * @waiter - ring that is waiting
  424. * @signaller - ring which has, or will signal
  425. * @seqno - seqno which the waiter will block on
  426. */
  427. static int
  428. gen6_ring_sync(struct intel_ring_buffer *waiter,
  429. struct intel_ring_buffer *signaller,
  430. u32 seqno)
  431. {
  432. int ret;
  433. u32 dw1 = MI_SEMAPHORE_MBOX |
  434. MI_SEMAPHORE_COMPARE |
  435. MI_SEMAPHORE_REGISTER;
  436. /* Throughout all of the GEM code, seqno passed implies our current
  437. * seqno is >= the last seqno executed. However for hardware the
  438. * comparison is strictly greater than.
  439. */
  440. seqno -= 1;
  441. WARN_ON(signaller->semaphore_register[waiter->id] ==
  442. MI_SEMAPHORE_SYNC_INVALID);
  443. ret = intel_ring_begin(waiter, 4);
  444. if (ret)
  445. return ret;
  446. intel_ring_emit(waiter,
  447. dw1 | signaller->semaphore_register[waiter->id]);
  448. intel_ring_emit(waiter, seqno);
  449. intel_ring_emit(waiter, 0);
  450. intel_ring_emit(waiter, MI_NOOP);
  451. intel_ring_advance(waiter);
  452. return 0;
  453. }
  454. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  455. do { \
  456. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  457. PIPE_CONTROL_DEPTH_STALL); \
  458. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  459. intel_ring_emit(ring__, 0); \
  460. intel_ring_emit(ring__, 0); \
  461. } while (0)
  462. static int
  463. pc_render_add_request(struct intel_ring_buffer *ring,
  464. u32 *result)
  465. {
  466. u32 seqno = i915_gem_next_request_seqno(ring);
  467. struct pipe_control *pc = ring->private;
  468. u32 scratch_addr = pc->gtt_offset + 128;
  469. int ret;
  470. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  471. * incoherent with writes to memory, i.e. completely fubar,
  472. * so we need to use PIPE_NOTIFY instead.
  473. *
  474. * However, we also need to workaround the qword write
  475. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  476. * memory before requesting an interrupt.
  477. */
  478. ret = intel_ring_begin(ring, 32);
  479. if (ret)
  480. return ret;
  481. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  482. PIPE_CONTROL_WRITE_FLUSH |
  483. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  484. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  485. intel_ring_emit(ring, seqno);
  486. intel_ring_emit(ring, 0);
  487. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  488. scratch_addr += 128; /* write to separate cachelines */
  489. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  490. scratch_addr += 128;
  491. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  492. scratch_addr += 128;
  493. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  494. scratch_addr += 128;
  495. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  496. scratch_addr += 128;
  497. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  498. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  499. PIPE_CONTROL_WRITE_FLUSH |
  500. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  501. PIPE_CONTROL_NOTIFY);
  502. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  503. intel_ring_emit(ring, seqno);
  504. intel_ring_emit(ring, 0);
  505. intel_ring_advance(ring);
  506. *result = seqno;
  507. return 0;
  508. }
  509. static u32
  510. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  511. {
  512. struct drm_device *dev = ring->dev;
  513. /* Workaround to force correct ordering between irq and seqno writes on
  514. * ivb (and maybe also on snb) by reading from a CS register (like
  515. * ACTHD) before reading the status page. */
  516. if (IS_GEN6(dev) || IS_GEN7(dev))
  517. intel_ring_get_active_head(ring);
  518. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  519. }
  520. static u32
  521. ring_get_seqno(struct intel_ring_buffer *ring)
  522. {
  523. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  524. }
  525. static u32
  526. pc_render_get_seqno(struct intel_ring_buffer *ring)
  527. {
  528. struct pipe_control *pc = ring->private;
  529. return pc->cpu_page[0];
  530. }
  531. static bool
  532. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  533. {
  534. struct drm_device *dev = ring->dev;
  535. drm_i915_private_t *dev_priv = dev->dev_private;
  536. unsigned long flags;
  537. if (!dev->irq_enabled)
  538. return false;
  539. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  540. if (ring->irq_refcount++ == 0) {
  541. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  542. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  543. POSTING_READ(GTIMR);
  544. }
  545. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  546. return true;
  547. }
  548. static void
  549. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  550. {
  551. struct drm_device *dev = ring->dev;
  552. drm_i915_private_t *dev_priv = dev->dev_private;
  553. unsigned long flags;
  554. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  555. if (--ring->irq_refcount == 0) {
  556. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  557. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  558. POSTING_READ(GTIMR);
  559. }
  560. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  561. }
  562. static bool
  563. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  564. {
  565. struct drm_device *dev = ring->dev;
  566. drm_i915_private_t *dev_priv = dev->dev_private;
  567. unsigned long flags;
  568. if (!dev->irq_enabled)
  569. return false;
  570. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  571. if (ring->irq_refcount++ == 0) {
  572. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  573. I915_WRITE(IMR, dev_priv->irq_mask);
  574. POSTING_READ(IMR);
  575. }
  576. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  577. return true;
  578. }
  579. static void
  580. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  581. {
  582. struct drm_device *dev = ring->dev;
  583. drm_i915_private_t *dev_priv = dev->dev_private;
  584. unsigned long flags;
  585. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  586. if (--ring->irq_refcount == 0) {
  587. dev_priv->irq_mask |= ring->irq_enable_mask;
  588. I915_WRITE(IMR, dev_priv->irq_mask);
  589. POSTING_READ(IMR);
  590. }
  591. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  592. }
  593. static bool
  594. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  595. {
  596. struct drm_device *dev = ring->dev;
  597. drm_i915_private_t *dev_priv = dev->dev_private;
  598. unsigned long flags;
  599. if (!dev->irq_enabled)
  600. return false;
  601. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  602. if (ring->irq_refcount++ == 0) {
  603. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  604. I915_WRITE16(IMR, dev_priv->irq_mask);
  605. POSTING_READ16(IMR);
  606. }
  607. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  608. return true;
  609. }
  610. static void
  611. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  612. {
  613. struct drm_device *dev = ring->dev;
  614. drm_i915_private_t *dev_priv = dev->dev_private;
  615. unsigned long flags;
  616. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  617. if (--ring->irq_refcount == 0) {
  618. dev_priv->irq_mask |= ring->irq_enable_mask;
  619. I915_WRITE16(IMR, dev_priv->irq_mask);
  620. POSTING_READ16(IMR);
  621. }
  622. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  623. }
  624. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  625. {
  626. struct drm_device *dev = ring->dev;
  627. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  628. u32 mmio = 0;
  629. /* The ring status page addresses are no longer next to the rest of
  630. * the ring registers as of gen7.
  631. */
  632. if (IS_GEN7(dev)) {
  633. switch (ring->id) {
  634. case RCS:
  635. mmio = RENDER_HWS_PGA_GEN7;
  636. break;
  637. case BCS:
  638. mmio = BLT_HWS_PGA_GEN7;
  639. break;
  640. case VCS:
  641. mmio = BSD_HWS_PGA_GEN7;
  642. break;
  643. }
  644. } else if (IS_GEN6(ring->dev)) {
  645. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  646. } else {
  647. mmio = RING_HWS_PGA(ring->mmio_base);
  648. }
  649. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  650. POSTING_READ(mmio);
  651. }
  652. static int
  653. bsd_ring_flush(struct intel_ring_buffer *ring,
  654. u32 invalidate_domains,
  655. u32 flush_domains)
  656. {
  657. int ret;
  658. ret = intel_ring_begin(ring, 2);
  659. if (ret)
  660. return ret;
  661. intel_ring_emit(ring, MI_FLUSH);
  662. intel_ring_emit(ring, MI_NOOP);
  663. intel_ring_advance(ring);
  664. return 0;
  665. }
  666. static int
  667. i9xx_add_request(struct intel_ring_buffer *ring,
  668. u32 *result)
  669. {
  670. u32 seqno;
  671. int ret;
  672. ret = intel_ring_begin(ring, 4);
  673. if (ret)
  674. return ret;
  675. seqno = i915_gem_next_request_seqno(ring);
  676. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  677. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  678. intel_ring_emit(ring, seqno);
  679. intel_ring_emit(ring, MI_USER_INTERRUPT);
  680. intel_ring_advance(ring);
  681. *result = seqno;
  682. return 0;
  683. }
  684. static bool
  685. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  686. {
  687. struct drm_device *dev = ring->dev;
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. unsigned long flags;
  690. if (!dev->irq_enabled)
  691. return false;
  692. /* It looks like we need to prevent the gt from suspending while waiting
  693. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  694. * blt/bsd rings on ivb. */
  695. gen6_gt_force_wake_get(dev_priv);
  696. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  697. if (ring->irq_refcount++ == 0) {
  698. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  699. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  700. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  701. POSTING_READ(GTIMR);
  702. }
  703. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  704. return true;
  705. }
  706. static void
  707. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  708. {
  709. struct drm_device *dev = ring->dev;
  710. drm_i915_private_t *dev_priv = dev->dev_private;
  711. unsigned long flags;
  712. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  713. if (--ring->irq_refcount == 0) {
  714. I915_WRITE_IMR(ring, ~0);
  715. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  716. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  717. POSTING_READ(GTIMR);
  718. }
  719. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  720. gen6_gt_force_wake_put(dev_priv);
  721. }
  722. static int
  723. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  724. {
  725. int ret;
  726. ret = intel_ring_begin(ring, 2);
  727. if (ret)
  728. return ret;
  729. intel_ring_emit(ring,
  730. MI_BATCH_BUFFER_START |
  731. MI_BATCH_GTT |
  732. MI_BATCH_NON_SECURE_I965);
  733. intel_ring_emit(ring, offset);
  734. intel_ring_advance(ring);
  735. return 0;
  736. }
  737. static int
  738. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  739. u32 offset, u32 len)
  740. {
  741. int ret;
  742. ret = intel_ring_begin(ring, 4);
  743. if (ret)
  744. return ret;
  745. intel_ring_emit(ring, MI_BATCH_BUFFER);
  746. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  747. intel_ring_emit(ring, offset + len - 8);
  748. intel_ring_emit(ring, 0);
  749. intel_ring_advance(ring);
  750. return 0;
  751. }
  752. static int
  753. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  754. u32 offset, u32 len)
  755. {
  756. int ret;
  757. ret = intel_ring_begin(ring, 2);
  758. if (ret)
  759. return ret;
  760. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  761. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  762. intel_ring_advance(ring);
  763. return 0;
  764. }
  765. static void cleanup_status_page(struct intel_ring_buffer *ring)
  766. {
  767. struct drm_i915_gem_object *obj;
  768. obj = ring->status_page.obj;
  769. if (obj == NULL)
  770. return;
  771. kunmap(obj->pages[0]);
  772. i915_gem_object_unpin(obj);
  773. drm_gem_object_unreference(&obj->base);
  774. ring->status_page.obj = NULL;
  775. }
  776. static int init_status_page(struct intel_ring_buffer *ring)
  777. {
  778. struct drm_device *dev = ring->dev;
  779. struct drm_i915_gem_object *obj;
  780. int ret;
  781. obj = i915_gem_alloc_object(dev, 4096);
  782. if (obj == NULL) {
  783. DRM_ERROR("Failed to allocate status page\n");
  784. ret = -ENOMEM;
  785. goto err;
  786. }
  787. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  788. ret = i915_gem_object_pin(obj, 4096, true);
  789. if (ret != 0) {
  790. goto err_unref;
  791. }
  792. ring->status_page.gfx_addr = obj->gtt_offset;
  793. ring->status_page.page_addr = kmap(obj->pages[0]);
  794. if (ring->status_page.page_addr == NULL) {
  795. goto err_unpin;
  796. }
  797. ring->status_page.obj = obj;
  798. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  799. intel_ring_setup_status_page(ring);
  800. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  801. ring->name, ring->status_page.gfx_addr);
  802. return 0;
  803. err_unpin:
  804. i915_gem_object_unpin(obj);
  805. err_unref:
  806. drm_gem_object_unreference(&obj->base);
  807. err:
  808. return ret;
  809. }
  810. static int intel_init_ring_buffer(struct drm_device *dev,
  811. struct intel_ring_buffer *ring)
  812. {
  813. struct drm_i915_gem_object *obj;
  814. int ret;
  815. ring->dev = dev;
  816. INIT_LIST_HEAD(&ring->active_list);
  817. INIT_LIST_HEAD(&ring->request_list);
  818. INIT_LIST_HEAD(&ring->gpu_write_list);
  819. ring->size = 32 * PAGE_SIZE;
  820. init_waitqueue_head(&ring->irq_queue);
  821. if (I915_NEED_GFX_HWS(dev)) {
  822. ret = init_status_page(ring);
  823. if (ret)
  824. return ret;
  825. }
  826. obj = i915_gem_alloc_object(dev, ring->size);
  827. if (obj == NULL) {
  828. DRM_ERROR("Failed to allocate ringbuffer\n");
  829. ret = -ENOMEM;
  830. goto err_hws;
  831. }
  832. ring->obj = obj;
  833. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  834. if (ret)
  835. goto err_unref;
  836. ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
  837. ring->size);
  838. if (ring->virtual_start == NULL) {
  839. DRM_ERROR("Failed to map ringbuffer.\n");
  840. ret = -EINVAL;
  841. goto err_unpin;
  842. }
  843. ret = ring->init(ring);
  844. if (ret)
  845. goto err_unmap;
  846. /* Workaround an erratum on the i830 which causes a hang if
  847. * the TAIL pointer points to within the last 2 cachelines
  848. * of the buffer.
  849. */
  850. ring->effective_size = ring->size;
  851. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  852. ring->effective_size -= 128;
  853. return 0;
  854. err_unmap:
  855. iounmap(ring->virtual_start);
  856. err_unpin:
  857. i915_gem_object_unpin(obj);
  858. err_unref:
  859. drm_gem_object_unreference(&obj->base);
  860. ring->obj = NULL;
  861. err_hws:
  862. cleanup_status_page(ring);
  863. return ret;
  864. }
  865. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  866. {
  867. struct drm_i915_private *dev_priv;
  868. int ret;
  869. if (ring->obj == NULL)
  870. return;
  871. /* Disable the ring buffer. The ring must be idle at this point */
  872. dev_priv = ring->dev->dev_private;
  873. ret = intel_wait_ring_idle(ring);
  874. if (ret)
  875. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  876. ring->name, ret);
  877. I915_WRITE_CTL(ring, 0);
  878. iounmap(ring->virtual_start);
  879. i915_gem_object_unpin(ring->obj);
  880. drm_gem_object_unreference(&ring->obj->base);
  881. ring->obj = NULL;
  882. if (ring->cleanup)
  883. ring->cleanup(ring);
  884. cleanup_status_page(ring);
  885. }
  886. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  887. {
  888. uint32_t __iomem *virt;
  889. int rem = ring->size - ring->tail;
  890. if (ring->space < rem) {
  891. int ret = intel_wait_ring_buffer(ring, rem);
  892. if (ret)
  893. return ret;
  894. }
  895. virt = ring->virtual_start + ring->tail;
  896. rem /= 4;
  897. while (rem--)
  898. iowrite32(MI_NOOP, virt++);
  899. ring->tail = 0;
  900. ring->space = ring_space(ring);
  901. return 0;
  902. }
  903. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  904. {
  905. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  906. bool was_interruptible;
  907. int ret;
  908. /* XXX As we have not yet audited all the paths to check that
  909. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  910. * allow us to be interruptible by a signal.
  911. */
  912. was_interruptible = dev_priv->mm.interruptible;
  913. dev_priv->mm.interruptible = false;
  914. ret = i915_wait_seqno(ring, seqno);
  915. dev_priv->mm.interruptible = was_interruptible;
  916. if (!ret)
  917. i915_gem_retire_requests_ring(ring);
  918. return ret;
  919. }
  920. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  921. {
  922. struct drm_i915_gem_request *request;
  923. u32 seqno = 0;
  924. int ret;
  925. i915_gem_retire_requests_ring(ring);
  926. if (ring->last_retired_head != -1) {
  927. ring->head = ring->last_retired_head;
  928. ring->last_retired_head = -1;
  929. ring->space = ring_space(ring);
  930. if (ring->space >= n)
  931. return 0;
  932. }
  933. list_for_each_entry(request, &ring->request_list, list) {
  934. int space;
  935. if (request->tail == -1)
  936. continue;
  937. space = request->tail - (ring->tail + 8);
  938. if (space < 0)
  939. space += ring->size;
  940. if (space >= n) {
  941. seqno = request->seqno;
  942. break;
  943. }
  944. /* Consume this request in case we need more space than
  945. * is available and so need to prevent a race between
  946. * updating last_retired_head and direct reads of
  947. * I915_RING_HEAD. It also provides a nice sanity check.
  948. */
  949. request->tail = -1;
  950. }
  951. if (seqno == 0)
  952. return -ENOSPC;
  953. ret = intel_ring_wait_seqno(ring, seqno);
  954. if (ret)
  955. return ret;
  956. if (WARN_ON(ring->last_retired_head == -1))
  957. return -ENOSPC;
  958. ring->head = ring->last_retired_head;
  959. ring->last_retired_head = -1;
  960. ring->space = ring_space(ring);
  961. if (WARN_ON(ring->space < n))
  962. return -ENOSPC;
  963. return 0;
  964. }
  965. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  966. {
  967. struct drm_device *dev = ring->dev;
  968. struct drm_i915_private *dev_priv = dev->dev_private;
  969. unsigned long end;
  970. int ret;
  971. ret = intel_ring_wait_request(ring, n);
  972. if (ret != -ENOSPC)
  973. return ret;
  974. trace_i915_ring_wait_begin(ring);
  975. /* With GEM the hangcheck timer should kick us out of the loop,
  976. * leaving it early runs the risk of corrupting GEM state (due
  977. * to running on almost untested codepaths). But on resume
  978. * timers don't work yet, so prevent a complete hang in that
  979. * case by choosing an insanely large timeout. */
  980. end = jiffies + 60 * HZ;
  981. do {
  982. ring->head = I915_READ_HEAD(ring);
  983. ring->space = ring_space(ring);
  984. if (ring->space >= n) {
  985. trace_i915_ring_wait_end(ring);
  986. return 0;
  987. }
  988. if (dev->primary->master) {
  989. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  990. if (master_priv->sarea_priv)
  991. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  992. }
  993. msleep(1);
  994. if (atomic_read(&dev_priv->mm.wedged))
  995. return -EAGAIN;
  996. } while (!time_after(jiffies, end));
  997. trace_i915_ring_wait_end(ring);
  998. return -EBUSY;
  999. }
  1000. int intel_ring_begin(struct intel_ring_buffer *ring,
  1001. int num_dwords)
  1002. {
  1003. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1004. int n = 4*num_dwords;
  1005. int ret;
  1006. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1007. return -EIO;
  1008. if (unlikely(ring->tail + n > ring->effective_size)) {
  1009. ret = intel_wrap_ring_buffer(ring);
  1010. if (unlikely(ret))
  1011. return ret;
  1012. }
  1013. if (unlikely(ring->space < n)) {
  1014. ret = intel_wait_ring_buffer(ring, n);
  1015. if (unlikely(ret))
  1016. return ret;
  1017. }
  1018. ring->space -= n;
  1019. return 0;
  1020. }
  1021. void intel_ring_advance(struct intel_ring_buffer *ring)
  1022. {
  1023. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1024. ring->tail &= ring->size - 1;
  1025. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1026. return;
  1027. ring->write_tail(ring, ring->tail);
  1028. }
  1029. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1030. u32 value)
  1031. {
  1032. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1033. /* Every tail move must follow the sequence below */
  1034. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1035. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1036. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1037. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1038. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1039. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1040. 50))
  1041. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1042. I915_WRITE_TAIL(ring, value);
  1043. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1044. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1045. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1046. }
  1047. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1048. u32 invalidate, u32 flush)
  1049. {
  1050. uint32_t cmd;
  1051. int ret;
  1052. ret = intel_ring_begin(ring, 4);
  1053. if (ret)
  1054. return ret;
  1055. cmd = MI_FLUSH_DW;
  1056. if (invalidate & I915_GEM_GPU_DOMAINS)
  1057. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1058. intel_ring_emit(ring, cmd);
  1059. intel_ring_emit(ring, 0);
  1060. intel_ring_emit(ring, 0);
  1061. intel_ring_emit(ring, MI_NOOP);
  1062. intel_ring_advance(ring);
  1063. return 0;
  1064. }
  1065. static int
  1066. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1067. u32 offset, u32 len)
  1068. {
  1069. int ret;
  1070. ret = intel_ring_begin(ring, 2);
  1071. if (ret)
  1072. return ret;
  1073. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1074. /* bit0-7 is the length on GEN6+ */
  1075. intel_ring_emit(ring, offset);
  1076. intel_ring_advance(ring);
  1077. return 0;
  1078. }
  1079. /* Blitter support (SandyBridge+) */
  1080. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1081. u32 invalidate, u32 flush)
  1082. {
  1083. uint32_t cmd;
  1084. int ret;
  1085. ret = intel_ring_begin(ring, 4);
  1086. if (ret)
  1087. return ret;
  1088. cmd = MI_FLUSH_DW;
  1089. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1090. cmd |= MI_INVALIDATE_TLB;
  1091. intel_ring_emit(ring, cmd);
  1092. intel_ring_emit(ring, 0);
  1093. intel_ring_emit(ring, 0);
  1094. intel_ring_emit(ring, MI_NOOP);
  1095. intel_ring_advance(ring);
  1096. return 0;
  1097. }
  1098. int intel_init_render_ring_buffer(struct drm_device *dev)
  1099. {
  1100. drm_i915_private_t *dev_priv = dev->dev_private;
  1101. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1102. ring->name = "render ring";
  1103. ring->id = RCS;
  1104. ring->mmio_base = RENDER_RING_BASE;
  1105. if (INTEL_INFO(dev)->gen >= 6) {
  1106. ring->add_request = gen6_add_request;
  1107. ring->flush = gen6_render_ring_flush;
  1108. ring->irq_get = gen6_ring_get_irq;
  1109. ring->irq_put = gen6_ring_put_irq;
  1110. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1111. ring->get_seqno = gen6_ring_get_seqno;
  1112. ring->sync_to = gen6_ring_sync;
  1113. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1114. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1115. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1116. ring->signal_mbox[0] = GEN6_VRSYNC;
  1117. ring->signal_mbox[1] = GEN6_BRSYNC;
  1118. } else if (IS_GEN5(dev)) {
  1119. ring->add_request = pc_render_add_request;
  1120. ring->flush = gen4_render_ring_flush;
  1121. ring->get_seqno = pc_render_get_seqno;
  1122. ring->irq_get = gen5_ring_get_irq;
  1123. ring->irq_put = gen5_ring_put_irq;
  1124. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1125. } else {
  1126. ring->add_request = i9xx_add_request;
  1127. if (INTEL_INFO(dev)->gen < 4)
  1128. ring->flush = gen2_render_ring_flush;
  1129. else
  1130. ring->flush = gen4_render_ring_flush;
  1131. ring->get_seqno = ring_get_seqno;
  1132. if (IS_GEN2(dev)) {
  1133. ring->irq_get = i8xx_ring_get_irq;
  1134. ring->irq_put = i8xx_ring_put_irq;
  1135. } else {
  1136. ring->irq_get = i9xx_ring_get_irq;
  1137. ring->irq_put = i9xx_ring_put_irq;
  1138. }
  1139. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1140. }
  1141. ring->write_tail = ring_write_tail;
  1142. if (INTEL_INFO(dev)->gen >= 6)
  1143. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1144. else if (INTEL_INFO(dev)->gen >= 4)
  1145. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1146. else if (IS_I830(dev) || IS_845G(dev))
  1147. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1148. else
  1149. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1150. ring->init = init_render_ring;
  1151. ring->cleanup = render_ring_cleanup;
  1152. if (!I915_NEED_GFX_HWS(dev)) {
  1153. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1154. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1155. }
  1156. return intel_init_ring_buffer(dev, ring);
  1157. }
  1158. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1159. {
  1160. drm_i915_private_t *dev_priv = dev->dev_private;
  1161. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1162. ring->name = "render ring";
  1163. ring->id = RCS;
  1164. ring->mmio_base = RENDER_RING_BASE;
  1165. if (INTEL_INFO(dev)->gen >= 6) {
  1166. /* non-kms not supported on gen6+ */
  1167. return -ENODEV;
  1168. }
  1169. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1170. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1171. * the special gen5 functions. */
  1172. ring->add_request = i9xx_add_request;
  1173. if (INTEL_INFO(dev)->gen < 4)
  1174. ring->flush = gen2_render_ring_flush;
  1175. else
  1176. ring->flush = gen4_render_ring_flush;
  1177. ring->get_seqno = ring_get_seqno;
  1178. if (IS_GEN2(dev)) {
  1179. ring->irq_get = i8xx_ring_get_irq;
  1180. ring->irq_put = i8xx_ring_put_irq;
  1181. } else {
  1182. ring->irq_get = i9xx_ring_get_irq;
  1183. ring->irq_put = i9xx_ring_put_irq;
  1184. }
  1185. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1186. ring->write_tail = ring_write_tail;
  1187. if (INTEL_INFO(dev)->gen >= 4)
  1188. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1189. else if (IS_I830(dev) || IS_845G(dev))
  1190. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1191. else
  1192. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1193. ring->init = init_render_ring;
  1194. ring->cleanup = render_ring_cleanup;
  1195. if (!I915_NEED_GFX_HWS(dev))
  1196. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1197. ring->dev = dev;
  1198. INIT_LIST_HEAD(&ring->active_list);
  1199. INIT_LIST_HEAD(&ring->request_list);
  1200. INIT_LIST_HEAD(&ring->gpu_write_list);
  1201. ring->size = size;
  1202. ring->effective_size = ring->size;
  1203. if (IS_I830(ring->dev))
  1204. ring->effective_size -= 128;
  1205. ring->virtual_start = ioremap_wc(start, size);
  1206. if (ring->virtual_start == NULL) {
  1207. DRM_ERROR("can not ioremap virtual address for"
  1208. " ring buffer\n");
  1209. return -ENOMEM;
  1210. }
  1211. return 0;
  1212. }
  1213. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1214. {
  1215. drm_i915_private_t *dev_priv = dev->dev_private;
  1216. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1217. ring->name = "bsd ring";
  1218. ring->id = VCS;
  1219. ring->write_tail = ring_write_tail;
  1220. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1221. ring->mmio_base = GEN6_BSD_RING_BASE;
  1222. /* gen6 bsd needs a special wa for tail updates */
  1223. if (IS_GEN6(dev))
  1224. ring->write_tail = gen6_bsd_ring_write_tail;
  1225. ring->flush = gen6_ring_flush;
  1226. ring->add_request = gen6_add_request;
  1227. ring->get_seqno = gen6_ring_get_seqno;
  1228. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1229. ring->irq_get = gen6_ring_get_irq;
  1230. ring->irq_put = gen6_ring_put_irq;
  1231. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1232. ring->sync_to = gen6_ring_sync;
  1233. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1234. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1235. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1236. ring->signal_mbox[0] = GEN6_RVSYNC;
  1237. ring->signal_mbox[1] = GEN6_BVSYNC;
  1238. } else {
  1239. ring->mmio_base = BSD_RING_BASE;
  1240. ring->flush = bsd_ring_flush;
  1241. ring->add_request = i9xx_add_request;
  1242. ring->get_seqno = ring_get_seqno;
  1243. if (IS_GEN5(dev)) {
  1244. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1245. ring->irq_get = gen5_ring_get_irq;
  1246. ring->irq_put = gen5_ring_put_irq;
  1247. } else {
  1248. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1249. ring->irq_get = i9xx_ring_get_irq;
  1250. ring->irq_put = i9xx_ring_put_irq;
  1251. }
  1252. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1253. }
  1254. ring->init = init_ring_common;
  1255. return intel_init_ring_buffer(dev, ring);
  1256. }
  1257. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1258. {
  1259. drm_i915_private_t *dev_priv = dev->dev_private;
  1260. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1261. ring->name = "blitter ring";
  1262. ring->id = BCS;
  1263. ring->mmio_base = BLT_RING_BASE;
  1264. ring->write_tail = ring_write_tail;
  1265. ring->flush = blt_ring_flush;
  1266. ring->add_request = gen6_add_request;
  1267. ring->get_seqno = gen6_ring_get_seqno;
  1268. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1269. ring->irq_get = gen6_ring_get_irq;
  1270. ring->irq_put = gen6_ring_put_irq;
  1271. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1272. ring->sync_to = gen6_ring_sync;
  1273. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1274. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1275. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1276. ring->signal_mbox[0] = GEN6_RBSYNC;
  1277. ring->signal_mbox[1] = GEN6_VBSYNC;
  1278. ring->init = init_ring_common;
  1279. return intel_init_ring_buffer(dev, ring);
  1280. }