malta_setup.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/sched.h>
  20. #include <linux/ioport.h>
  21. #include <linux/pci.h>
  22. #include <linux/screen_info.h>
  23. #include <asm/cpu.h>
  24. #include <asm/bootinfo.h>
  25. #include <asm/irq.h>
  26. #include <asm/mips-boards/generic.h>
  27. #include <asm/mips-boards/prom.h>
  28. #include <asm/mips-boards/malta.h>
  29. #include <asm/mips-boards/maltaint.h>
  30. #include <asm/dma.h>
  31. #include <asm/time.h>
  32. #include <asm/traps.h>
  33. #ifdef CONFIG_VT
  34. #include <linux/console.h>
  35. #endif
  36. #ifdef CONFIG_KGDB
  37. extern void kgdb_config(void);
  38. #endif
  39. struct resource standard_io_resources[] = {
  40. {
  41. .name = "dma1",
  42. .start = 0x00,
  43. .end = 0x1f,
  44. .flags = IORESOURCE_BUSY
  45. },
  46. {
  47. .name = "timer",
  48. .start = 0x40,
  49. .end = 0x5f,
  50. .flags = IORESOURCE_BUSY
  51. },
  52. {
  53. .name = "keyboard",
  54. .start = 0x60,
  55. .end = 0x6f,
  56. .flags = IORESOURCE_BUSY
  57. },
  58. {
  59. .name = "dma page reg",
  60. .start = 0x80,
  61. .end = 0x8f,
  62. .flags = IORESOURCE_BUSY
  63. },
  64. {
  65. .name = "dma2",
  66. .start = 0xc0,
  67. .end = 0xdf,
  68. .flags = IORESOURCE_BUSY
  69. },
  70. };
  71. const char *get_system_type(void)
  72. {
  73. return "MIPS Malta";
  74. }
  75. #if defined(CONFIG_MIPS_MT_SMTC)
  76. const char display_string[] = " SMTC LINUX ON MALTA ";
  77. #else
  78. const char display_string[] = " LINUX ON MALTA ";
  79. #endif /* CONFIG_MIPS_MT_SMTC */
  80. #ifdef CONFIG_BLK_DEV_FD
  81. void __init fd_activate(void)
  82. {
  83. /*
  84. * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
  85. * Controller.
  86. * Done by YAMON 2.00 onwards
  87. */
  88. /* Entering config state. */
  89. SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
  90. /* Activate floppy controller. */
  91. SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
  92. SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
  93. SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
  94. SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
  95. /* Exit config state. */
  96. SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
  97. }
  98. #endif
  99. #ifdef CONFIG_BLK_DEV_IDE
  100. static void __init pci_clock_check(void)
  101. {
  102. unsigned int __iomem *jmpr_p =
  103. (unsigned int *) ioremap(MALTA_JMPRS_REG, sizeof(unsigned int));
  104. int jmpr = (__raw_readl(jmpr_p) >> 2) & 0x07;
  105. static const int pciclocks[] __initdata = {
  106. 33, 20, 25, 30, 12, 16, 37, 10
  107. };
  108. int pciclock = pciclocks[jmpr];
  109. char *argptr = prom_getcmdline();
  110. if (pciclock != 33 && !strstr(argptr, "idebus=")) {
  111. printk(KERN_WARNING "WARNING: PCI clock is %dMHz, "
  112. "setting idebus\n", pciclock);
  113. argptr += strlen(argptr);
  114. sprintf(argptr, " idebus=%d", pciclock);
  115. if (pciclock < 20 || pciclock > 66)
  116. printk(KERN_WARNING "WARNING: IDE timing "
  117. "calculations will be incorrect\n");
  118. }
  119. }
  120. #endif
  121. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  122. static void __init screen_info_setup(void)
  123. {
  124. screen_info = (struct screen_info) {
  125. .orig_x = 0,
  126. .orig_y = 25,
  127. .ext_mem_k = 0,
  128. .orig_video_page = 0,
  129. .orig_video_mode = 0,
  130. .orig_video_cols = 80,
  131. .unused2 = 0,
  132. .orig_video_ega_bx = 0,
  133. .unused3 = 0,
  134. .orig_video_lines = 25,
  135. .orig_video_isVGA = VIDEO_TYPE_VGAC,
  136. .orig_video_points = 16
  137. };
  138. }
  139. #endif
  140. void __init plat_mem_setup(void)
  141. {
  142. unsigned int i;
  143. mips_pcibios_init();
  144. /* Request I/O space for devices used on the Malta board. */
  145. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  146. request_resource(&ioport_resource, standard_io_resources+i);
  147. /*
  148. * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
  149. */
  150. enable_dma(4);
  151. #ifdef CONFIG_KGDB
  152. kgdb_config();
  153. #endif
  154. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO) {
  155. char *argptr;
  156. argptr = prom_getcmdline();
  157. if (strstr(argptr, "debug")) {
  158. BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
  159. printk("Enabled Bonito debug mode\n");
  160. }
  161. else
  162. BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
  163. #ifdef CONFIG_DMA_COHERENT
  164. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  165. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  166. printk("Enabled Bonito CPU coherency\n");
  167. argptr = prom_getcmdline();
  168. if (strstr(argptr, "iobcuncached")) {
  169. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  170. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  171. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  172. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  173. printk("Disabled Bonito IOBC coherency\n");
  174. }
  175. else {
  176. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  177. BONITO_PCIMEMBASECFG |=
  178. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  179. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  180. printk("Enabled Bonito IOBC coherency\n");
  181. }
  182. }
  183. else
  184. panic("Hardware DMA cache coherency not supported");
  185. #endif
  186. }
  187. #ifdef CONFIG_DMA_COHERENT
  188. else {
  189. panic("Hardware DMA cache coherency not supported");
  190. }
  191. #endif
  192. #ifdef CONFIG_BLK_DEV_IDE
  193. pci_clock_check();
  194. #endif
  195. #ifdef CONFIG_BLK_DEV_FD
  196. fd_activate();
  197. #endif
  198. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  199. screen_info_setup();
  200. #endif
  201. mips_reboot_setup();
  202. }