i915_drv.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. #include <linux/backlight.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  41. #define DRIVER_NAME "i915"
  42. #define DRIVER_DESC "Intel Graphics"
  43. #define DRIVER_DATE "20080730"
  44. enum pipe {
  45. PIPE_A = 0,
  46. PIPE_B,
  47. PIPE_C,
  48. I915_MAX_PIPES
  49. };
  50. #define pipe_name(p) ((p) + 'A')
  51. enum plane {
  52. PLANE_A = 0,
  53. PLANE_B,
  54. PLANE_C,
  55. };
  56. #define plane_name(p) ((p) + 'A')
  57. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  58. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  59. /* Interface history:
  60. *
  61. * 1.1: Original.
  62. * 1.2: Add Power Management
  63. * 1.3: Add vblank support
  64. * 1.4: Fix cmdbuffer path, add heap destroy
  65. * 1.5: Add vblank pipe configuration
  66. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  67. * - Support vertical blank on secondary display pipe
  68. */
  69. #define DRIVER_MAJOR 1
  70. #define DRIVER_MINOR 6
  71. #define DRIVER_PATCHLEVEL 0
  72. #define WATCH_COHERENCY 0
  73. #define WATCH_LISTS 0
  74. #define I915_GEM_PHYS_CURSOR_0 1
  75. #define I915_GEM_PHYS_CURSOR_1 2
  76. #define I915_GEM_PHYS_OVERLAY_REGS 3
  77. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  78. struct drm_i915_gem_phys_object {
  79. int id;
  80. struct page **page_list;
  81. drm_dma_handle_t *handle;
  82. struct drm_i915_gem_object *cur_obj;
  83. };
  84. struct mem_block {
  85. struct mem_block *next;
  86. struct mem_block *prev;
  87. int start;
  88. int size;
  89. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  90. };
  91. struct opregion_header;
  92. struct opregion_acpi;
  93. struct opregion_swsci;
  94. struct opregion_asle;
  95. struct drm_i915_private;
  96. struct intel_opregion {
  97. struct opregion_header *header;
  98. struct opregion_acpi *acpi;
  99. struct opregion_swsci *swsci;
  100. struct opregion_asle *asle;
  101. void *vbt;
  102. u32 __iomem *lid_state;
  103. };
  104. #define OPREGION_SIZE (8*1024)
  105. struct intel_overlay;
  106. struct intel_overlay_error_state;
  107. struct drm_i915_master_private {
  108. drm_local_map_t *sarea;
  109. struct _drm_i915_sarea *sarea_priv;
  110. };
  111. #define I915_FENCE_REG_NONE -1
  112. #define I915_MAX_NUM_FENCES 16
  113. /* 16 fences + sign bit for FENCE_REG_NONE */
  114. #define I915_MAX_NUM_FENCE_BITS 5
  115. struct drm_i915_fence_reg {
  116. struct list_head lru_list;
  117. struct drm_i915_gem_object *obj;
  118. uint32_t setup_seqno;
  119. };
  120. struct sdvo_device_mapping {
  121. u8 initialized;
  122. u8 dvo_port;
  123. u8 slave_addr;
  124. u8 dvo_wiring;
  125. u8 i2c_pin;
  126. u8 ddc_pin;
  127. };
  128. struct intel_display_error_state;
  129. struct drm_i915_error_state {
  130. u32 eir;
  131. u32 pgtbl_er;
  132. u32 pipestat[I915_MAX_PIPES];
  133. u32 ipeir;
  134. u32 ipehr;
  135. u32 instdone;
  136. u32 acthd;
  137. u32 error; /* gen6+ */
  138. u32 bcs_acthd; /* gen6+ blt engine */
  139. u32 bcs_ipehr;
  140. u32 bcs_ipeir;
  141. u32 bcs_instdone;
  142. u32 bcs_seqno;
  143. u32 vcs_acthd; /* gen6+ bsd engine */
  144. u32 vcs_ipehr;
  145. u32 vcs_ipeir;
  146. u32 vcs_instdone;
  147. u32 vcs_seqno;
  148. u32 instpm;
  149. u32 instps;
  150. u32 instdone1;
  151. u32 seqno;
  152. u64 bbaddr;
  153. u64 fence[I915_MAX_NUM_FENCES];
  154. struct timeval time;
  155. struct drm_i915_error_object {
  156. int page_count;
  157. u32 gtt_offset;
  158. u32 *pages[0];
  159. } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
  160. struct drm_i915_error_buffer {
  161. u32 size;
  162. u32 name;
  163. u32 seqno;
  164. u32 gtt_offset;
  165. u32 read_domains;
  166. u32 write_domain;
  167. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  168. s32 pinned:2;
  169. u32 tiling:2;
  170. u32 dirty:1;
  171. u32 purgeable:1;
  172. u32 ring:4;
  173. u32 cache_level:2;
  174. } *active_bo, *pinned_bo;
  175. u32 active_bo_count, pinned_bo_count;
  176. struct intel_overlay_error_state *overlay;
  177. struct intel_display_error_state *display;
  178. };
  179. struct drm_i915_display_funcs {
  180. void (*dpms)(struct drm_crtc *crtc, int mode);
  181. bool (*fbc_enabled)(struct drm_device *dev);
  182. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  183. void (*disable_fbc)(struct drm_device *dev);
  184. int (*get_display_clock_speed)(struct drm_device *dev);
  185. int (*get_fifo_size)(struct drm_device *dev, int plane);
  186. void (*update_wm)(struct drm_device *dev);
  187. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  188. uint32_t sprite_width, int pixel_size);
  189. int (*crtc_mode_set)(struct drm_crtc *crtc,
  190. struct drm_display_mode *mode,
  191. struct drm_display_mode *adjusted_mode,
  192. int x, int y,
  193. struct drm_framebuffer *old_fb);
  194. void (*write_eld)(struct drm_connector *connector,
  195. struct drm_crtc *crtc);
  196. void (*fdi_link_train)(struct drm_crtc *crtc);
  197. void (*init_clock_gating)(struct drm_device *dev);
  198. void (*init_pch_clock_gating)(struct drm_device *dev);
  199. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  200. struct drm_framebuffer *fb,
  201. struct drm_i915_gem_object *obj);
  202. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  203. int x, int y);
  204. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  205. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  206. /* clock updates for mode set */
  207. /* cursor updates */
  208. /* render clock increase/decrease */
  209. /* display clock increase/decrease */
  210. /* pll clock increase/decrease */
  211. };
  212. struct intel_device_info {
  213. u8 gen;
  214. u8 is_mobile:1;
  215. u8 is_i85x:1;
  216. u8 is_i915g:1;
  217. u8 is_i945gm:1;
  218. u8 is_g33:1;
  219. u8 need_gfx_hws:1;
  220. u8 is_g4x:1;
  221. u8 is_pineview:1;
  222. u8 is_broadwater:1;
  223. u8 is_crestline:1;
  224. u8 is_ivybridge:1;
  225. u8 has_fbc:1;
  226. u8 has_pipe_cxsr:1;
  227. u8 has_hotplug:1;
  228. u8 cursor_needs_physical:1;
  229. u8 has_overlay:1;
  230. u8 overlay_needs_physical:1;
  231. u8 supports_tv:1;
  232. u8 has_bsd_ring:1;
  233. u8 has_blt_ring:1;
  234. u8 has_llc:1;
  235. };
  236. enum no_fbc_reason {
  237. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  238. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  239. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  240. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  241. FBC_BAD_PLANE, /* fbc not supported on plane */
  242. FBC_NOT_TILED, /* buffer not tiled */
  243. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  244. FBC_MODULE_PARAM,
  245. };
  246. enum intel_pch {
  247. PCH_IBX, /* Ibexpeak PCH */
  248. PCH_CPT, /* Cougarpoint PCH */
  249. };
  250. #define QUIRK_PIPEA_FORCE (1<<0)
  251. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  252. struct intel_fbdev;
  253. struct intel_fbc_work;
  254. typedef struct drm_i915_private {
  255. struct drm_device *dev;
  256. const struct intel_device_info *info;
  257. int has_gem;
  258. int relative_constants_mode;
  259. void __iomem *regs;
  260. /** gt_fifo_count and the subsequent register write are synchronized
  261. * with dev->struct_mutex. */
  262. unsigned gt_fifo_count;
  263. /** forcewake_count is protected by gt_lock */
  264. unsigned forcewake_count;
  265. /** gt_lock is also taken in irq contexts. */
  266. struct spinlock gt_lock;
  267. struct intel_gmbus {
  268. struct i2c_adapter adapter;
  269. struct i2c_adapter *force_bit;
  270. u32 reg0;
  271. } *gmbus;
  272. struct pci_dev *bridge_dev;
  273. struct intel_ring_buffer ring[I915_NUM_RINGS];
  274. uint32_t next_seqno;
  275. drm_dma_handle_t *status_page_dmah;
  276. uint32_t counter;
  277. drm_local_map_t hws_map;
  278. struct drm_i915_gem_object *pwrctx;
  279. struct drm_i915_gem_object *renderctx;
  280. struct resource mch_res;
  281. unsigned int cpp;
  282. int back_offset;
  283. int front_offset;
  284. int current_page;
  285. int page_flipping;
  286. atomic_t irq_received;
  287. /* protects the irq masks */
  288. spinlock_t irq_lock;
  289. /** Cached value of IMR to avoid reads in updating the bitfield */
  290. u32 pipestat[2];
  291. u32 irq_mask;
  292. u32 gt_irq_mask;
  293. u32 pch_irq_mask;
  294. u32 hotplug_supported_mask;
  295. struct work_struct hotplug_work;
  296. int tex_lru_log_granularity;
  297. int allow_batchbuffer;
  298. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  299. int vblank_pipe;
  300. int num_pipe;
  301. /* For hangcheck timer */
  302. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  303. struct timer_list hangcheck_timer;
  304. int hangcheck_count;
  305. uint32_t last_acthd;
  306. uint32_t last_acthd_bsd;
  307. uint32_t last_acthd_blt;
  308. uint32_t last_instdone;
  309. uint32_t last_instdone1;
  310. unsigned long cfb_size;
  311. unsigned int cfb_fb;
  312. enum plane cfb_plane;
  313. int cfb_y;
  314. struct intel_fbc_work *fbc_work;
  315. struct intel_opregion opregion;
  316. /* overlay */
  317. struct intel_overlay *overlay;
  318. bool sprite_scaling_enabled;
  319. /* LVDS info */
  320. int backlight_level; /* restore backlight to this value */
  321. bool backlight_enabled;
  322. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  323. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  324. /* Feature bits from the VBIOS */
  325. unsigned int int_tv_support:1;
  326. unsigned int lvds_dither:1;
  327. unsigned int lvds_vbt:1;
  328. unsigned int int_crt_support:1;
  329. unsigned int lvds_use_ssc:1;
  330. unsigned int display_clock_mode:1;
  331. int lvds_ssc_freq;
  332. struct {
  333. int rate;
  334. int lanes;
  335. int preemphasis;
  336. int vswing;
  337. bool initialized;
  338. bool support;
  339. int bpp;
  340. struct edp_power_seq pps;
  341. } edp;
  342. bool no_aux_handshake;
  343. struct notifier_block lid_notifier;
  344. int crt_ddc_pin;
  345. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  346. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  347. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  348. unsigned int fsb_freq, mem_freq, is_ddr3;
  349. spinlock_t error_lock;
  350. struct drm_i915_error_state *first_error;
  351. struct work_struct error_work;
  352. struct completion error_completion;
  353. struct workqueue_struct *wq;
  354. /* Display functions */
  355. struct drm_i915_display_funcs display;
  356. /* PCH chipset type */
  357. enum intel_pch pch_type;
  358. unsigned long quirks;
  359. /* Register state */
  360. bool modeset_on_lid;
  361. u8 saveLBB;
  362. u32 saveDSPACNTR;
  363. u32 saveDSPBCNTR;
  364. u32 saveDSPARB;
  365. u32 saveHWS;
  366. u32 savePIPEACONF;
  367. u32 savePIPEBCONF;
  368. u32 savePIPEASRC;
  369. u32 savePIPEBSRC;
  370. u32 saveFPA0;
  371. u32 saveFPA1;
  372. u32 saveDPLL_A;
  373. u32 saveDPLL_A_MD;
  374. u32 saveHTOTAL_A;
  375. u32 saveHBLANK_A;
  376. u32 saveHSYNC_A;
  377. u32 saveVTOTAL_A;
  378. u32 saveVBLANK_A;
  379. u32 saveVSYNC_A;
  380. u32 saveBCLRPAT_A;
  381. u32 saveTRANSACONF;
  382. u32 saveTRANS_HTOTAL_A;
  383. u32 saveTRANS_HBLANK_A;
  384. u32 saveTRANS_HSYNC_A;
  385. u32 saveTRANS_VTOTAL_A;
  386. u32 saveTRANS_VBLANK_A;
  387. u32 saveTRANS_VSYNC_A;
  388. u32 savePIPEASTAT;
  389. u32 saveDSPASTRIDE;
  390. u32 saveDSPASIZE;
  391. u32 saveDSPAPOS;
  392. u32 saveDSPAADDR;
  393. u32 saveDSPASURF;
  394. u32 saveDSPATILEOFF;
  395. u32 savePFIT_PGM_RATIOS;
  396. u32 saveBLC_HIST_CTL;
  397. u32 saveBLC_PWM_CTL;
  398. u32 saveBLC_PWM_CTL2;
  399. u32 saveBLC_CPU_PWM_CTL;
  400. u32 saveBLC_CPU_PWM_CTL2;
  401. u32 saveFPB0;
  402. u32 saveFPB1;
  403. u32 saveDPLL_B;
  404. u32 saveDPLL_B_MD;
  405. u32 saveHTOTAL_B;
  406. u32 saveHBLANK_B;
  407. u32 saveHSYNC_B;
  408. u32 saveVTOTAL_B;
  409. u32 saveVBLANK_B;
  410. u32 saveVSYNC_B;
  411. u32 saveBCLRPAT_B;
  412. u32 saveTRANSBCONF;
  413. u32 saveTRANS_HTOTAL_B;
  414. u32 saveTRANS_HBLANK_B;
  415. u32 saveTRANS_HSYNC_B;
  416. u32 saveTRANS_VTOTAL_B;
  417. u32 saveTRANS_VBLANK_B;
  418. u32 saveTRANS_VSYNC_B;
  419. u32 savePIPEBSTAT;
  420. u32 saveDSPBSTRIDE;
  421. u32 saveDSPBSIZE;
  422. u32 saveDSPBPOS;
  423. u32 saveDSPBADDR;
  424. u32 saveDSPBSURF;
  425. u32 saveDSPBTILEOFF;
  426. u32 saveVGA0;
  427. u32 saveVGA1;
  428. u32 saveVGA_PD;
  429. u32 saveVGACNTRL;
  430. u32 saveADPA;
  431. u32 saveLVDS;
  432. u32 savePP_ON_DELAYS;
  433. u32 savePP_OFF_DELAYS;
  434. u32 saveDVOA;
  435. u32 saveDVOB;
  436. u32 saveDVOC;
  437. u32 savePP_ON;
  438. u32 savePP_OFF;
  439. u32 savePP_CONTROL;
  440. u32 savePP_DIVISOR;
  441. u32 savePFIT_CONTROL;
  442. u32 save_palette_a[256];
  443. u32 save_palette_b[256];
  444. u32 saveDPFC_CB_BASE;
  445. u32 saveFBC_CFB_BASE;
  446. u32 saveFBC_LL_BASE;
  447. u32 saveFBC_CONTROL;
  448. u32 saveFBC_CONTROL2;
  449. u32 saveIER;
  450. u32 saveIIR;
  451. u32 saveIMR;
  452. u32 saveDEIER;
  453. u32 saveDEIMR;
  454. u32 saveGTIER;
  455. u32 saveGTIMR;
  456. u32 saveFDI_RXA_IMR;
  457. u32 saveFDI_RXB_IMR;
  458. u32 saveCACHE_MODE_0;
  459. u32 saveMI_ARB_STATE;
  460. u32 saveSWF0[16];
  461. u32 saveSWF1[16];
  462. u32 saveSWF2[3];
  463. u8 saveMSR;
  464. u8 saveSR[8];
  465. u8 saveGR[25];
  466. u8 saveAR_INDEX;
  467. u8 saveAR[21];
  468. u8 saveDACMASK;
  469. u8 saveCR[37];
  470. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  471. u32 saveCURACNTR;
  472. u32 saveCURAPOS;
  473. u32 saveCURABASE;
  474. u32 saveCURBCNTR;
  475. u32 saveCURBPOS;
  476. u32 saveCURBBASE;
  477. u32 saveCURSIZE;
  478. u32 saveDP_B;
  479. u32 saveDP_C;
  480. u32 saveDP_D;
  481. u32 savePIPEA_GMCH_DATA_M;
  482. u32 savePIPEB_GMCH_DATA_M;
  483. u32 savePIPEA_GMCH_DATA_N;
  484. u32 savePIPEB_GMCH_DATA_N;
  485. u32 savePIPEA_DP_LINK_M;
  486. u32 savePIPEB_DP_LINK_M;
  487. u32 savePIPEA_DP_LINK_N;
  488. u32 savePIPEB_DP_LINK_N;
  489. u32 saveFDI_RXA_CTL;
  490. u32 saveFDI_TXA_CTL;
  491. u32 saveFDI_RXB_CTL;
  492. u32 saveFDI_TXB_CTL;
  493. u32 savePFA_CTL_1;
  494. u32 savePFB_CTL_1;
  495. u32 savePFA_WIN_SZ;
  496. u32 savePFB_WIN_SZ;
  497. u32 savePFA_WIN_POS;
  498. u32 savePFB_WIN_POS;
  499. u32 savePCH_DREF_CONTROL;
  500. u32 saveDISP_ARB_CTL;
  501. u32 savePIPEA_DATA_M1;
  502. u32 savePIPEA_DATA_N1;
  503. u32 savePIPEA_LINK_M1;
  504. u32 savePIPEA_LINK_N1;
  505. u32 savePIPEB_DATA_M1;
  506. u32 savePIPEB_DATA_N1;
  507. u32 savePIPEB_LINK_M1;
  508. u32 savePIPEB_LINK_N1;
  509. u32 saveMCHBAR_RENDER_STANDBY;
  510. u32 savePCH_PORT_HOTPLUG;
  511. struct {
  512. /** Bridge to intel-gtt-ko */
  513. const struct intel_gtt *gtt;
  514. /** Memory allocator for GTT stolen memory */
  515. struct drm_mm stolen;
  516. /** Memory allocator for GTT */
  517. struct drm_mm gtt_space;
  518. /** List of all objects in gtt_space. Used to restore gtt
  519. * mappings on resume */
  520. struct list_head gtt_list;
  521. /** Usable portion of the GTT for GEM */
  522. unsigned long gtt_start;
  523. unsigned long gtt_mappable_end;
  524. unsigned long gtt_end;
  525. struct io_mapping *gtt_mapping;
  526. int gtt_mtrr;
  527. struct shrinker inactive_shrinker;
  528. /**
  529. * List of objects currently involved in rendering.
  530. *
  531. * Includes buffers having the contents of their GPU caches
  532. * flushed, not necessarily primitives. last_rendering_seqno
  533. * represents when the rendering involved will be completed.
  534. *
  535. * A reference is held on the buffer while on this list.
  536. */
  537. struct list_head active_list;
  538. /**
  539. * List of objects which are not in the ringbuffer but which
  540. * still have a write_domain which needs to be flushed before
  541. * unbinding.
  542. *
  543. * last_rendering_seqno is 0 while an object is in this list.
  544. *
  545. * A reference is held on the buffer while on this list.
  546. */
  547. struct list_head flushing_list;
  548. /**
  549. * LRU list of objects which are not in the ringbuffer and
  550. * are ready to unbind, but are still in the GTT.
  551. *
  552. * last_rendering_seqno is 0 while an object is in this list.
  553. *
  554. * A reference is not held on the buffer while on this list,
  555. * as merely being GTT-bound shouldn't prevent its being
  556. * freed, and we'll pull it off the list in the free path.
  557. */
  558. struct list_head inactive_list;
  559. /**
  560. * LRU list of objects which are not in the ringbuffer but
  561. * are still pinned in the GTT.
  562. */
  563. struct list_head pinned_list;
  564. /** LRU list of objects with fence regs on them. */
  565. struct list_head fence_list;
  566. /**
  567. * List of objects currently pending being freed.
  568. *
  569. * These objects are no longer in use, but due to a signal
  570. * we were prevented from freeing them at the appointed time.
  571. */
  572. struct list_head deferred_free_list;
  573. /**
  574. * We leave the user IRQ off as much as possible,
  575. * but this means that requests will finish and never
  576. * be retired once the system goes idle. Set a timer to
  577. * fire periodically while the ring is running. When it
  578. * fires, go retire requests.
  579. */
  580. struct delayed_work retire_work;
  581. /**
  582. * Are we in a non-interruptible section of code like
  583. * modesetting?
  584. */
  585. bool interruptible;
  586. /**
  587. * Flag if the X Server, and thus DRM, is not currently in
  588. * control of the device.
  589. *
  590. * This is set between LeaveVT and EnterVT. It needs to be
  591. * replaced with a semaphore. It also needs to be
  592. * transitioned away from for kernel modesetting.
  593. */
  594. int suspended;
  595. /**
  596. * Flag if the hardware appears to be wedged.
  597. *
  598. * This is set when attempts to idle the device timeout.
  599. * It prevents command submission from occurring and makes
  600. * every pending request fail
  601. */
  602. atomic_t wedged;
  603. /** Bit 6 swizzling required for X tiling */
  604. uint32_t bit_6_swizzle_x;
  605. /** Bit 6 swizzling required for Y tiling */
  606. uint32_t bit_6_swizzle_y;
  607. /* storage for physical objects */
  608. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  609. /* accounting, useful for userland debugging */
  610. size_t gtt_total;
  611. size_t mappable_gtt_total;
  612. size_t object_memory;
  613. u32 object_count;
  614. } mm;
  615. struct sdvo_device_mapping sdvo_mappings[2];
  616. /* indicate whether the LVDS_BORDER should be enabled or not */
  617. unsigned int lvds_border_bits;
  618. /* Panel fitter placement and size for Ironlake+ */
  619. u32 pch_pf_pos, pch_pf_size;
  620. struct drm_crtc *plane_to_crtc_mapping[3];
  621. struct drm_crtc *pipe_to_crtc_mapping[3];
  622. wait_queue_head_t pending_flip_queue;
  623. bool flip_pending_is_done;
  624. /* Reclocking support */
  625. bool render_reclock_avail;
  626. bool lvds_downclock_avail;
  627. /* indicates the reduced downclock for LVDS*/
  628. int lvds_downclock;
  629. struct work_struct idle_work;
  630. struct timer_list idle_timer;
  631. bool busy;
  632. u16 orig_clock;
  633. int child_dev_num;
  634. struct child_device_config *child_dev;
  635. struct drm_connector *int_lvds_connector;
  636. struct drm_connector *int_edp_connector;
  637. bool mchbar_need_disable;
  638. struct work_struct rps_work;
  639. spinlock_t rps_lock;
  640. u32 pm_iir;
  641. u8 cur_delay;
  642. u8 min_delay;
  643. u8 max_delay;
  644. u8 fmax;
  645. u8 fstart;
  646. u64 last_count1;
  647. unsigned long last_time1;
  648. unsigned long chipset_power;
  649. u64 last_count2;
  650. struct timespec last_time2;
  651. unsigned long gfx_power;
  652. int c_m;
  653. int r_t;
  654. u8 corr;
  655. spinlock_t *mchdev_lock;
  656. enum no_fbc_reason no_fbc_reason;
  657. struct drm_mm_node *compressed_fb;
  658. struct drm_mm_node *compressed_llb;
  659. unsigned long last_gpu_reset;
  660. /* list of fbdev register on this device */
  661. struct intel_fbdev *fbdev;
  662. struct backlight_device *backlight;
  663. struct drm_property *broadcast_rgb_property;
  664. struct drm_property *force_audio_property;
  665. } drm_i915_private_t;
  666. enum i915_cache_level {
  667. I915_CACHE_NONE,
  668. I915_CACHE_LLC,
  669. I915_CACHE_LLC_MLC, /* gen6+ */
  670. };
  671. struct drm_i915_gem_object {
  672. struct drm_gem_object base;
  673. /** Current space allocated to this object in the GTT, if any. */
  674. struct drm_mm_node *gtt_space;
  675. struct list_head gtt_list;
  676. /** This object's place on the active/flushing/inactive lists */
  677. struct list_head ring_list;
  678. struct list_head mm_list;
  679. /** This object's place on GPU write list */
  680. struct list_head gpu_write_list;
  681. /** This object's place in the batchbuffer or on the eviction list */
  682. struct list_head exec_list;
  683. /**
  684. * This is set if the object is on the active or flushing lists
  685. * (has pending rendering), and is not set if it's on inactive (ready
  686. * to be unbound).
  687. */
  688. unsigned int active:1;
  689. /**
  690. * This is set if the object has been written to since last bound
  691. * to the GTT
  692. */
  693. unsigned int dirty:1;
  694. /**
  695. * This is set if the object has been written to since the last
  696. * GPU flush.
  697. */
  698. unsigned int pending_gpu_write:1;
  699. /**
  700. * Fence register bits (if any) for this object. Will be set
  701. * as needed when mapped into the GTT.
  702. * Protected by dev->struct_mutex.
  703. */
  704. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  705. /**
  706. * Advice: are the backing pages purgeable?
  707. */
  708. unsigned int madv:2;
  709. /**
  710. * Current tiling mode for the object.
  711. */
  712. unsigned int tiling_mode:2;
  713. unsigned int tiling_changed:1;
  714. /** How many users have pinned this object in GTT space. The following
  715. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  716. * (via user_pin_count), execbuffer (objects are not allowed multiple
  717. * times for the same batchbuffer), and the framebuffer code. When
  718. * switching/pageflipping, the framebuffer code has at most two buffers
  719. * pinned per crtc.
  720. *
  721. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  722. * bits with absolutely no headroom. So use 4 bits. */
  723. unsigned int pin_count:4;
  724. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  725. /**
  726. * Is the object at the current location in the gtt mappable and
  727. * fenceable? Used to avoid costly recalculations.
  728. */
  729. unsigned int map_and_fenceable:1;
  730. /**
  731. * Whether the current gtt mapping needs to be mappable (and isn't just
  732. * mappable by accident). Track pin and fault separate for a more
  733. * accurate mappable working set.
  734. */
  735. unsigned int fault_mappable:1;
  736. unsigned int pin_mappable:1;
  737. /*
  738. * Is the GPU currently using a fence to access this buffer,
  739. */
  740. unsigned int pending_fenced_gpu_access:1;
  741. unsigned int fenced_gpu_access:1;
  742. unsigned int cache_level:2;
  743. struct page **pages;
  744. /**
  745. * DMAR support
  746. */
  747. struct scatterlist *sg_list;
  748. int num_sg;
  749. /**
  750. * Used for performing relocations during execbuffer insertion.
  751. */
  752. struct hlist_node exec_node;
  753. unsigned long exec_handle;
  754. struct drm_i915_gem_exec_object2 *exec_entry;
  755. /**
  756. * Current offset of the object in GTT space.
  757. *
  758. * This is the same as gtt_space->start
  759. */
  760. uint32_t gtt_offset;
  761. /** Breadcrumb of last rendering to the buffer. */
  762. uint32_t last_rendering_seqno;
  763. struct intel_ring_buffer *ring;
  764. /** Breadcrumb of last fenced GPU access to the buffer. */
  765. uint32_t last_fenced_seqno;
  766. struct intel_ring_buffer *last_fenced_ring;
  767. /** Current tiling stride for the object, if it's tiled. */
  768. uint32_t stride;
  769. /** Record of address bit 17 of each page at last unbind. */
  770. unsigned long *bit_17;
  771. /**
  772. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  773. * flags which individual pages are valid.
  774. */
  775. uint8_t *page_cpu_valid;
  776. /** User space pin count and filp owning the pin */
  777. uint32_t user_pin_count;
  778. struct drm_file *pin_filp;
  779. /** for phy allocated objects */
  780. struct drm_i915_gem_phys_object *phys_obj;
  781. /**
  782. * Number of crtcs where this object is currently the fb, but
  783. * will be page flipped away on the next vblank. When it
  784. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  785. */
  786. atomic_t pending_flip;
  787. };
  788. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  789. /**
  790. * Request queue structure.
  791. *
  792. * The request queue allows us to note sequence numbers that have been emitted
  793. * and may be associated with active buffers to be retired.
  794. *
  795. * By keeping this list, we can avoid having to do questionable
  796. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  797. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  798. */
  799. struct drm_i915_gem_request {
  800. /** On Which ring this request was generated */
  801. struct intel_ring_buffer *ring;
  802. /** GEM sequence number associated with this request. */
  803. uint32_t seqno;
  804. /** Time at which this request was emitted, in jiffies. */
  805. unsigned long emitted_jiffies;
  806. /** global list entry for this request */
  807. struct list_head list;
  808. struct drm_i915_file_private *file_priv;
  809. /** file_priv list entry for this request */
  810. struct list_head client_list;
  811. };
  812. struct drm_i915_file_private {
  813. struct {
  814. struct spinlock lock;
  815. struct list_head request_list;
  816. } mm;
  817. };
  818. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  819. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  820. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  821. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  822. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  823. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  824. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  825. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  826. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  827. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  828. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  829. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  830. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  831. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  832. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  833. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  834. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  835. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  836. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  837. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  838. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  839. /*
  840. * The genX designation typically refers to the render engine, so render
  841. * capability related checks should use IS_GEN, while display and other checks
  842. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  843. * chips, etc.).
  844. */
  845. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  846. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  847. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  848. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  849. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  850. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  851. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  852. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  853. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  854. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  855. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  856. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  857. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  858. * rows, which changed the alignment requirements and fence programming.
  859. */
  860. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  861. IS_I915GM(dev)))
  862. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  863. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  864. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  865. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  866. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  867. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  868. /* dsparb controlled by hw only */
  869. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  870. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  871. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  872. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  873. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  874. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  875. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  876. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  877. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  878. #include "i915_trace.h"
  879. extern struct drm_ioctl_desc i915_ioctls[];
  880. extern int i915_max_ioctl;
  881. extern unsigned int i915_fbpercrtc __always_unused;
  882. extern int i915_panel_ignore_lid __read_mostly;
  883. extern unsigned int i915_powersave __read_mostly;
  884. extern int i915_semaphores __read_mostly;
  885. extern unsigned int i915_lvds_downclock __read_mostly;
  886. extern int i915_panel_use_ssc __read_mostly;
  887. extern int i915_vbt_sdvo_panel_type __read_mostly;
  888. extern int i915_enable_rc6 __read_mostly;
  889. extern int i915_enable_fbc __read_mostly;
  890. extern bool i915_enable_hangcheck __read_mostly;
  891. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  892. extern int i915_resume(struct drm_device *dev);
  893. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  894. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  895. /* i915_dma.c */
  896. extern void i915_kernel_lost_context(struct drm_device * dev);
  897. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  898. extern int i915_driver_unload(struct drm_device *);
  899. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  900. extern void i915_driver_lastclose(struct drm_device * dev);
  901. extern void i915_driver_preclose(struct drm_device *dev,
  902. struct drm_file *file_priv);
  903. extern void i915_driver_postclose(struct drm_device *dev,
  904. struct drm_file *file_priv);
  905. extern int i915_driver_device_is_agp(struct drm_device * dev);
  906. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  907. unsigned long arg);
  908. extern int i915_emit_box(struct drm_device *dev,
  909. struct drm_clip_rect *box,
  910. int DR1, int DR4);
  911. extern int i915_reset(struct drm_device *dev, u8 flags);
  912. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  913. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  914. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  915. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  916. /* i915_irq.c */
  917. void i915_hangcheck_elapsed(unsigned long data);
  918. void i915_handle_error(struct drm_device *dev, bool wedged);
  919. extern int i915_irq_emit(struct drm_device *dev, void *data,
  920. struct drm_file *file_priv);
  921. extern int i915_irq_wait(struct drm_device *dev, void *data,
  922. struct drm_file *file_priv);
  923. extern void intel_irq_init(struct drm_device *dev);
  924. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  925. struct drm_file *file_priv);
  926. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  927. struct drm_file *file_priv);
  928. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  929. struct drm_file *file_priv);
  930. void
  931. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  932. void
  933. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  934. void intel_enable_asle(struct drm_device *dev);
  935. #ifdef CONFIG_DEBUG_FS
  936. extern void i915_destroy_error_state(struct drm_device *dev);
  937. #else
  938. #define i915_destroy_error_state(x)
  939. #endif
  940. /* i915_gem.c */
  941. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  942. struct drm_file *file_priv);
  943. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  944. struct drm_file *file_priv);
  945. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  946. struct drm_file *file_priv);
  947. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  948. struct drm_file *file_priv);
  949. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  950. struct drm_file *file_priv);
  951. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  952. struct drm_file *file_priv);
  953. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  954. struct drm_file *file_priv);
  955. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  956. struct drm_file *file_priv);
  957. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  958. struct drm_file *file_priv);
  959. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  960. struct drm_file *file_priv);
  961. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  962. struct drm_file *file_priv);
  963. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  964. struct drm_file *file_priv);
  965. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  966. struct drm_file *file_priv);
  967. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  968. struct drm_file *file_priv);
  969. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  970. struct drm_file *file_priv);
  971. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  972. struct drm_file *file_priv);
  973. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  974. struct drm_file *file_priv);
  975. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  976. struct drm_file *file_priv);
  977. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  978. struct drm_file *file_priv);
  979. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv);
  981. void i915_gem_load(struct drm_device *dev);
  982. int i915_gem_init_object(struct drm_gem_object *obj);
  983. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  984. uint32_t invalidate_domains,
  985. uint32_t flush_domains);
  986. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  987. size_t size);
  988. void i915_gem_free_object(struct drm_gem_object *obj);
  989. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  990. uint32_t alignment,
  991. bool map_and_fenceable);
  992. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  993. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  994. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  995. void i915_gem_lastclose(struct drm_device *dev);
  996. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  997. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  998. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  999. struct intel_ring_buffer *ring,
  1000. u32 seqno);
  1001. int i915_gem_dumb_create(struct drm_file *file_priv,
  1002. struct drm_device *dev,
  1003. struct drm_mode_create_dumb *args);
  1004. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1005. uint32_t handle, uint64_t *offset);
  1006. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1007. uint32_t handle);
  1008. /**
  1009. * Returns true if seq1 is later than seq2.
  1010. */
  1011. static inline bool
  1012. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1013. {
  1014. return (int32_t)(seq1 - seq2) >= 0;
  1015. }
  1016. static inline u32
  1017. i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
  1018. {
  1019. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1020. return ring->outstanding_lazy_request = dev_priv->next_seqno;
  1021. }
  1022. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1023. struct intel_ring_buffer *pipelined);
  1024. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1025. void i915_gem_retire_requests(struct drm_device *dev);
  1026. void i915_gem_reset(struct drm_device *dev);
  1027. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1028. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1029. uint32_t read_domains,
  1030. uint32_t write_domain);
  1031. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1032. int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
  1033. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1034. void i915_gem_do_init(struct drm_device *dev,
  1035. unsigned long start,
  1036. unsigned long mappable_end,
  1037. unsigned long end);
  1038. int __must_check i915_gpu_idle(struct drm_device *dev);
  1039. int __must_check i915_gem_idle(struct drm_device *dev);
  1040. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1041. struct drm_file *file,
  1042. struct drm_i915_gem_request *request);
  1043. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1044. uint32_t seqno);
  1045. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1046. int __must_check
  1047. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1048. bool write);
  1049. int __must_check
  1050. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1051. u32 alignment,
  1052. struct intel_ring_buffer *pipelined);
  1053. int i915_gem_attach_phys_object(struct drm_device *dev,
  1054. struct drm_i915_gem_object *obj,
  1055. int id,
  1056. int align);
  1057. void i915_gem_detach_phys_object(struct drm_device *dev,
  1058. struct drm_i915_gem_object *obj);
  1059. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1060. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1061. uint32_t
  1062. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1063. uint32_t size,
  1064. int tiling_mode);
  1065. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1066. enum i915_cache_level cache_level);
  1067. /* i915_gem_gtt.c */
  1068. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1069. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1070. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1071. enum i915_cache_level cache_level);
  1072. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1073. /* i915_gem_evict.c */
  1074. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1075. unsigned alignment, bool mappable);
  1076. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1077. bool purgeable_only);
  1078. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1079. bool purgeable_only);
  1080. /* i915_gem_tiling.c */
  1081. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1082. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1083. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1084. /* i915_gem_debug.c */
  1085. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1086. const char *where, uint32_t mark);
  1087. #if WATCH_LISTS
  1088. int i915_verify_lists(struct drm_device *dev);
  1089. #else
  1090. #define i915_verify_lists(dev) 0
  1091. #endif
  1092. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1093. int handle);
  1094. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1095. const char *where, uint32_t mark);
  1096. /* i915_debugfs.c */
  1097. int i915_debugfs_init(struct drm_minor *minor);
  1098. void i915_debugfs_cleanup(struct drm_minor *minor);
  1099. /* i915_suspend.c */
  1100. extern int i915_save_state(struct drm_device *dev);
  1101. extern int i915_restore_state(struct drm_device *dev);
  1102. /* i915_suspend.c */
  1103. extern int i915_save_state(struct drm_device *dev);
  1104. extern int i915_restore_state(struct drm_device *dev);
  1105. /* intel_i2c.c */
  1106. extern int intel_setup_gmbus(struct drm_device *dev);
  1107. extern void intel_teardown_gmbus(struct drm_device *dev);
  1108. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1109. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1110. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1111. {
  1112. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1113. }
  1114. extern void intel_i2c_reset(struct drm_device *dev);
  1115. /* intel_opregion.c */
  1116. extern int intel_opregion_setup(struct drm_device *dev);
  1117. #ifdef CONFIG_ACPI
  1118. extern void intel_opregion_init(struct drm_device *dev);
  1119. extern void intel_opregion_fini(struct drm_device *dev);
  1120. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1121. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1122. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1123. #else
  1124. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1125. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1126. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1127. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1128. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1129. #endif
  1130. /* intel_acpi.c */
  1131. #ifdef CONFIG_ACPI
  1132. extern void intel_register_dsm_handler(void);
  1133. extern void intel_unregister_dsm_handler(void);
  1134. #else
  1135. static inline void intel_register_dsm_handler(void) { return; }
  1136. static inline void intel_unregister_dsm_handler(void) { return; }
  1137. #endif /* CONFIG_ACPI */
  1138. /* modesetting */
  1139. extern void intel_modeset_init(struct drm_device *dev);
  1140. extern void intel_modeset_gem_init(struct drm_device *dev);
  1141. extern void intel_modeset_cleanup(struct drm_device *dev);
  1142. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1143. extern bool intel_fbc_enabled(struct drm_device *dev);
  1144. extern void intel_disable_fbc(struct drm_device *dev);
  1145. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1146. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1147. extern void ironlake_enable_rc6(struct drm_device *dev);
  1148. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1149. extern void intel_detect_pch(struct drm_device *dev);
  1150. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1151. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1152. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1153. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1154. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1155. /* overlay */
  1156. #ifdef CONFIG_DEBUG_FS
  1157. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1158. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1159. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1160. extern void intel_display_print_error_state(struct seq_file *m,
  1161. struct drm_device *dev,
  1162. struct intel_display_error_state *error);
  1163. #endif
  1164. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1165. #define BEGIN_LP_RING(n) \
  1166. intel_ring_begin(LP_RING(dev_priv), (n))
  1167. #define OUT_RING(x) \
  1168. intel_ring_emit(LP_RING(dev_priv), x)
  1169. #define ADVANCE_LP_RING() \
  1170. intel_ring_advance(LP_RING(dev_priv))
  1171. /**
  1172. * Lock test for when it's just for synchronization of ring access.
  1173. *
  1174. * In that case, we don't need to do it when GEM is initialized as nobody else
  1175. * has access to the ring.
  1176. */
  1177. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1178. if (LP_RING(dev->dev_private)->obj == NULL) \
  1179. LOCK_TEST_WITH_RETURN(dev, file); \
  1180. } while (0)
  1181. /* On SNB platform, before reading ring registers forcewake bit
  1182. * must be set to prevent GT core from power down and stale values being
  1183. * returned.
  1184. */
  1185. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1186. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1187. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1188. /* We give fast paths for the really cool registers */
  1189. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1190. (((dev_priv)->info->gen >= 6) && \
  1191. ((reg) < 0x40000) && \
  1192. ((reg) != FORCEWAKE))
  1193. #define __i915_read(x, y) \
  1194. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1195. __i915_read(8, b)
  1196. __i915_read(16, w)
  1197. __i915_read(32, l)
  1198. __i915_read(64, q)
  1199. #undef __i915_read
  1200. #define __i915_write(x, y) \
  1201. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1202. __i915_write(8, b)
  1203. __i915_write(16, w)
  1204. __i915_write(32, l)
  1205. __i915_write(64, q)
  1206. #undef __i915_write
  1207. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1208. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1209. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1210. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1211. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1212. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1213. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1214. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1215. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1216. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1217. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1218. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1219. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1220. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1221. #endif