i915_drv.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
  62. int i915_enable_fbc __read_mostly = -1;
  63. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  64. MODULE_PARM_DESC(i915_enable_fbc,
  65. "Enable frame buffer compression for power savings "
  66. "(default: -1 (use per-chip default))");
  67. unsigned int i915_lvds_downclock __read_mostly = 0;
  68. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  69. MODULE_PARM_DESC(lvds_downclock,
  70. "Use panel (LVDS/eDP) downclocking for power savings "
  71. "(default: false)");
  72. int i915_panel_use_ssc __read_mostly = -1;
  73. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  74. MODULE_PARM_DESC(lvds_use_ssc,
  75. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  76. "(default: auto from VBT)");
  77. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  78. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  79. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  80. "Override selection of SDVO panel mode in the VBT "
  81. "(default: auto)");
  82. static bool i915_try_reset __read_mostly = true;
  83. module_param_named(reset, i915_try_reset, bool, 0600);
  84. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  85. bool i915_enable_hangcheck __read_mostly = true;
  86. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  87. MODULE_PARM_DESC(enable_hangcheck,
  88. "Periodically check GPU activity for detecting hangs. "
  89. "WARNING: Disabling this can cause system wide hangs. "
  90. "(default: true)");
  91. static struct drm_driver driver;
  92. extern int intel_agp_enabled;
  93. #define INTEL_VGA_DEVICE(id, info) { \
  94. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  95. .class_mask = 0xff0000, \
  96. .vendor = 0x8086, \
  97. .device = id, \
  98. .subvendor = PCI_ANY_ID, \
  99. .subdevice = PCI_ANY_ID, \
  100. .driver_data = (unsigned long) info }
  101. static const struct intel_device_info intel_i830_info = {
  102. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  103. .has_overlay = 1, .overlay_needs_physical = 1,
  104. };
  105. static const struct intel_device_info intel_845g_info = {
  106. .gen = 2,
  107. .has_overlay = 1, .overlay_needs_physical = 1,
  108. };
  109. static const struct intel_device_info intel_i85x_info = {
  110. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  111. .cursor_needs_physical = 1,
  112. .has_overlay = 1, .overlay_needs_physical = 1,
  113. };
  114. static const struct intel_device_info intel_i865g_info = {
  115. .gen = 2,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_i915g_info = {
  119. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i915gm_info = {
  123. .gen = 3, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. .supports_tv = 1,
  127. };
  128. static const struct intel_device_info intel_i945g_info = {
  129. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  130. .has_overlay = 1, .overlay_needs_physical = 1,
  131. };
  132. static const struct intel_device_info intel_i945gm_info = {
  133. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  134. .has_hotplug = 1, .cursor_needs_physical = 1,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. .supports_tv = 1,
  137. };
  138. static const struct intel_device_info intel_i965g_info = {
  139. .gen = 4, .is_broadwater = 1,
  140. .has_hotplug = 1,
  141. .has_overlay = 1,
  142. };
  143. static const struct intel_device_info intel_i965gm_info = {
  144. .gen = 4, .is_crestline = 1,
  145. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  146. .has_overlay = 1,
  147. .supports_tv = 1,
  148. };
  149. static const struct intel_device_info intel_g33_info = {
  150. .gen = 3, .is_g33 = 1,
  151. .need_gfx_hws = 1, .has_hotplug = 1,
  152. .has_overlay = 1,
  153. };
  154. static const struct intel_device_info intel_g45_info = {
  155. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  156. .has_pipe_cxsr = 1, .has_hotplug = 1,
  157. .has_bsd_ring = 1,
  158. };
  159. static const struct intel_device_info intel_gm45_info = {
  160. .gen = 4, .is_g4x = 1,
  161. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  162. .has_pipe_cxsr = 1, .has_hotplug = 1,
  163. .supports_tv = 1,
  164. .has_bsd_ring = 1,
  165. };
  166. static const struct intel_device_info intel_pineview_info = {
  167. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  168. .need_gfx_hws = 1, .has_hotplug = 1,
  169. .has_overlay = 1,
  170. };
  171. static const struct intel_device_info intel_ironlake_d_info = {
  172. .gen = 5,
  173. .need_gfx_hws = 1, .has_hotplug = 1,
  174. .has_bsd_ring = 1,
  175. };
  176. static const struct intel_device_info intel_ironlake_m_info = {
  177. .gen = 5, .is_mobile = 1,
  178. .need_gfx_hws = 1, .has_hotplug = 1,
  179. .has_fbc = 1,
  180. .has_bsd_ring = 1,
  181. };
  182. static const struct intel_device_info intel_sandybridge_d_info = {
  183. .gen = 6,
  184. .need_gfx_hws = 1, .has_hotplug = 1,
  185. .has_bsd_ring = 1,
  186. .has_blt_ring = 1,
  187. .has_llc = 1,
  188. };
  189. static const struct intel_device_info intel_sandybridge_m_info = {
  190. .gen = 6, .is_mobile = 1,
  191. .need_gfx_hws = 1, .has_hotplug = 1,
  192. .has_fbc = 1,
  193. .has_bsd_ring = 1,
  194. .has_blt_ring = 1,
  195. .has_llc = 1,
  196. };
  197. static const struct intel_device_info intel_ivybridge_d_info = {
  198. .is_ivybridge = 1, .gen = 7,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. .has_blt_ring = 1,
  202. .has_llc = 1,
  203. };
  204. static const struct intel_device_info intel_ivybridge_m_info = {
  205. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  206. .need_gfx_hws = 1, .has_hotplug = 1,
  207. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  208. .has_bsd_ring = 1,
  209. .has_blt_ring = 1,
  210. .has_llc = 1,
  211. };
  212. static const struct pci_device_id pciidlist[] = { /* aka */
  213. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  214. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  215. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  216. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  217. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  218. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  219. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  220. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  221. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  222. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  223. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  224. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  225. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  226. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  227. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  228. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  229. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  230. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  231. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  232. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  233. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  234. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  235. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  236. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  237. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  238. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  239. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  240. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  241. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  242. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  243. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  244. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  245. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  246. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  247. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  248. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  249. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  250. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  251. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  252. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  253. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  254. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  255. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  256. {0, 0, 0}
  257. };
  258. #if defined(CONFIG_DRM_I915_KMS)
  259. MODULE_DEVICE_TABLE(pci, pciidlist);
  260. #endif
  261. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  262. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  263. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  264. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  265. void intel_detect_pch(struct drm_device *dev)
  266. {
  267. struct drm_i915_private *dev_priv = dev->dev_private;
  268. struct pci_dev *pch;
  269. /*
  270. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  271. * make graphics device passthrough work easy for VMM, that only
  272. * need to expose ISA bridge to let driver know the real hardware
  273. * underneath. This is a requirement from virtualization team.
  274. */
  275. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  276. if (pch) {
  277. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  278. int id;
  279. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  280. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  281. dev_priv->pch_type = PCH_IBX;
  282. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  283. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  284. dev_priv->pch_type = PCH_CPT;
  285. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  286. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  287. /* PantherPoint is CPT compatible */
  288. dev_priv->pch_type = PCH_CPT;
  289. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  290. }
  291. }
  292. pci_dev_put(pch);
  293. }
  294. }
  295. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  296. {
  297. int count;
  298. count = 0;
  299. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  300. udelay(10);
  301. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  302. POSTING_READ(FORCEWAKE);
  303. count = 0;
  304. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  305. udelay(10);
  306. }
  307. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  308. {
  309. int count;
  310. count = 0;
  311. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  312. udelay(10);
  313. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  314. POSTING_READ(FORCEWAKE_MT);
  315. count = 0;
  316. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  317. udelay(10);
  318. }
  319. /*
  320. * Generally this is called implicitly by the register read function. However,
  321. * if some sequence requires the GT to not power down then this function should
  322. * be called at the beginning of the sequence followed by a call to
  323. * gen6_gt_force_wake_put() at the end of the sequence.
  324. */
  325. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  326. {
  327. unsigned long irqflags;
  328. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  329. if (dev_priv->forcewake_count++ == 0)
  330. dev_priv->display.force_wake_get(dev_priv);
  331. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  332. }
  333. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  334. {
  335. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  336. POSTING_READ(FORCEWAKE);
  337. }
  338. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  339. {
  340. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  341. POSTING_READ(FORCEWAKE_MT);
  342. }
  343. /*
  344. * see gen6_gt_force_wake_get()
  345. */
  346. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  347. {
  348. unsigned long irqflags;
  349. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  350. if (--dev_priv->forcewake_count == 0)
  351. dev_priv->display.force_wake_put(dev_priv);
  352. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  353. }
  354. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  355. {
  356. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  357. int loop = 500;
  358. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  359. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  360. udelay(10);
  361. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  362. }
  363. WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
  364. dev_priv->gt_fifo_count = fifo;
  365. }
  366. dev_priv->gt_fifo_count--;
  367. }
  368. static int i915_drm_freeze(struct drm_device *dev)
  369. {
  370. struct drm_i915_private *dev_priv = dev->dev_private;
  371. drm_kms_helper_poll_disable(dev);
  372. pci_save_state(dev->pdev);
  373. /* If KMS is active, we do the leavevt stuff here */
  374. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  375. int error = i915_gem_idle(dev);
  376. if (error) {
  377. dev_err(&dev->pdev->dev,
  378. "GEM idle failed, resume might fail\n");
  379. return error;
  380. }
  381. drm_irq_uninstall(dev);
  382. }
  383. i915_save_state(dev);
  384. intel_opregion_fini(dev);
  385. /* Modeset on resume, not lid events */
  386. dev_priv->modeset_on_lid = 0;
  387. return 0;
  388. }
  389. int i915_suspend(struct drm_device *dev, pm_message_t state)
  390. {
  391. int error;
  392. if (!dev || !dev->dev_private) {
  393. DRM_ERROR("dev: %p\n", dev);
  394. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  395. return -ENODEV;
  396. }
  397. if (state.event == PM_EVENT_PRETHAW)
  398. return 0;
  399. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  400. return 0;
  401. error = i915_drm_freeze(dev);
  402. if (error)
  403. return error;
  404. if (state.event == PM_EVENT_SUSPEND) {
  405. /* Shut down the device */
  406. pci_disable_device(dev->pdev);
  407. pci_set_power_state(dev->pdev, PCI_D3hot);
  408. }
  409. return 0;
  410. }
  411. static int i915_drm_thaw(struct drm_device *dev)
  412. {
  413. struct drm_i915_private *dev_priv = dev->dev_private;
  414. int error = 0;
  415. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  416. mutex_lock(&dev->struct_mutex);
  417. i915_gem_restore_gtt_mappings(dev);
  418. mutex_unlock(&dev->struct_mutex);
  419. }
  420. i915_restore_state(dev);
  421. intel_opregion_setup(dev);
  422. /* KMS EnterVT equivalent */
  423. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  424. mutex_lock(&dev->struct_mutex);
  425. dev_priv->mm.suspended = 0;
  426. error = i915_gem_init_ringbuffer(dev);
  427. mutex_unlock(&dev->struct_mutex);
  428. if (HAS_PCH_SPLIT(dev))
  429. ironlake_init_pch_refclk(dev);
  430. drm_mode_config_reset(dev);
  431. drm_irq_install(dev);
  432. /* Resume the modeset for every activated CRTC */
  433. drm_helper_resume_force_mode(dev);
  434. if (IS_IRONLAKE_M(dev))
  435. ironlake_enable_rc6(dev);
  436. }
  437. intel_opregion_init(dev);
  438. dev_priv->modeset_on_lid = 0;
  439. return error;
  440. }
  441. int i915_resume(struct drm_device *dev)
  442. {
  443. int ret;
  444. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  445. return 0;
  446. if (pci_enable_device(dev->pdev))
  447. return -EIO;
  448. pci_set_master(dev->pdev);
  449. ret = i915_drm_thaw(dev);
  450. if (ret)
  451. return ret;
  452. drm_kms_helper_poll_enable(dev);
  453. return 0;
  454. }
  455. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  456. {
  457. struct drm_i915_private *dev_priv = dev->dev_private;
  458. if (IS_I85X(dev))
  459. return -ENODEV;
  460. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  461. POSTING_READ(D_STATE);
  462. if (IS_I830(dev) || IS_845G(dev)) {
  463. I915_WRITE(DEBUG_RESET_I830,
  464. DEBUG_RESET_DISPLAY |
  465. DEBUG_RESET_RENDER |
  466. DEBUG_RESET_FULL);
  467. POSTING_READ(DEBUG_RESET_I830);
  468. msleep(1);
  469. I915_WRITE(DEBUG_RESET_I830, 0);
  470. POSTING_READ(DEBUG_RESET_I830);
  471. }
  472. msleep(1);
  473. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  474. POSTING_READ(D_STATE);
  475. return 0;
  476. }
  477. static int i965_reset_complete(struct drm_device *dev)
  478. {
  479. u8 gdrst;
  480. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  481. return gdrst & 0x1;
  482. }
  483. static int i965_do_reset(struct drm_device *dev, u8 flags)
  484. {
  485. u8 gdrst;
  486. /*
  487. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  488. * well as the reset bit (GR/bit 0). Setting the GR bit
  489. * triggers the reset; when done, the hardware will clear it.
  490. */
  491. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  492. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  493. return wait_for(i965_reset_complete(dev), 500);
  494. }
  495. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  496. {
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  499. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  500. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  501. }
  502. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  503. {
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. int ret;
  506. unsigned long irqflags;
  507. /* Hold gt_lock across reset to prevent any register access
  508. * with forcewake not set correctly
  509. */
  510. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  511. /* Reset the chip */
  512. /* GEN6_GDRST is not in the gt power well, no need to check
  513. * for fifo space for the write or forcewake the chip for
  514. * the read
  515. */
  516. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  517. /* Spin waiting for the device to ack the reset request */
  518. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  519. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  520. if (dev_priv->forcewake_count)
  521. dev_priv->display.force_wake_get(dev_priv);
  522. else
  523. dev_priv->display.force_wake_put(dev_priv);
  524. /* Restore fifo count */
  525. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  526. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  527. return ret;
  528. }
  529. /**
  530. * i915_reset - reset chip after a hang
  531. * @dev: drm device to reset
  532. * @flags: reset domains
  533. *
  534. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  535. * reset or otherwise an error code.
  536. *
  537. * Procedure is fairly simple:
  538. * - reset the chip using the reset reg
  539. * - re-init context state
  540. * - re-init hardware status page
  541. * - re-init ring buffer
  542. * - re-init interrupt state
  543. * - re-init display
  544. */
  545. int i915_reset(struct drm_device *dev, u8 flags)
  546. {
  547. drm_i915_private_t *dev_priv = dev->dev_private;
  548. /*
  549. * We really should only reset the display subsystem if we actually
  550. * need to
  551. */
  552. bool need_display = true;
  553. int ret;
  554. if (!i915_try_reset)
  555. return 0;
  556. if (!mutex_trylock(&dev->struct_mutex))
  557. return -EBUSY;
  558. i915_gem_reset(dev);
  559. ret = -ENODEV;
  560. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  561. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  562. } else switch (INTEL_INFO(dev)->gen) {
  563. case 7:
  564. case 6:
  565. ret = gen6_do_reset(dev, flags);
  566. break;
  567. case 5:
  568. ret = ironlake_do_reset(dev, flags);
  569. break;
  570. case 4:
  571. ret = i965_do_reset(dev, flags);
  572. break;
  573. case 2:
  574. ret = i8xx_do_reset(dev, flags);
  575. break;
  576. }
  577. dev_priv->last_gpu_reset = get_seconds();
  578. if (ret) {
  579. DRM_ERROR("Failed to reset chip.\n");
  580. mutex_unlock(&dev->struct_mutex);
  581. return ret;
  582. }
  583. /* Ok, now get things going again... */
  584. /*
  585. * Everything depends on having the GTT running, so we need to start
  586. * there. Fortunately we don't need to do this unless we reset the
  587. * chip at a PCI level.
  588. *
  589. * Next we need to restore the context, but we don't use those
  590. * yet either...
  591. *
  592. * Ring buffer needs to be re-initialized in the KMS case, or if X
  593. * was running at the time of the reset (i.e. we weren't VT
  594. * switched away).
  595. */
  596. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  597. !dev_priv->mm.suspended) {
  598. dev_priv->mm.suspended = 0;
  599. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  600. if (HAS_BSD(dev))
  601. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  602. if (HAS_BLT(dev))
  603. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  604. mutex_unlock(&dev->struct_mutex);
  605. drm_irq_uninstall(dev);
  606. drm_mode_config_reset(dev);
  607. drm_irq_install(dev);
  608. mutex_lock(&dev->struct_mutex);
  609. }
  610. mutex_unlock(&dev->struct_mutex);
  611. /*
  612. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  613. * need to retrain the display link and cannot just restore the register
  614. * values.
  615. */
  616. if (need_display) {
  617. mutex_lock(&dev->mode_config.mutex);
  618. drm_helper_resume_force_mode(dev);
  619. mutex_unlock(&dev->mode_config.mutex);
  620. }
  621. return 0;
  622. }
  623. static int __devinit
  624. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  625. {
  626. /* Only bind to function 0 of the device. Early generations
  627. * used function 1 as a placeholder for multi-head. This causes
  628. * us confusion instead, especially on the systems where both
  629. * functions have the same PCI-ID!
  630. */
  631. if (PCI_FUNC(pdev->devfn))
  632. return -ENODEV;
  633. return drm_get_pci_dev(pdev, ent, &driver);
  634. }
  635. static void
  636. i915_pci_remove(struct pci_dev *pdev)
  637. {
  638. struct drm_device *dev = pci_get_drvdata(pdev);
  639. drm_put_dev(dev);
  640. }
  641. static int i915_pm_suspend(struct device *dev)
  642. {
  643. struct pci_dev *pdev = to_pci_dev(dev);
  644. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  645. int error;
  646. if (!drm_dev || !drm_dev->dev_private) {
  647. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  648. return -ENODEV;
  649. }
  650. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  651. return 0;
  652. error = i915_drm_freeze(drm_dev);
  653. if (error)
  654. return error;
  655. pci_disable_device(pdev);
  656. pci_set_power_state(pdev, PCI_D3hot);
  657. return 0;
  658. }
  659. static int i915_pm_resume(struct device *dev)
  660. {
  661. struct pci_dev *pdev = to_pci_dev(dev);
  662. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  663. return i915_resume(drm_dev);
  664. }
  665. static int i915_pm_freeze(struct device *dev)
  666. {
  667. struct pci_dev *pdev = to_pci_dev(dev);
  668. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  669. if (!drm_dev || !drm_dev->dev_private) {
  670. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  671. return -ENODEV;
  672. }
  673. return i915_drm_freeze(drm_dev);
  674. }
  675. static int i915_pm_thaw(struct device *dev)
  676. {
  677. struct pci_dev *pdev = to_pci_dev(dev);
  678. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  679. return i915_drm_thaw(drm_dev);
  680. }
  681. static int i915_pm_poweroff(struct device *dev)
  682. {
  683. struct pci_dev *pdev = to_pci_dev(dev);
  684. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  685. return i915_drm_freeze(drm_dev);
  686. }
  687. static const struct dev_pm_ops i915_pm_ops = {
  688. .suspend = i915_pm_suspend,
  689. .resume = i915_pm_resume,
  690. .freeze = i915_pm_freeze,
  691. .thaw = i915_pm_thaw,
  692. .poweroff = i915_pm_poweroff,
  693. .restore = i915_pm_resume,
  694. };
  695. static struct vm_operations_struct i915_gem_vm_ops = {
  696. .fault = i915_gem_fault,
  697. .open = drm_gem_vm_open,
  698. .close = drm_gem_vm_close,
  699. };
  700. static const struct file_operations i915_driver_fops = {
  701. .owner = THIS_MODULE,
  702. .open = drm_open,
  703. .release = drm_release,
  704. .unlocked_ioctl = drm_ioctl,
  705. .mmap = drm_gem_mmap,
  706. .poll = drm_poll,
  707. .fasync = drm_fasync,
  708. .read = drm_read,
  709. #ifdef CONFIG_COMPAT
  710. .compat_ioctl = i915_compat_ioctl,
  711. #endif
  712. .llseek = noop_llseek,
  713. };
  714. static struct drm_driver driver = {
  715. /* Don't use MTRRs here; the Xserver or userspace app should
  716. * deal with them for Intel hardware.
  717. */
  718. .driver_features =
  719. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  720. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  721. .load = i915_driver_load,
  722. .unload = i915_driver_unload,
  723. .open = i915_driver_open,
  724. .lastclose = i915_driver_lastclose,
  725. .preclose = i915_driver_preclose,
  726. .postclose = i915_driver_postclose,
  727. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  728. .suspend = i915_suspend,
  729. .resume = i915_resume,
  730. .device_is_agp = i915_driver_device_is_agp,
  731. .reclaim_buffers = drm_core_reclaim_buffers,
  732. .master_create = i915_master_create,
  733. .master_destroy = i915_master_destroy,
  734. #if defined(CONFIG_DEBUG_FS)
  735. .debugfs_init = i915_debugfs_init,
  736. .debugfs_cleanup = i915_debugfs_cleanup,
  737. #endif
  738. .gem_init_object = i915_gem_init_object,
  739. .gem_free_object = i915_gem_free_object,
  740. .gem_vm_ops = &i915_gem_vm_ops,
  741. .dumb_create = i915_gem_dumb_create,
  742. .dumb_map_offset = i915_gem_mmap_gtt,
  743. .dumb_destroy = i915_gem_dumb_destroy,
  744. .ioctls = i915_ioctls,
  745. .fops = &i915_driver_fops,
  746. .name = DRIVER_NAME,
  747. .desc = DRIVER_DESC,
  748. .date = DRIVER_DATE,
  749. .major = DRIVER_MAJOR,
  750. .minor = DRIVER_MINOR,
  751. .patchlevel = DRIVER_PATCHLEVEL,
  752. };
  753. static struct pci_driver i915_pci_driver = {
  754. .name = DRIVER_NAME,
  755. .id_table = pciidlist,
  756. .probe = i915_pci_probe,
  757. .remove = i915_pci_remove,
  758. .driver.pm = &i915_pm_ops,
  759. };
  760. static int __init i915_init(void)
  761. {
  762. if (!intel_agp_enabled) {
  763. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  764. return -ENODEV;
  765. }
  766. driver.num_ioctls = i915_max_ioctl;
  767. /*
  768. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  769. * explicitly disabled with the module pararmeter.
  770. *
  771. * Otherwise, just follow the parameter (defaulting to off).
  772. *
  773. * Allow optional vga_text_mode_force boot option to override
  774. * the default behavior.
  775. */
  776. #if defined(CONFIG_DRM_I915_KMS)
  777. if (i915_modeset != 0)
  778. driver.driver_features |= DRIVER_MODESET;
  779. #endif
  780. if (i915_modeset == 1)
  781. driver.driver_features |= DRIVER_MODESET;
  782. #ifdef CONFIG_VGA_CONSOLE
  783. if (vgacon_text_force() && i915_modeset == -1)
  784. driver.driver_features &= ~DRIVER_MODESET;
  785. #endif
  786. if (!(driver.driver_features & DRIVER_MODESET))
  787. driver.get_vblank_timestamp = NULL;
  788. return drm_pci_init(&driver, &i915_pci_driver);
  789. }
  790. static void __exit i915_exit(void)
  791. {
  792. drm_pci_exit(&driver, &i915_pci_driver);
  793. }
  794. module_init(i915_init);
  795. module_exit(i915_exit);
  796. MODULE_AUTHOR(DRIVER_AUTHOR);
  797. MODULE_DESCRIPTION(DRIVER_DESC);
  798. MODULE_LICENSE("GPL and additional rights");
  799. #define __i915_read(x, y) \
  800. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  801. u##x val = 0; \
  802. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  803. unsigned long irqflags; \
  804. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  805. if (dev_priv->forcewake_count == 0) \
  806. dev_priv->display.force_wake_get(dev_priv); \
  807. val = read##y(dev_priv->regs + reg); \
  808. if (dev_priv->forcewake_count == 0) \
  809. dev_priv->display.force_wake_put(dev_priv); \
  810. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  811. } else { \
  812. val = read##y(dev_priv->regs + reg); \
  813. } \
  814. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  815. return val; \
  816. }
  817. __i915_read(8, b)
  818. __i915_read(16, w)
  819. __i915_read(32, l)
  820. __i915_read(64, q)
  821. #undef __i915_read
  822. #define __i915_write(x, y) \
  823. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  824. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  825. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  826. __gen6_gt_wait_for_fifo(dev_priv); \
  827. } \
  828. write##y(val, dev_priv->regs + reg); \
  829. }
  830. __i915_write(8, b)
  831. __i915_write(16, w)
  832. __i915_write(32, l)
  833. __i915_write(64, q)
  834. #undef __i915_write