ehci.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /* statistics can be kept for for tuning/monitoring */
  22. struct ehci_stats {
  23. /* irq usage */
  24. unsigned long normal;
  25. unsigned long error;
  26. unsigned long reclaim;
  27. unsigned long lost_iaa;
  28. /* termination of urbs from core */
  29. unsigned long complete;
  30. unsigned long unlink;
  31. };
  32. /* ehci_hcd->lock guards shared data against other CPUs:
  33. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  34. * usb_host_endpoint: hcpriv
  35. * ehci_qh: qh_next, qtd_list
  36. * ehci_qtd: qtd_list
  37. *
  38. * Also, hold this lock when talking to HC registers or
  39. * when updating hw_* fields in shared qh/qtd/... structures.
  40. */
  41. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  42. struct ehci_hcd { /* one per controller */
  43. /* glue to PCI and HCD framework */
  44. struct ehci_caps __iomem *caps;
  45. struct ehci_regs __iomem *regs;
  46. struct ehci_dbg_port __iomem *debug;
  47. __u32 hcs_params; /* cached register copy */
  48. spinlock_t lock;
  49. #ifdef CONFIG_CPU_FREQ
  50. struct notifier_block cpufreq_transition;
  51. int cpufreq_changing;
  52. struct list_head split_intr_qhs;
  53. #endif
  54. /* async schedule support */
  55. struct ehci_qh *async;
  56. struct ehci_qh *reclaim;
  57. unsigned reclaim_ready : 1;
  58. unsigned scanning : 1;
  59. /* periodic schedule support */
  60. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  61. unsigned periodic_size;
  62. __le32 *periodic; /* hw periodic table */
  63. dma_addr_t periodic_dma;
  64. unsigned i_thresh; /* uframes HC might cache */
  65. union ehci_shadow *pshadow; /* mirror hw periodic table */
  66. int next_uframe; /* scan periodic, start here */
  67. unsigned periodic_sched; /* periodic activity count */
  68. /* per root hub port */
  69. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  70. /* bit vectors (one bit per port) */
  71. unsigned long bus_suspended; /* which ports were
  72. already suspended at the start of a bus suspend */
  73. unsigned long companion_ports; /* which ports are
  74. dedicated to the companion controller */
  75. /* per-HC memory pools (could be per-bus, but ...) */
  76. struct dma_pool *qh_pool; /* qh per active urb */
  77. struct dma_pool *qtd_pool; /* one or more per qh */
  78. struct dma_pool *itd_pool; /* itd per iso urb */
  79. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  80. struct timer_list watchdog;
  81. unsigned long actions;
  82. unsigned stamp;
  83. unsigned long next_statechange;
  84. u32 command;
  85. /* SILICON QUIRKS */
  86. unsigned is_tdi_rh_tt:1; /* TDI roothub with TT */
  87. unsigned no_selective_suspend:1;
  88. unsigned has_fsl_port_bug:1; /* FreeScale */
  89. unsigned big_endian_mmio:1;
  90. u8 sbrn; /* packed release number */
  91. /* irq statistics */
  92. #ifdef EHCI_STATS
  93. struct ehci_stats stats;
  94. # define COUNT(x) do { (x)++; } while (0)
  95. #else
  96. # define COUNT(x) do {} while (0)
  97. #endif
  98. };
  99. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  100. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  101. {
  102. return (struct ehci_hcd *) (hcd->hcd_priv);
  103. }
  104. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  105. {
  106. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  107. }
  108. enum ehci_timer_action {
  109. TIMER_IO_WATCHDOG,
  110. TIMER_IAA_WATCHDOG,
  111. TIMER_ASYNC_SHRINK,
  112. TIMER_ASYNC_OFF,
  113. };
  114. static inline void
  115. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  116. {
  117. clear_bit (action, &ehci->actions);
  118. }
  119. static inline void
  120. timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
  121. {
  122. if (!test_and_set_bit (action, &ehci->actions)) {
  123. unsigned long t;
  124. switch (action) {
  125. case TIMER_IAA_WATCHDOG:
  126. t = EHCI_IAA_JIFFIES;
  127. break;
  128. case TIMER_IO_WATCHDOG:
  129. t = EHCI_IO_JIFFIES;
  130. break;
  131. case TIMER_ASYNC_OFF:
  132. t = EHCI_ASYNC_JIFFIES;
  133. break;
  134. // case TIMER_ASYNC_SHRINK:
  135. default:
  136. t = EHCI_SHRINK_JIFFIES;
  137. break;
  138. }
  139. t += jiffies;
  140. // all timings except IAA watchdog can be overridden.
  141. // async queue SHRINK often precedes IAA. while it's ready
  142. // to go OFF neither can matter, and afterwards the IO
  143. // watchdog stops unless there's still periodic traffic.
  144. if (action != TIMER_IAA_WATCHDOG
  145. && t > ehci->watchdog.expires
  146. && timer_pending (&ehci->watchdog))
  147. return;
  148. mod_timer (&ehci->watchdog, t);
  149. }
  150. }
  151. /*-------------------------------------------------------------------------*/
  152. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  153. /* Section 2.2 Host Controller Capability Registers */
  154. struct ehci_caps {
  155. /* these fields are specified as 8 and 16 bit registers,
  156. * but some hosts can't perform 8 or 16 bit PCI accesses.
  157. */
  158. u32 hc_capbase;
  159. #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
  160. #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
  161. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  162. #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
  163. #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
  164. #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
  165. #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
  166. #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
  167. #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
  168. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  169. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  170. #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
  171. #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
  172. #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
  173. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  174. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  175. #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
  176. u8 portroute [8]; /* nibbles for routing - offset 0xC */
  177. } __attribute__ ((packed));
  178. /* Section 2.3 Host Controller Operational Registers */
  179. struct ehci_regs {
  180. /* USBCMD: offset 0x00 */
  181. u32 command;
  182. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  183. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  184. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  185. #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
  186. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  187. #define CMD_ASE (1<<5) /* async schedule enable */
  188. #define CMD_PSE (1<<4) /* periodic schedule enable */
  189. /* 3:2 is periodic frame list size */
  190. #define CMD_RESET (1<<1) /* reset HC not bus */
  191. #define CMD_RUN (1<<0) /* start/stop HC */
  192. /* USBSTS: offset 0x04 */
  193. u32 status;
  194. #define STS_ASS (1<<15) /* Async Schedule Status */
  195. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  196. #define STS_RECL (1<<13) /* Reclamation */
  197. #define STS_HALT (1<<12) /* Not running (any reason) */
  198. /* some bits reserved */
  199. /* these STS_* flags are also intr_enable bits (USBINTR) */
  200. #define STS_IAA (1<<5) /* Interrupted on async advance */
  201. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  202. #define STS_FLR (1<<3) /* frame list rolled over */
  203. #define STS_PCD (1<<2) /* port change detect */
  204. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  205. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  206. /* USBINTR: offset 0x08 */
  207. u32 intr_enable;
  208. /* FRINDEX: offset 0x0C */
  209. u32 frame_index; /* current microframe number */
  210. /* CTRLDSSEGMENT: offset 0x10 */
  211. u32 segment; /* address bits 63:32 if needed */
  212. /* PERIODICLISTBASE: offset 0x14 */
  213. u32 frame_list; /* points to periodic list */
  214. /* ASYNCLISTADDR: offset 0x18 */
  215. u32 async_next; /* address of next async queue head */
  216. u32 reserved [9];
  217. /* CONFIGFLAG: offset 0x40 */
  218. u32 configured_flag;
  219. #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
  220. /* PORTSC: offset 0x44 */
  221. u32 port_status [0]; /* up to N_PORTS */
  222. /* 31:23 reserved */
  223. #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
  224. #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
  225. #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
  226. /* 19:16 for port testing */
  227. #define PORT_LED_OFF (0<<14)
  228. #define PORT_LED_AMBER (1<<14)
  229. #define PORT_LED_GREEN (2<<14)
  230. #define PORT_LED_MASK (3<<14)
  231. #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
  232. #define PORT_POWER (1<<12) /* true: has power (see PPC) */
  233. #define PORT_USB11(x) (((x)&(3<<10))==(1<<10)) /* USB 1.1 device */
  234. /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
  235. /* 9 reserved */
  236. #define PORT_RESET (1<<8) /* reset port */
  237. #define PORT_SUSPEND (1<<7) /* suspend port */
  238. #define PORT_RESUME (1<<6) /* resume it */
  239. #define PORT_OCC (1<<5) /* over current change */
  240. #define PORT_OC (1<<4) /* over current active */
  241. #define PORT_PEC (1<<3) /* port enable change */
  242. #define PORT_PE (1<<2) /* port enable */
  243. #define PORT_CSC (1<<1) /* connect status change */
  244. #define PORT_CONNECT (1<<0) /* device connected */
  245. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
  246. } __attribute__ ((packed));
  247. /* Appendix C, Debug port ... intended for use with special "debug devices"
  248. * that can help if there's no serial console. (nonstandard enumeration.)
  249. */
  250. struct ehci_dbg_port {
  251. u32 control;
  252. #define DBGP_OWNER (1<<30)
  253. #define DBGP_ENABLED (1<<28)
  254. #define DBGP_DONE (1<<16)
  255. #define DBGP_INUSE (1<<10)
  256. #define DBGP_ERRCODE(x) (((x)>>7)&0x07)
  257. # define DBGP_ERR_BAD 1
  258. # define DBGP_ERR_SIGNAL 2
  259. #define DBGP_ERROR (1<<6)
  260. #define DBGP_GO (1<<5)
  261. #define DBGP_OUT (1<<4)
  262. #define DBGP_LEN(x) (((x)>>0)&0x0f)
  263. u32 pids;
  264. #define DBGP_PID_GET(x) (((x)>>16)&0xff)
  265. #define DBGP_PID_SET(data,tok) (((data)<<8)|(tok))
  266. u32 data03;
  267. u32 data47;
  268. u32 address;
  269. #define DBGP_EPADDR(dev,ep) (((dev)<<8)|(ep))
  270. } __attribute__ ((packed));
  271. /*-------------------------------------------------------------------------*/
  272. #define QTD_NEXT(dma) cpu_to_le32((u32)dma)
  273. /*
  274. * EHCI Specification 0.95 Section 3.5
  275. * QTD: describe data transfer components (buffer, direction, ...)
  276. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  277. *
  278. * These are associated only with "QH" (Queue Head) structures,
  279. * used with control, bulk, and interrupt transfers.
  280. */
  281. struct ehci_qtd {
  282. /* first part defined by EHCI spec */
  283. __le32 hw_next; /* see EHCI 3.5.1 */
  284. __le32 hw_alt_next; /* see EHCI 3.5.2 */
  285. __le32 hw_token; /* see EHCI 3.5.3 */
  286. #define QTD_TOGGLE (1 << 31) /* data toggle */
  287. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  288. #define QTD_IOC (1 << 15) /* interrupt on complete */
  289. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  290. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  291. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  292. #define QTD_STS_HALT (1 << 6) /* halted on error */
  293. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  294. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  295. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  296. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  297. #define QTD_STS_STS (1 << 1) /* split transaction state */
  298. #define QTD_STS_PING (1 << 0) /* issue PING? */
  299. __le32 hw_buf [5]; /* see EHCI 3.5.4 */
  300. __le32 hw_buf_hi [5]; /* Appendix B */
  301. /* the rest is HCD-private */
  302. dma_addr_t qtd_dma; /* qtd address */
  303. struct list_head qtd_list; /* sw qtd list */
  304. struct urb *urb; /* qtd's urb */
  305. size_t length; /* length of buffer */
  306. } __attribute__ ((aligned (32)));
  307. /* mask NakCnt+T in qh->hw_alt_next */
  308. #define QTD_MASK __constant_cpu_to_le32 (~0x1f)
  309. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  310. /*-------------------------------------------------------------------------*/
  311. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  312. #define Q_NEXT_TYPE(dma) ((dma) & __constant_cpu_to_le32 (3 << 1))
  313. /* values for that type tag */
  314. #define Q_TYPE_ITD __constant_cpu_to_le32 (0 << 1)
  315. #define Q_TYPE_QH __constant_cpu_to_le32 (1 << 1)
  316. #define Q_TYPE_SITD __constant_cpu_to_le32 (2 << 1)
  317. #define Q_TYPE_FSTN __constant_cpu_to_le32 (3 << 1)
  318. /* next async queue entry, or pointer to interrupt/periodic QH */
  319. #define QH_NEXT(dma) (cpu_to_le32(((u32)dma)&~0x01f)|Q_TYPE_QH)
  320. /* for periodic/async schedules and qtd lists, mark end of list */
  321. #define EHCI_LIST_END __constant_cpu_to_le32(1) /* "null pointer" to hw */
  322. /*
  323. * Entries in periodic shadow table are pointers to one of four kinds
  324. * of data structure. That's dictated by the hardware; a type tag is
  325. * encoded in the low bits of the hardware's periodic schedule. Use
  326. * Q_NEXT_TYPE to get the tag.
  327. *
  328. * For entries in the async schedule, the type tag always says "qh".
  329. */
  330. union ehci_shadow {
  331. struct ehci_qh *qh; /* Q_TYPE_QH */
  332. struct ehci_itd *itd; /* Q_TYPE_ITD */
  333. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  334. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  335. __le32 *hw_next; /* (all types) */
  336. void *ptr;
  337. };
  338. /*-------------------------------------------------------------------------*/
  339. /*
  340. * EHCI Specification 0.95 Section 3.6
  341. * QH: describes control/bulk/interrupt endpoints
  342. * See Fig 3-7 "Queue Head Structure Layout".
  343. *
  344. * These appear in both the async and (for interrupt) periodic schedules.
  345. */
  346. struct ehci_qh {
  347. /* first part defined by EHCI spec */
  348. __le32 hw_next; /* see EHCI 3.6.1 */
  349. __le32 hw_info1; /* see EHCI 3.6.2 */
  350. #define QH_HEAD 0x00008000
  351. #define QH_INACTIVATE 0x00000080
  352. __le32 hw_info2; /* see EHCI 3.6.2 */
  353. #define QH_SMASK 0x000000ff
  354. #define QH_CMASK 0x0000ff00
  355. #define QH_HUBADDR 0x007f0000
  356. #define QH_HUBPORT 0x3f800000
  357. #define QH_MULT 0xc0000000
  358. __le32 hw_current; /* qtd list - see EHCI 3.6.4 */
  359. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  360. __le32 hw_qtd_next;
  361. __le32 hw_alt_next;
  362. __le32 hw_token;
  363. __le32 hw_buf [5];
  364. __le32 hw_buf_hi [5];
  365. /* the rest is HCD-private */
  366. dma_addr_t qh_dma; /* address of qh */
  367. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  368. struct list_head qtd_list; /* sw qtd list */
  369. struct ehci_qtd *dummy;
  370. struct ehci_qh *reclaim; /* next to reclaim */
  371. struct ehci_hcd *ehci;
  372. struct kref kref;
  373. unsigned stamp;
  374. u8 qh_state;
  375. #define QH_STATE_LINKED 1 /* HC sees this */
  376. #define QH_STATE_UNLINK 2 /* HC may still see this */
  377. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  378. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  379. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  380. /* periodic schedule info */
  381. u8 usecs; /* intr bandwidth */
  382. u8 gap_uf; /* uframes split/csplit gap */
  383. u8 c_usecs; /* ... split completion bw */
  384. u16 tt_usecs; /* tt downstream bandwidth */
  385. unsigned short period; /* polling interval */
  386. unsigned short start; /* where polling starts */
  387. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  388. struct usb_device *dev; /* access to TT */
  389. #ifdef CONFIG_CPU_FREQ
  390. struct list_head split_intr_qhs; /* list of split qhs */
  391. __le32 was_active; /* active bit before "i" set */
  392. #endif
  393. } __attribute__ ((aligned (32)));
  394. /*-------------------------------------------------------------------------*/
  395. /* description of one iso transaction (up to 3 KB data if highspeed) */
  396. struct ehci_iso_packet {
  397. /* These will be copied to iTD when scheduling */
  398. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  399. __le32 transaction; /* itd->hw_transaction[i] |= */
  400. u8 cross; /* buf crosses pages */
  401. /* for full speed OUT splits */
  402. u32 buf1;
  403. };
  404. /* temporary schedule data for packets from iso urbs (both speeds)
  405. * each packet is one logical usb transaction to the device (not TT),
  406. * beginning at stream->next_uframe
  407. */
  408. struct ehci_iso_sched {
  409. struct list_head td_list;
  410. unsigned span;
  411. struct ehci_iso_packet packet [0];
  412. };
  413. /*
  414. * ehci_iso_stream - groups all (s)itds for this endpoint.
  415. * acts like a qh would, if EHCI had them for ISO.
  416. */
  417. struct ehci_iso_stream {
  418. /* first two fields match QH, but info1 == 0 */
  419. __le32 hw_next;
  420. __le32 hw_info1;
  421. u32 refcount;
  422. u8 bEndpointAddress;
  423. u8 highspeed;
  424. u16 depth; /* depth in uframes */
  425. struct list_head td_list; /* queued itds/sitds */
  426. struct list_head free_list; /* list of unused itds/sitds */
  427. struct usb_device *udev;
  428. struct usb_host_endpoint *ep;
  429. /* output of (re)scheduling */
  430. unsigned long start; /* jiffies */
  431. unsigned long rescheduled;
  432. int next_uframe;
  433. __le32 splits;
  434. /* the rest is derived from the endpoint descriptor,
  435. * trusting urb->interval == f(epdesc->bInterval) and
  436. * including the extra info for hw_bufp[0..2]
  437. */
  438. u8 interval;
  439. u8 usecs, c_usecs;
  440. u16 tt_usecs;
  441. u16 maxp;
  442. u16 raw_mask;
  443. unsigned bandwidth;
  444. /* This is used to initialize iTD's hw_bufp fields */
  445. __le32 buf0;
  446. __le32 buf1;
  447. __le32 buf2;
  448. /* this is used to initialize sITD's tt info */
  449. __le32 address;
  450. };
  451. /*-------------------------------------------------------------------------*/
  452. /*
  453. * EHCI Specification 0.95 Section 3.3
  454. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  455. *
  456. * Schedule records for high speed iso xfers
  457. */
  458. struct ehci_itd {
  459. /* first part defined by EHCI spec */
  460. __le32 hw_next; /* see EHCI 3.3.1 */
  461. __le32 hw_transaction [8]; /* see EHCI 3.3.2 */
  462. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  463. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  464. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  465. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  466. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  467. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  468. #define ITD_ACTIVE __constant_cpu_to_le32(EHCI_ISOC_ACTIVE)
  469. __le32 hw_bufp [7]; /* see EHCI 3.3.3 */
  470. __le32 hw_bufp_hi [7]; /* Appendix B */
  471. /* the rest is HCD-private */
  472. dma_addr_t itd_dma; /* for this itd */
  473. union ehci_shadow itd_next; /* ptr to periodic q entry */
  474. struct urb *urb;
  475. struct ehci_iso_stream *stream; /* endpoint's queue */
  476. struct list_head itd_list; /* list of stream's itds */
  477. /* any/all hw_transactions here may be used by that urb */
  478. unsigned frame; /* where scheduled */
  479. unsigned pg;
  480. unsigned index[8]; /* in urb->iso_frame_desc */
  481. u8 usecs[8];
  482. } __attribute__ ((aligned (32)));
  483. /*-------------------------------------------------------------------------*/
  484. /*
  485. * EHCI Specification 0.95 Section 3.4
  486. * siTD, aka split-transaction isochronous Transfer Descriptor
  487. * ... describe full speed iso xfers through TT in hubs
  488. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  489. */
  490. struct ehci_sitd {
  491. /* first part defined by EHCI spec */
  492. __le32 hw_next;
  493. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  494. __le32 hw_fullspeed_ep; /* EHCI table 3-9 */
  495. __le32 hw_uframe; /* EHCI table 3-10 */
  496. __le32 hw_results; /* EHCI table 3-11 */
  497. #define SITD_IOC (1 << 31) /* interrupt on completion */
  498. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  499. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  500. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  501. #define SITD_STS_ERR (1 << 6) /* error from TT */
  502. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  503. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  504. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  505. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  506. #define SITD_STS_STS (1 << 1) /* split transaction state */
  507. #define SITD_ACTIVE __constant_cpu_to_le32(SITD_STS_ACTIVE)
  508. __le32 hw_buf [2]; /* EHCI table 3-12 */
  509. __le32 hw_backpointer; /* EHCI table 3-13 */
  510. __le32 hw_buf_hi [2]; /* Appendix B */
  511. /* the rest is HCD-private */
  512. dma_addr_t sitd_dma;
  513. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  514. struct urb *urb;
  515. struct ehci_iso_stream *stream; /* endpoint's queue */
  516. struct list_head sitd_list; /* list of stream's sitds */
  517. unsigned frame;
  518. unsigned index;
  519. } __attribute__ ((aligned (32)));
  520. /*-------------------------------------------------------------------------*/
  521. /*
  522. * EHCI Specification 0.96 Section 3.7
  523. * Periodic Frame Span Traversal Node (FSTN)
  524. *
  525. * Manages split interrupt transactions (using TT) that span frame boundaries
  526. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  527. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  528. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  529. */
  530. struct ehci_fstn {
  531. __le32 hw_next; /* any periodic q entry */
  532. __le32 hw_prev; /* qh or EHCI_LIST_END */
  533. /* the rest is HCD-private */
  534. dma_addr_t fstn_dma;
  535. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  536. } __attribute__ ((aligned (32)));
  537. /*-------------------------------------------------------------------------*/
  538. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  539. /*
  540. * Some EHCI controllers have a Transaction Translator built into the
  541. * root hub. This is a non-standard feature. Each controller will need
  542. * to add code to the following inline functions, and call them as
  543. * needed (mostly in root hub code).
  544. */
  545. #define ehci_is_TDI(e) ((e)->is_tdi_rh_tt)
  546. /* Returns the speed of a device attached to a port on the root hub. */
  547. static inline unsigned int
  548. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  549. {
  550. if (ehci_is_TDI(ehci)) {
  551. switch ((portsc>>26)&3) {
  552. case 0:
  553. return 0;
  554. case 1:
  555. return (1<<USB_PORT_FEAT_LOWSPEED);
  556. case 2:
  557. default:
  558. return (1<<USB_PORT_FEAT_HIGHSPEED);
  559. }
  560. }
  561. return (1<<USB_PORT_FEAT_HIGHSPEED);
  562. }
  563. #else
  564. #define ehci_is_TDI(e) (0)
  565. #define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
  566. #endif
  567. /*-------------------------------------------------------------------------*/
  568. #ifdef CONFIG_PPC_83xx
  569. /* Some Freescale processors have an erratum in which the TT
  570. * port number in the queue head was 0..N-1 instead of 1..N.
  571. */
  572. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  573. #else
  574. #define ehci_has_fsl_portno_bug(e) (0)
  575. #endif
  576. /*
  577. * While most USB host controllers implement their registers in
  578. * little-endian format, a minority (celleb companion chip) implement
  579. * them in big endian format.
  580. *
  581. * This attempts to support either format at compile time without a
  582. * runtime penalty, or both formats with the additional overhead
  583. * of checking a flag bit.
  584. */
  585. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  586. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  587. #else
  588. #define ehci_big_endian_mmio(e) 0
  589. #endif
  590. static inline unsigned int ehci_readl (const struct ehci_hcd *ehci,
  591. __u32 __iomem * regs)
  592. {
  593. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  594. return ehci_big_endian_mmio(ehci) ?
  595. readl_be(regs) :
  596. readl(regs);
  597. #else
  598. return readl(regs);
  599. #endif
  600. }
  601. static inline void ehci_writel (const struct ehci_hcd *ehci,
  602. const unsigned int val, __u32 __iomem *regs)
  603. {
  604. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  605. ehci_big_endian_mmio(ehci) ?
  606. writel_be(val, regs) :
  607. writel(val, regs);
  608. #else
  609. writel(val, regs);
  610. #endif
  611. }
  612. /*-------------------------------------------------------------------------*/
  613. #ifndef DEBUG
  614. #define STUB_DEBUG_FILES
  615. #endif /* DEBUG */
  616. /*-------------------------------------------------------------------------*/
  617. #endif /* __LINUX_EHCI_HCD_H */