netxen_nic_hw.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include <net/ip.h>
  33. #define MASK(n) ((1ULL<<(n))-1)
  34. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  35. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  36. #define MS_WIN(addr) (addr & 0x0ffc0000)
  37. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  38. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  39. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  40. #define CRB_WINDOW_2M (0x130060)
  41. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  42. #define CRB_INDIRECT_2M (0x1e0000UL)
  43. #ifndef readq
  44. static inline u64 readq(void __iomem *addr)
  45. {
  46. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  47. }
  48. #endif
  49. #ifndef writeq
  50. static inline void writeq(u64 val, void __iomem *addr)
  51. {
  52. writel(((u32) (val)), (addr));
  53. writel(((u32) (val >> 32)), (addr + 4));
  54. }
  55. #endif
  56. #define ADDR_IN_RANGE(addr, low, high) \
  57. (((addr) < (high)) && ((addr) >= (low)))
  58. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  59. ((adapter)->ahw.pci_base0 + (off))
  60. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  61. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  62. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  63. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  64. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  65. unsigned long off)
  66. {
  67. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  68. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  69. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  70. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  71. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  72. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  73. return NULL;
  74. }
  75. static crb_128M_2M_block_map_t
  76. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  77. {{{0, 0, 0, 0} } }, /* 0: PCI */
  78. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  79. {1, 0x0110000, 0x0120000, 0x130000},
  80. {1, 0x0120000, 0x0122000, 0x124000},
  81. {1, 0x0130000, 0x0132000, 0x126000},
  82. {1, 0x0140000, 0x0142000, 0x128000},
  83. {1, 0x0150000, 0x0152000, 0x12a000},
  84. {1, 0x0160000, 0x0170000, 0x110000},
  85. {1, 0x0170000, 0x0172000, 0x12e000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {1, 0x01e0000, 0x01e0800, 0x122000},
  93. {0, 0x0000000, 0x0000000, 0x000000} } },
  94. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  95. {{{0, 0, 0, 0} } }, /* 3: */
  96. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  97. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  98. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  99. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  100. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  116. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  132. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  148. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  164. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  165. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  166. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  167. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  168. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  169. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  170. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  171. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  172. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  173. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  174. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  175. {{{0, 0, 0, 0} } }, /* 23: */
  176. {{{0, 0, 0, 0} } }, /* 24: */
  177. {{{0, 0, 0, 0} } }, /* 25: */
  178. {{{0, 0, 0, 0} } }, /* 26: */
  179. {{{0, 0, 0, 0} } }, /* 27: */
  180. {{{0, 0, 0, 0} } }, /* 28: */
  181. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  182. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  183. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  184. {{{0} } }, /* 32: PCI */
  185. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  186. {1, 0x2110000, 0x2120000, 0x130000},
  187. {1, 0x2120000, 0x2122000, 0x124000},
  188. {1, 0x2130000, 0x2132000, 0x126000},
  189. {1, 0x2140000, 0x2142000, 0x128000},
  190. {1, 0x2150000, 0x2152000, 0x12a000},
  191. {1, 0x2160000, 0x2170000, 0x110000},
  192. {1, 0x2170000, 0x2172000, 0x12e000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000} } },
  201. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  202. {{{0} } }, /* 35: */
  203. {{{0} } }, /* 36: */
  204. {{{0} } }, /* 37: */
  205. {{{0} } }, /* 38: */
  206. {{{0} } }, /* 39: */
  207. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  208. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  209. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  210. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  211. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  212. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  213. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  214. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  215. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  216. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  217. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  218. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  219. {{{0} } }, /* 52: */
  220. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  221. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  222. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  223. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  224. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  225. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  226. {{{0} } }, /* 59: I2C0 */
  227. {{{0} } }, /* 60: I2C1 */
  228. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  229. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  230. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  231. };
  232. /*
  233. * top 12 bits of crb internal address (hub, agent)
  234. */
  235. static unsigned crb_hub_agt[64] =
  236. {
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  267. 0,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  272. 0,
  273. 0,
  274. 0,
  275. 0,
  276. 0,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  289. 0,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  294. 0,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  296. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  298. 0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  300. 0,
  301. };
  302. /* PCI Windowing for DDR regions. */
  303. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  304. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  305. int
  306. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  307. {
  308. int done = 0, timeout = 0;
  309. while (!done) {
  310. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  311. if (done == 1)
  312. break;
  313. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  314. return -1;
  315. msleep(1);
  316. }
  317. if (id_reg)
  318. NXWR32(adapter, id_reg, adapter->portnum);
  319. return 0;
  320. }
  321. void
  322. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  323. {
  324. int val;
  325. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  326. }
  327. int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  328. {
  329. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  330. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  331. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  332. }
  333. return 0;
  334. }
  335. /* Disable an XG interface */
  336. int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  337. {
  338. __u32 mac_cfg;
  339. u32 port = adapter->physical_port;
  340. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  341. return 0;
  342. if (port > NETXEN_NIU_MAX_XG_PORTS)
  343. return -EINVAL;
  344. mac_cfg = 0;
  345. if (NXWR32(adapter,
  346. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  347. return -EIO;
  348. return 0;
  349. }
  350. #define NETXEN_UNICAST_ADDR(port, index) \
  351. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  352. #define NETXEN_MCAST_ADDR(port, index) \
  353. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  354. #define MAC_HI(addr) \
  355. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  356. #define MAC_LO(addr) \
  357. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  358. int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  359. {
  360. __u32 reg;
  361. u32 port = adapter->physical_port;
  362. if (port > NETXEN_NIU_MAX_XG_PORTS)
  363. return -EINVAL;
  364. reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  365. if (mode == NETXEN_NIU_PROMISC_MODE)
  366. reg = (reg | 0x2000UL);
  367. else
  368. reg = (reg & ~0x2000UL);
  369. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  370. reg = (reg | 0x1000UL);
  371. else
  372. reg = (reg & ~0x1000UL);
  373. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  374. return 0;
  375. }
  376. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  377. {
  378. u32 mac_hi, mac_lo;
  379. u32 reg_hi, reg_lo;
  380. u8 phy = adapter->physical_port;
  381. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  382. return -EINVAL;
  383. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  384. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  385. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  386. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  387. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  388. /* write twice to flush */
  389. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  390. return -EIO;
  391. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  392. return -EIO;
  393. return 0;
  394. }
  395. static int
  396. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  397. {
  398. u32 val = 0;
  399. u16 port = adapter->physical_port;
  400. u8 *addr = adapter->netdev->dev_addr;
  401. if (adapter->mc_enabled)
  402. return 0;
  403. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  404. val |= (1UL << (28+port));
  405. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  406. /* add broadcast addr to filter */
  407. val = 0xffffff;
  408. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  409. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  410. /* add station addr to filter */
  411. val = MAC_HI(addr);
  412. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  413. val = MAC_LO(addr);
  414. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  415. adapter->mc_enabled = 1;
  416. return 0;
  417. }
  418. static int
  419. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  420. {
  421. u32 val = 0;
  422. u16 port = adapter->physical_port;
  423. u8 *addr = adapter->netdev->dev_addr;
  424. if (!adapter->mc_enabled)
  425. return 0;
  426. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  427. val &= ~(1UL << (28+port));
  428. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  429. val = MAC_HI(addr);
  430. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  431. val = MAC_LO(addr);
  432. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  433. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  434. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  435. adapter->mc_enabled = 0;
  436. return 0;
  437. }
  438. static int
  439. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  440. int index, u8 *addr)
  441. {
  442. u32 hi = 0, lo = 0;
  443. u16 port = adapter->physical_port;
  444. lo = MAC_LO(addr);
  445. hi = MAC_HI(addr);
  446. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  447. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  448. return 0;
  449. }
  450. void netxen_p2_nic_set_multi(struct net_device *netdev)
  451. {
  452. struct netxen_adapter *adapter = netdev_priv(netdev);
  453. struct dev_mc_list *mc_ptr;
  454. u8 null_addr[6];
  455. int index = 0;
  456. memset(null_addr, 0, 6);
  457. if (netdev->flags & IFF_PROMISC) {
  458. adapter->set_promisc(adapter,
  459. NETXEN_NIU_PROMISC_MODE);
  460. /* Full promiscuous mode */
  461. netxen_nic_disable_mcast_filter(adapter);
  462. return;
  463. }
  464. if (netdev->mc_count == 0) {
  465. adapter->set_promisc(adapter,
  466. NETXEN_NIU_NON_PROMISC_MODE);
  467. netxen_nic_disable_mcast_filter(adapter);
  468. return;
  469. }
  470. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  471. if (netdev->flags & IFF_ALLMULTI ||
  472. netdev->mc_count > adapter->max_mc_count) {
  473. netxen_nic_disable_mcast_filter(adapter);
  474. return;
  475. }
  476. netxen_nic_enable_mcast_filter(adapter);
  477. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  478. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  479. if (index != netdev->mc_count)
  480. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  481. netxen_nic_driver_name, netdev->name);
  482. /* Clear out remaining addresses */
  483. for (; index < adapter->max_mc_count; index++)
  484. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  485. }
  486. static int
  487. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  488. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  489. {
  490. u32 i, producer, consumer;
  491. struct netxen_cmd_buffer *pbuf;
  492. struct cmd_desc_type0 *cmd_desc;
  493. struct nx_host_tx_ring *tx_ring;
  494. i = 0;
  495. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  496. return -EIO;
  497. tx_ring = adapter->tx_ring;
  498. __netif_tx_lock_bh(tx_ring->txq);
  499. producer = tx_ring->producer;
  500. consumer = tx_ring->sw_consumer;
  501. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  502. netif_tx_stop_queue(tx_ring->txq);
  503. __netif_tx_unlock_bh(tx_ring->txq);
  504. return -EBUSY;
  505. }
  506. do {
  507. cmd_desc = &cmd_desc_arr[i];
  508. pbuf = &tx_ring->cmd_buf_arr[producer];
  509. pbuf->skb = NULL;
  510. pbuf->frag_count = 0;
  511. memcpy(&tx_ring->desc_head[producer],
  512. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  513. producer = get_next_index(producer, tx_ring->num_desc);
  514. i++;
  515. } while (i != nr_desc);
  516. tx_ring->producer = producer;
  517. netxen_nic_update_cmd_producer(adapter, tx_ring);
  518. __netif_tx_unlock_bh(tx_ring->txq);
  519. return 0;
  520. }
  521. static int
  522. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  523. {
  524. nx_nic_req_t req;
  525. nx_mac_req_t *mac_req;
  526. u64 word;
  527. memset(&req, 0, sizeof(nx_nic_req_t));
  528. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  529. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  530. req.req_hdr = cpu_to_le64(word);
  531. mac_req = (nx_mac_req_t *)&req.words[0];
  532. mac_req->op = op;
  533. memcpy(mac_req->mac_addr, addr, 6);
  534. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  535. }
  536. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  537. u8 *addr, struct list_head *del_list)
  538. {
  539. struct list_head *head;
  540. nx_mac_list_t *cur;
  541. /* look up if already exists */
  542. list_for_each(head, del_list) {
  543. cur = list_entry(head, nx_mac_list_t, list);
  544. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  545. list_move_tail(head, &adapter->mac_list);
  546. return 0;
  547. }
  548. }
  549. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  550. if (cur == NULL) {
  551. printk(KERN_ERR "%s: failed to add mac address filter\n",
  552. adapter->netdev->name);
  553. return -ENOMEM;
  554. }
  555. memcpy(cur->mac_addr, addr, ETH_ALEN);
  556. list_add_tail(&cur->list, &adapter->mac_list);
  557. return nx_p3_sre_macaddr_change(adapter,
  558. cur->mac_addr, NETXEN_MAC_ADD);
  559. }
  560. void netxen_p3_nic_set_multi(struct net_device *netdev)
  561. {
  562. struct netxen_adapter *adapter = netdev_priv(netdev);
  563. struct dev_mc_list *mc_ptr;
  564. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  565. u32 mode = VPORT_MISS_MODE_DROP;
  566. LIST_HEAD(del_list);
  567. struct list_head *head;
  568. nx_mac_list_t *cur;
  569. list_splice_tail_init(&adapter->mac_list, &del_list);
  570. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  571. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  572. if (netdev->flags & IFF_PROMISC) {
  573. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  574. goto send_fw_cmd;
  575. }
  576. if ((netdev->flags & IFF_ALLMULTI) ||
  577. (netdev->mc_count > adapter->max_mc_count)) {
  578. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  579. goto send_fw_cmd;
  580. }
  581. if (netdev->mc_count > 0) {
  582. for (mc_ptr = netdev->mc_list; mc_ptr;
  583. mc_ptr = mc_ptr->next) {
  584. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  585. }
  586. }
  587. send_fw_cmd:
  588. adapter->set_promisc(adapter, mode);
  589. head = &del_list;
  590. while (!list_empty(head)) {
  591. cur = list_entry(head->next, nx_mac_list_t, list);
  592. nx_p3_sre_macaddr_change(adapter,
  593. cur->mac_addr, NETXEN_MAC_DEL);
  594. list_del(&cur->list);
  595. kfree(cur);
  596. }
  597. }
  598. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  599. {
  600. nx_nic_req_t req;
  601. u64 word;
  602. memset(&req, 0, sizeof(nx_nic_req_t));
  603. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  604. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  605. ((u64)adapter->portnum << 16);
  606. req.req_hdr = cpu_to_le64(word);
  607. req.words[0] = cpu_to_le64(mode);
  608. return netxen_send_cmd_descs(adapter,
  609. (struct cmd_desc_type0 *)&req, 1);
  610. }
  611. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  612. {
  613. nx_mac_list_t *cur;
  614. struct list_head *head = &adapter->mac_list;
  615. while (!list_empty(head)) {
  616. cur = list_entry(head->next, nx_mac_list_t, list);
  617. nx_p3_sre_macaddr_change(adapter,
  618. cur->mac_addr, NETXEN_MAC_DEL);
  619. list_del(&cur->list);
  620. kfree(cur);
  621. }
  622. }
  623. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  624. {
  625. /* assuming caller has already copied new addr to netdev */
  626. netxen_p3_nic_set_multi(adapter->netdev);
  627. return 0;
  628. }
  629. #define NETXEN_CONFIG_INTR_COALESCE 3
  630. /*
  631. * Send the interrupt coalescing parameter set by ethtool to the card.
  632. */
  633. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  634. {
  635. nx_nic_req_t req;
  636. u64 word;
  637. int rv;
  638. memset(&req, 0, sizeof(nx_nic_req_t));
  639. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  640. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  641. req.req_hdr = cpu_to_le64(word);
  642. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  643. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  644. if (rv != 0) {
  645. printk(KERN_ERR "ERROR. Could not send "
  646. "interrupt coalescing parameters\n");
  647. }
  648. return rv;
  649. }
  650. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  651. {
  652. nx_nic_req_t req;
  653. u64 word;
  654. int rv = 0;
  655. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  656. return 0;
  657. memset(&req, 0, sizeof(nx_nic_req_t));
  658. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  659. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  660. req.req_hdr = cpu_to_le64(word);
  661. req.words[0] = cpu_to_le64(enable);
  662. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  663. if (rv != 0) {
  664. printk(KERN_ERR "ERROR. Could not send "
  665. "configure hw lro request\n");
  666. }
  667. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  668. return rv;
  669. }
  670. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  671. {
  672. nx_nic_req_t req;
  673. u64 word;
  674. int rv = 0;
  675. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  676. return rv;
  677. memset(&req, 0, sizeof(nx_nic_req_t));
  678. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  679. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  680. ((u64)adapter->portnum << 16);
  681. req.req_hdr = cpu_to_le64(word);
  682. req.words[0] = cpu_to_le64(enable);
  683. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  684. if (rv != 0) {
  685. printk(KERN_ERR "ERROR. Could not send "
  686. "configure bridge mode request\n");
  687. }
  688. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  689. return rv;
  690. }
  691. #define RSS_HASHTYPE_IP_TCP 0x3
  692. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  693. {
  694. nx_nic_req_t req;
  695. u64 word;
  696. int i, rv;
  697. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  698. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  699. 0x255b0ec26d5a56daULL };
  700. memset(&req, 0, sizeof(nx_nic_req_t));
  701. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  702. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  703. req.req_hdr = cpu_to_le64(word);
  704. /*
  705. * RSS request:
  706. * bits 3-0: hash_method
  707. * 5-4: hash_type_ipv4
  708. * 7-6: hash_type_ipv6
  709. * 8: enable
  710. * 9: use indirection table
  711. * 47-10: reserved
  712. * 63-48: indirection table mask
  713. */
  714. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  715. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  716. ((u64)(enable & 0x1) << 8) |
  717. ((0x7ULL) << 48);
  718. req.words[0] = cpu_to_le64(word);
  719. for (i = 0; i < 5; i++)
  720. req.words[i+1] = cpu_to_le64(key[i]);
  721. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  722. if (rv != 0) {
  723. printk(KERN_ERR "%s: could not configure RSS\n",
  724. adapter->netdev->name);
  725. }
  726. return rv;
  727. }
  728. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  729. {
  730. nx_nic_req_t req;
  731. u64 word;
  732. int rv;
  733. memset(&req, 0, sizeof(nx_nic_req_t));
  734. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  735. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  736. req.req_hdr = cpu_to_le64(word);
  737. req.words[0] = cpu_to_le64(cmd);
  738. req.words[1] = cpu_to_le64(ip);
  739. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  740. if (rv != 0) {
  741. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  742. adapter->netdev->name,
  743. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  744. }
  745. return rv;
  746. }
  747. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  748. {
  749. nx_nic_req_t req;
  750. u64 word;
  751. int rv;
  752. memset(&req, 0, sizeof(nx_nic_req_t));
  753. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  754. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  755. req.req_hdr = cpu_to_le64(word);
  756. req.words[0] = cpu_to_le64(enable | (enable << 8));
  757. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  758. if (rv != 0) {
  759. printk(KERN_ERR "%s: could not configure link notification\n",
  760. adapter->netdev->name);
  761. }
  762. return rv;
  763. }
  764. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  765. {
  766. nx_nic_req_t req;
  767. u64 word;
  768. int rv;
  769. memset(&req, 0, sizeof(nx_nic_req_t));
  770. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  771. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  772. ((u64)adapter->portnum << 16) |
  773. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  774. req.req_hdr = cpu_to_le64(word);
  775. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  776. if (rv != 0) {
  777. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  778. adapter->netdev->name);
  779. }
  780. return rv;
  781. }
  782. /*
  783. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  784. * @returns 0 on success, negative on failure
  785. */
  786. #define MTU_FUDGE_FACTOR 100
  787. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  788. {
  789. struct netxen_adapter *adapter = netdev_priv(netdev);
  790. int max_mtu;
  791. int rc = 0;
  792. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  793. max_mtu = P3_MAX_MTU;
  794. else
  795. max_mtu = P2_MAX_MTU;
  796. if (mtu > max_mtu) {
  797. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  798. netdev->name, max_mtu);
  799. return -EINVAL;
  800. }
  801. if (adapter->set_mtu)
  802. rc = adapter->set_mtu(adapter, mtu);
  803. if (!rc)
  804. netdev->mtu = mtu;
  805. return rc;
  806. }
  807. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  808. int size, __le32 * buf)
  809. {
  810. int i, v, addr;
  811. __le32 *ptr32;
  812. addr = base;
  813. ptr32 = buf;
  814. for (i = 0; i < size / sizeof(u32); i++) {
  815. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  816. return -1;
  817. *ptr32 = cpu_to_le32(v);
  818. ptr32++;
  819. addr += sizeof(u32);
  820. }
  821. if ((char *)buf + size > (char *)ptr32) {
  822. __le32 local;
  823. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  824. return -1;
  825. local = cpu_to_le32(v);
  826. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  827. }
  828. return 0;
  829. }
  830. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  831. {
  832. __le32 *pmac = (__le32 *) mac;
  833. u32 offset;
  834. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  835. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  836. return -1;
  837. if (*mac == cpu_to_le64(~0ULL)) {
  838. offset = NX_OLD_MAC_ADDR_OFFSET +
  839. (adapter->portnum * sizeof(u64));
  840. if (netxen_get_flash_block(adapter,
  841. offset, sizeof(u64), pmac) == -1)
  842. return -1;
  843. if (*mac == cpu_to_le64(~0ULL))
  844. return -1;
  845. }
  846. return 0;
  847. }
  848. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  849. {
  850. uint32_t crbaddr, mac_hi, mac_lo;
  851. int pci_func = adapter->ahw.pci_func;
  852. crbaddr = CRB_MAC_BLOCK_START +
  853. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  854. mac_lo = NXRD32(adapter, crbaddr);
  855. mac_hi = NXRD32(adapter, crbaddr+4);
  856. if (pci_func & 1)
  857. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  858. else
  859. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  860. return 0;
  861. }
  862. /*
  863. * Changes the CRB window to the specified window.
  864. */
  865. static void
  866. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  867. {
  868. void __iomem *offset;
  869. u32 tmp;
  870. int count = 0;
  871. uint8_t func = adapter->ahw.pci_func;
  872. if (adapter->curr_window == wndw)
  873. return;
  874. /*
  875. * Move the CRB window.
  876. * We need to write to the "direct access" region of PCI
  877. * to avoid a race condition where the window register has
  878. * not been successfully written across CRB before the target
  879. * register address is received by PCI. The direct region bypasses
  880. * the CRB bus.
  881. */
  882. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  883. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  884. if (wndw & 0x1)
  885. wndw = NETXEN_WINDOW_ONE;
  886. writel(wndw, offset);
  887. /* MUST make sure window is set before we forge on... */
  888. while ((tmp = readl(offset)) != wndw) {
  889. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  890. "registered properly: 0x%08x.\n",
  891. netxen_nic_driver_name, __func__, tmp);
  892. mdelay(1);
  893. if (count >= 10)
  894. break;
  895. count++;
  896. }
  897. if (wndw == NETXEN_WINDOW_ONE)
  898. adapter->curr_window = 1;
  899. else
  900. adapter->curr_window = 0;
  901. }
  902. /*
  903. * Return -1 if off is not valid,
  904. * 1 if window access is needed. 'off' is set to offset from
  905. * CRB space in 128M pci map
  906. * 0 if no window access is needed. 'off' is set to 2M addr
  907. * In: 'off' is offset from base in 128M pci map
  908. */
  909. static int
  910. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  911. {
  912. crb_128M_2M_sub_block_map_t *m;
  913. if (*off >= NETXEN_CRB_MAX)
  914. return -1;
  915. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  916. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  917. (ulong)adapter->ahw.pci_base0;
  918. return 0;
  919. }
  920. if (*off < NETXEN_PCI_CRBSPACE)
  921. return -1;
  922. *off -= NETXEN_PCI_CRBSPACE;
  923. /*
  924. * Try direct map
  925. */
  926. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  927. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  928. *off = *off + m->start_2M - m->start_128M +
  929. (ulong)adapter->ahw.pci_base0;
  930. return 0;
  931. }
  932. /*
  933. * Not in direct map, use crb window
  934. */
  935. return 1;
  936. }
  937. /*
  938. * In: 'off' is offset from CRB space in 128M pci map
  939. * Out: 'off' is 2M pci map addr
  940. * side effect: lock crb window
  941. */
  942. static void
  943. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  944. {
  945. u32 win_read;
  946. adapter->crb_win = CRB_HI(*off);
  947. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  948. /*
  949. * Read back value to make sure write has gone through before trying
  950. * to use it.
  951. */
  952. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  953. if (win_read != adapter->crb_win) {
  954. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  955. "Read crbwin (0x%x), off=0x%lx\n",
  956. __func__, adapter->crb_win, win_read, *off);
  957. }
  958. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  959. (ulong)adapter->ahw.pci_base0;
  960. }
  961. static int
  962. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  963. {
  964. unsigned long flags;
  965. void __iomem *addr;
  966. if (ADDR_IN_WINDOW1(off))
  967. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  968. else
  969. addr = pci_base_offset(adapter, off);
  970. BUG_ON(!addr);
  971. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  972. read_lock(&adapter->adapter_lock);
  973. writel(data, addr);
  974. read_unlock(&adapter->adapter_lock);
  975. } else { /* Window 0 */
  976. write_lock_irqsave(&adapter->adapter_lock, flags);
  977. addr = pci_base_offset(adapter, off);
  978. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  979. writel(data, addr);
  980. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  981. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  982. }
  983. return 0;
  984. }
  985. static u32
  986. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  987. {
  988. unsigned long flags;
  989. void __iomem *addr;
  990. u32 data;
  991. if (ADDR_IN_WINDOW1(off))
  992. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  993. else
  994. addr = pci_base_offset(adapter, off);
  995. BUG_ON(!addr);
  996. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  997. read_lock(&adapter->adapter_lock);
  998. data = readl(addr);
  999. read_unlock(&adapter->adapter_lock);
  1000. } else { /* Window 0 */
  1001. write_lock_irqsave(&adapter->adapter_lock, flags);
  1002. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1003. data = readl(addr);
  1004. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1005. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1006. }
  1007. return data;
  1008. }
  1009. static int
  1010. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1011. {
  1012. unsigned long flags;
  1013. int rv;
  1014. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1015. if (rv == -1) {
  1016. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1017. __func__, off);
  1018. dump_stack();
  1019. return -1;
  1020. }
  1021. if (rv == 1) {
  1022. write_lock_irqsave(&adapter->adapter_lock, flags);
  1023. crb_win_lock(adapter);
  1024. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1025. writel(data, (void __iomem *)off);
  1026. crb_win_unlock(adapter);
  1027. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1028. } else
  1029. writel(data, (void __iomem *)off);
  1030. return 0;
  1031. }
  1032. static u32
  1033. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1034. {
  1035. unsigned long flags;
  1036. int rv;
  1037. u32 data;
  1038. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1039. if (rv == -1) {
  1040. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1041. __func__, off);
  1042. dump_stack();
  1043. return -1;
  1044. }
  1045. if (rv == 1) {
  1046. write_lock_irqsave(&adapter->adapter_lock, flags);
  1047. crb_win_lock(adapter);
  1048. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1049. data = readl((void __iomem *)off);
  1050. crb_win_unlock(adapter);
  1051. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1052. } else
  1053. data = readl((void __iomem *)off);
  1054. return data;
  1055. }
  1056. /*
  1057. * check memory access boundary.
  1058. * used by test agent. support ddr access only for now
  1059. */
  1060. static unsigned long
  1061. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1062. unsigned long long addr, int size)
  1063. {
  1064. if (!ADDR_IN_RANGE(addr,
  1065. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1066. !ADDR_IN_RANGE(addr+size-1,
  1067. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1068. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1069. return 0;
  1070. }
  1071. return 1;
  1072. }
  1073. static int netxen_pci_set_window_warning_count;
  1074. static unsigned long
  1075. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1076. unsigned long long addr)
  1077. {
  1078. void __iomem *offset;
  1079. int window;
  1080. unsigned long long qdr_max;
  1081. uint8_t func = adapter->ahw.pci_func;
  1082. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1083. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1084. } else {
  1085. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1086. }
  1087. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1088. /* DDR network side */
  1089. addr -= NETXEN_ADDR_DDR_NET;
  1090. window = (addr >> 25) & 0x3ff;
  1091. if (adapter->ahw.ddr_mn_window != window) {
  1092. adapter->ahw.ddr_mn_window = window;
  1093. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1094. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1095. writel(window, offset);
  1096. /* MUST make sure window is set before we forge on... */
  1097. readl(offset);
  1098. }
  1099. addr -= (window * NETXEN_WINDOW_ONE);
  1100. addr += NETXEN_PCI_DDR_NET;
  1101. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1102. addr -= NETXEN_ADDR_OCM0;
  1103. addr += NETXEN_PCI_OCM0;
  1104. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1105. addr -= NETXEN_ADDR_OCM1;
  1106. addr += NETXEN_PCI_OCM1;
  1107. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1108. /* QDR network side */
  1109. addr -= NETXEN_ADDR_QDR_NET;
  1110. window = (addr >> 22) & 0x3f;
  1111. if (adapter->ahw.qdr_sn_window != window) {
  1112. adapter->ahw.qdr_sn_window = window;
  1113. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1114. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1115. writel((window << 22), offset);
  1116. /* MUST make sure window is set before we forge on... */
  1117. readl(offset);
  1118. }
  1119. addr -= (window * 0x400000);
  1120. addr += NETXEN_PCI_QDR_NET;
  1121. } else {
  1122. /*
  1123. * peg gdb frequently accesses memory that doesn't exist,
  1124. * this limits the chit chat so debugging isn't slowed down.
  1125. */
  1126. if ((netxen_pci_set_window_warning_count++ < 8)
  1127. || (netxen_pci_set_window_warning_count % 64 == 0))
  1128. printk("%s: Warning:netxen_nic_pci_set_window()"
  1129. " Unknown address range!\n",
  1130. netxen_nic_driver_name);
  1131. addr = -1UL;
  1132. }
  1133. return addr;
  1134. }
  1135. /* window 1 registers only */
  1136. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1137. void __iomem *addr, u32 data)
  1138. {
  1139. read_lock(&adapter->adapter_lock);
  1140. writel(data, addr);
  1141. read_unlock(&adapter->adapter_lock);
  1142. }
  1143. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1144. void __iomem *addr)
  1145. {
  1146. u32 val;
  1147. read_lock(&adapter->adapter_lock);
  1148. val = readl(addr);
  1149. read_unlock(&adapter->adapter_lock);
  1150. return val;
  1151. }
  1152. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1153. void __iomem *addr, u32 data)
  1154. {
  1155. writel(data, addr);
  1156. }
  1157. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1158. void __iomem *addr)
  1159. {
  1160. return readl(addr);
  1161. }
  1162. void __iomem *
  1163. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1164. {
  1165. ulong off = offset;
  1166. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1167. if (offset < NETXEN_CRB_PCIX_HOST2 &&
  1168. offset > NETXEN_CRB_PCIX_HOST)
  1169. return PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1170. return NETXEN_CRB_NORMALIZE(adapter, offset);
  1171. }
  1172. BUG_ON(netxen_nic_pci_get_crb_addr_2M(adapter, &off));
  1173. return (void __iomem *)off;
  1174. }
  1175. static unsigned long
  1176. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1177. unsigned long long addr)
  1178. {
  1179. int window;
  1180. u32 win_read;
  1181. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1182. /* DDR network side */
  1183. window = MN_WIN(addr);
  1184. adapter->ahw.ddr_mn_window = window;
  1185. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1186. window);
  1187. win_read = NXRD32(adapter,
  1188. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1189. if ((win_read << 17) != window) {
  1190. printk(KERN_INFO "Written MNwin (0x%x) != "
  1191. "Read MNwin (0x%x)\n", window, win_read);
  1192. }
  1193. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1194. } else if (ADDR_IN_RANGE(addr,
  1195. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1196. if ((addr & 0x00ff800) == 0xff800) {
  1197. printk("%s: QM access not handled.\n", __func__);
  1198. addr = -1UL;
  1199. }
  1200. window = OCM_WIN(addr);
  1201. adapter->ahw.ddr_mn_window = window;
  1202. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1203. window);
  1204. win_read = NXRD32(adapter,
  1205. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1206. if ((win_read >> 7) != window) {
  1207. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1208. "Read OCMwin (0x%x)\n",
  1209. __func__, window, win_read);
  1210. }
  1211. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1212. } else if (ADDR_IN_RANGE(addr,
  1213. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1214. /* QDR network side */
  1215. window = MS_WIN(addr);
  1216. adapter->ahw.qdr_sn_window = window;
  1217. NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1218. window);
  1219. win_read = NXRD32(adapter,
  1220. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
  1221. if (win_read != window) {
  1222. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1223. "Read MSwin (0x%x)\n",
  1224. __func__, window, win_read);
  1225. }
  1226. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1227. } else {
  1228. /*
  1229. * peg gdb frequently accesses memory that doesn't exist,
  1230. * this limits the chit chat so debugging isn't slowed down.
  1231. */
  1232. if ((netxen_pci_set_window_warning_count++ < 8)
  1233. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1234. printk("%s: Warning:%s Unknown address range!\n",
  1235. __func__, netxen_nic_driver_name);
  1236. }
  1237. addr = -1UL;
  1238. }
  1239. return addr;
  1240. }
  1241. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1242. unsigned long long addr)
  1243. {
  1244. int window;
  1245. unsigned long long qdr_max;
  1246. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1247. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1248. else
  1249. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1250. if (ADDR_IN_RANGE(addr,
  1251. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1252. /* DDR network side */
  1253. BUG(); /* MN access can not come here */
  1254. } else if (ADDR_IN_RANGE(addr,
  1255. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1256. return 1;
  1257. } else if (ADDR_IN_RANGE(addr,
  1258. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1259. return 1;
  1260. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1261. /* QDR network side */
  1262. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1263. if (adapter->ahw.qdr_sn_window == window)
  1264. return 1;
  1265. }
  1266. return 0;
  1267. }
  1268. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1269. u64 off, void *data, int size)
  1270. {
  1271. unsigned long flags;
  1272. void __iomem *addr, *mem_ptr = NULL;
  1273. int ret = 0;
  1274. u64 start;
  1275. unsigned long mem_base;
  1276. unsigned long mem_page;
  1277. write_lock_irqsave(&adapter->adapter_lock, flags);
  1278. /*
  1279. * If attempting to access unknown address or straddle hw windows,
  1280. * do not access.
  1281. */
  1282. start = adapter->pci_set_window(adapter, off);
  1283. if ((start == -1UL) ||
  1284. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1285. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1286. printk(KERN_ERR "%s out of bound pci memory access. "
  1287. "offset is 0x%llx\n", netxen_nic_driver_name,
  1288. (unsigned long long)off);
  1289. return -1;
  1290. }
  1291. addr = pci_base_offset(adapter, start);
  1292. if (!addr) {
  1293. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1294. mem_base = pci_resource_start(adapter->pdev, 0);
  1295. mem_page = start & PAGE_MASK;
  1296. /* Map two pages whenever user tries to access addresses in two
  1297. consecutive pages.
  1298. */
  1299. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1300. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1301. else
  1302. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1303. if (mem_ptr == NULL) {
  1304. *(uint8_t *)data = 0;
  1305. return -1;
  1306. }
  1307. addr = mem_ptr;
  1308. addr += start & (PAGE_SIZE - 1);
  1309. write_lock_irqsave(&adapter->adapter_lock, flags);
  1310. }
  1311. switch (size) {
  1312. case 1:
  1313. *(uint8_t *)data = readb(addr);
  1314. break;
  1315. case 2:
  1316. *(uint16_t *)data = readw(addr);
  1317. break;
  1318. case 4:
  1319. *(uint32_t *)data = readl(addr);
  1320. break;
  1321. case 8:
  1322. *(uint64_t *)data = readq(addr);
  1323. break;
  1324. default:
  1325. ret = -1;
  1326. break;
  1327. }
  1328. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1329. if (mem_ptr)
  1330. iounmap(mem_ptr);
  1331. return ret;
  1332. }
  1333. static int
  1334. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1335. void *data, int size)
  1336. {
  1337. unsigned long flags;
  1338. void __iomem *addr, *mem_ptr = NULL;
  1339. int ret = 0;
  1340. u64 start;
  1341. unsigned long mem_base;
  1342. unsigned long mem_page;
  1343. write_lock_irqsave(&adapter->adapter_lock, flags);
  1344. /*
  1345. * If attempting to access unknown address or straddle hw windows,
  1346. * do not access.
  1347. */
  1348. start = adapter->pci_set_window(adapter, off);
  1349. if ((start == -1UL) ||
  1350. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1351. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1352. printk(KERN_ERR "%s out of bound pci memory access. "
  1353. "offset is 0x%llx\n", netxen_nic_driver_name,
  1354. (unsigned long long)off);
  1355. return -1;
  1356. }
  1357. addr = pci_base_offset(adapter, start);
  1358. if (!addr) {
  1359. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1360. mem_base = pci_resource_start(adapter->pdev, 0);
  1361. mem_page = start & PAGE_MASK;
  1362. /* Map two pages whenever user tries to access addresses in two
  1363. * consecutive pages.
  1364. */
  1365. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1366. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1367. else
  1368. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1369. if (mem_ptr == NULL)
  1370. return -1;
  1371. addr = mem_ptr;
  1372. addr += start & (PAGE_SIZE - 1);
  1373. write_lock_irqsave(&adapter->adapter_lock, flags);
  1374. }
  1375. switch (size) {
  1376. case 1:
  1377. writeb(*(uint8_t *)data, addr);
  1378. break;
  1379. case 2:
  1380. writew(*(uint16_t *)data, addr);
  1381. break;
  1382. case 4:
  1383. writel(*(uint32_t *)data, addr);
  1384. break;
  1385. case 8:
  1386. writeq(*(uint64_t *)data, addr);
  1387. break;
  1388. default:
  1389. ret = -1;
  1390. break;
  1391. }
  1392. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1393. if (mem_ptr)
  1394. iounmap(mem_ptr);
  1395. return ret;
  1396. }
  1397. #define MAX_CTL_CHECK 1000
  1398. static int
  1399. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1400. u64 off, void *data, int size)
  1401. {
  1402. unsigned long flags;
  1403. int i, j, ret = 0, loop, sz[2], off0;
  1404. uint32_t temp;
  1405. uint64_t off8, tmpw, word[2] = {0, 0};
  1406. void __iomem *mem_crb;
  1407. /*
  1408. * If not MN, go check for MS or invalid.
  1409. */
  1410. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1411. return netxen_nic_pci_mem_write_direct(adapter,
  1412. off, data, size);
  1413. off8 = off & 0xfffffff8;
  1414. off0 = off & 0x7;
  1415. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1416. sz[1] = size - sz[0];
  1417. loop = ((off0 + size - 1) >> 3) + 1;
  1418. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1419. if ((size != 8) || (off0 != 0)) {
  1420. for (i = 0; i < loop; i++) {
  1421. if (adapter->pci_mem_read(adapter,
  1422. off8 + (i << 3), &word[i], 8))
  1423. return -1;
  1424. }
  1425. }
  1426. switch (size) {
  1427. case 1:
  1428. tmpw = *((uint8_t *)data);
  1429. break;
  1430. case 2:
  1431. tmpw = *((uint16_t *)data);
  1432. break;
  1433. case 4:
  1434. tmpw = *((uint32_t *)data);
  1435. break;
  1436. case 8:
  1437. default:
  1438. tmpw = *((uint64_t *)data);
  1439. break;
  1440. }
  1441. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1442. word[0] |= tmpw << (off0 * 8);
  1443. if (loop == 2) {
  1444. word[1] &= ~(~0ULL << (sz[1] * 8));
  1445. word[1] |= tmpw >> (sz[0] * 8);
  1446. }
  1447. write_lock_irqsave(&adapter->adapter_lock, flags);
  1448. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1449. for (i = 0; i < loop; i++) {
  1450. writel((uint32_t)(off8 + (i << 3)),
  1451. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1452. writel(0,
  1453. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1454. writel(word[i] & 0xffffffff,
  1455. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1456. writel((word[i] >> 32) & 0xffffffff,
  1457. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1458. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1459. (mem_crb+MIU_TEST_AGT_CTRL));
  1460. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1461. (mem_crb+MIU_TEST_AGT_CTRL));
  1462. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1463. temp = readl(
  1464. (mem_crb+MIU_TEST_AGT_CTRL));
  1465. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1466. break;
  1467. }
  1468. if (j >= MAX_CTL_CHECK) {
  1469. if (printk_ratelimit())
  1470. dev_err(&adapter->pdev->dev,
  1471. "failed to write through agent\n");
  1472. ret = -1;
  1473. break;
  1474. }
  1475. }
  1476. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1477. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1478. return ret;
  1479. }
  1480. static int
  1481. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1482. u64 off, void *data, int size)
  1483. {
  1484. unsigned long flags;
  1485. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1486. uint32_t temp;
  1487. uint64_t off8, val, word[2] = {0, 0};
  1488. void __iomem *mem_crb;
  1489. /*
  1490. * If not MN, go check for MS or invalid.
  1491. */
  1492. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1493. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1494. off8 = off & 0xfffffff8;
  1495. off0[0] = off & 0x7;
  1496. off0[1] = 0;
  1497. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1498. sz[1] = size - sz[0];
  1499. loop = ((off0[0] + size - 1) >> 3) + 1;
  1500. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1501. write_lock_irqsave(&adapter->adapter_lock, flags);
  1502. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1503. for (i = 0; i < loop; i++) {
  1504. writel((uint32_t)(off8 + (i << 3)),
  1505. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1506. writel(0,
  1507. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1508. writel(MIU_TA_CTL_ENABLE,
  1509. (mem_crb+MIU_TEST_AGT_CTRL));
  1510. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1511. (mem_crb+MIU_TEST_AGT_CTRL));
  1512. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1513. temp = readl(
  1514. (mem_crb+MIU_TEST_AGT_CTRL));
  1515. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1516. break;
  1517. }
  1518. if (j >= MAX_CTL_CHECK) {
  1519. if (printk_ratelimit())
  1520. dev_err(&adapter->pdev->dev,
  1521. "failed to read through agent\n");
  1522. break;
  1523. }
  1524. start = off0[i] >> 2;
  1525. end = (off0[i] + sz[i] - 1) >> 2;
  1526. for (k = start; k <= end; k++) {
  1527. word[i] |= ((uint64_t) readl(
  1528. (mem_crb +
  1529. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1530. }
  1531. }
  1532. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1533. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1534. if (j >= MAX_CTL_CHECK)
  1535. return -1;
  1536. if (sz[0] == 8) {
  1537. val = word[0];
  1538. } else {
  1539. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1540. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1541. }
  1542. switch (size) {
  1543. case 1:
  1544. *(uint8_t *)data = val;
  1545. break;
  1546. case 2:
  1547. *(uint16_t *)data = val;
  1548. break;
  1549. case 4:
  1550. *(uint32_t *)data = val;
  1551. break;
  1552. case 8:
  1553. *(uint64_t *)data = val;
  1554. break;
  1555. }
  1556. return 0;
  1557. }
  1558. static int
  1559. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1560. u64 off, void *data, int size)
  1561. {
  1562. int i, j, ret = 0, loop, sz[2], off0;
  1563. uint32_t temp;
  1564. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1565. /*
  1566. * If not MN, go check for MS or invalid.
  1567. */
  1568. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1569. mem_crb = NETXEN_CRB_QDR_NET;
  1570. else {
  1571. mem_crb = NETXEN_CRB_DDR_NET;
  1572. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1573. return netxen_nic_pci_mem_write_direct(adapter,
  1574. off, data, size);
  1575. }
  1576. off8 = off & 0xfffffff8;
  1577. off0 = off & 0x7;
  1578. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1579. sz[1] = size - sz[0];
  1580. loop = ((off0 + size - 1) >> 3) + 1;
  1581. if ((size != 8) || (off0 != 0)) {
  1582. for (i = 0; i < loop; i++) {
  1583. if (adapter->pci_mem_read(adapter,
  1584. off8 + (i << 3), &word[i], 8))
  1585. return -1;
  1586. }
  1587. }
  1588. switch (size) {
  1589. case 1:
  1590. tmpw = *((uint8_t *)data);
  1591. break;
  1592. case 2:
  1593. tmpw = *((uint16_t *)data);
  1594. break;
  1595. case 4:
  1596. tmpw = *((uint32_t *)data);
  1597. break;
  1598. case 8:
  1599. default:
  1600. tmpw = *((uint64_t *)data);
  1601. break;
  1602. }
  1603. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1604. word[0] |= tmpw << (off0 * 8);
  1605. if (loop == 2) {
  1606. word[1] &= ~(~0ULL << (sz[1] * 8));
  1607. word[1] |= tmpw >> (sz[0] * 8);
  1608. }
  1609. /*
  1610. * don't lock here - write_wx gets the lock if each time
  1611. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1612. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1613. */
  1614. for (i = 0; i < loop; i++) {
  1615. temp = off8 + (i << 3);
  1616. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1617. temp = 0;
  1618. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1619. temp = word[i] & 0xffffffff;
  1620. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1621. temp = (word[i] >> 32) & 0xffffffff;
  1622. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1623. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1624. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1625. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1626. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1627. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1628. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1629. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1630. break;
  1631. }
  1632. if (j >= MAX_CTL_CHECK) {
  1633. if (printk_ratelimit())
  1634. dev_err(&adapter->pdev->dev,
  1635. "failed to write through agent\n");
  1636. ret = -1;
  1637. break;
  1638. }
  1639. }
  1640. /*
  1641. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1642. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1643. */
  1644. return ret;
  1645. }
  1646. static int
  1647. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1648. u64 off, void *data, int size)
  1649. {
  1650. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1651. uint32_t temp;
  1652. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1653. /*
  1654. * If not MN, go check for MS or invalid.
  1655. */
  1656. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1657. mem_crb = NETXEN_CRB_QDR_NET;
  1658. else {
  1659. mem_crb = NETXEN_CRB_DDR_NET;
  1660. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1661. return netxen_nic_pci_mem_read_direct(adapter,
  1662. off, data, size);
  1663. }
  1664. off8 = off & 0xfffffff8;
  1665. off0[0] = off & 0x7;
  1666. off0[1] = 0;
  1667. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1668. sz[1] = size - sz[0];
  1669. loop = ((off0[0] + size - 1) >> 3) + 1;
  1670. /*
  1671. * don't lock here - write_wx gets the lock if each time
  1672. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1673. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1674. */
  1675. for (i = 0; i < loop; i++) {
  1676. temp = off8 + (i << 3);
  1677. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1678. temp = 0;
  1679. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1680. temp = MIU_TA_CTL_ENABLE;
  1681. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1682. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1683. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1684. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1685. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1686. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1687. break;
  1688. }
  1689. if (j >= MAX_CTL_CHECK) {
  1690. if (printk_ratelimit())
  1691. dev_err(&adapter->pdev->dev,
  1692. "failed to read through agent\n");
  1693. break;
  1694. }
  1695. start = off0[i] >> 2;
  1696. end = (off0[i] + sz[i] - 1) >> 2;
  1697. for (k = start; k <= end; k++) {
  1698. temp = NXRD32(adapter,
  1699. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1700. word[i] |= ((uint64_t)temp << (32 * k));
  1701. }
  1702. }
  1703. /*
  1704. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1705. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1706. */
  1707. if (j >= MAX_CTL_CHECK)
  1708. return -1;
  1709. if (sz[0] == 8) {
  1710. val = word[0];
  1711. } else {
  1712. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1713. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1714. }
  1715. switch (size) {
  1716. case 1:
  1717. *(uint8_t *)data = val;
  1718. break;
  1719. case 2:
  1720. *(uint16_t *)data = val;
  1721. break;
  1722. case 4:
  1723. *(uint32_t *)data = val;
  1724. break;
  1725. case 8:
  1726. *(uint64_t *)data = val;
  1727. break;
  1728. }
  1729. return 0;
  1730. }
  1731. void
  1732. netxen_setup_hwops(struct netxen_adapter *adapter)
  1733. {
  1734. adapter->init_port = netxen_niu_xg_init_port;
  1735. adapter->stop_port = netxen_niu_disable_xg_port;
  1736. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1737. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1738. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1739. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1740. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1741. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1742. adapter->io_read = netxen_nic_io_read_128M,
  1743. adapter->io_write = netxen_nic_io_write_128M,
  1744. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1745. adapter->set_multi = netxen_p2_nic_set_multi;
  1746. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1747. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1748. } else {
  1749. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1750. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1751. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1752. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1753. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1754. adapter->io_read = netxen_nic_io_read_2M,
  1755. adapter->io_write = netxen_nic_io_write_2M,
  1756. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1757. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1758. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1759. adapter->set_multi = netxen_p3_nic_set_multi;
  1760. adapter->phy_read = nx_fw_cmd_query_phy;
  1761. adapter->phy_write = nx_fw_cmd_set_phy;
  1762. }
  1763. }
  1764. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1765. {
  1766. int offset, board_type, magic, header_version;
  1767. struct pci_dev *pdev = adapter->pdev;
  1768. offset = NX_FW_MAGIC_OFFSET;
  1769. if (netxen_rom_fast_read(adapter, offset, &magic))
  1770. return -EIO;
  1771. offset = NX_HDR_VERSION_OFFSET;
  1772. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1773. return -EIO;
  1774. if (magic != NETXEN_BDINFO_MAGIC ||
  1775. header_version != NETXEN_BDINFO_VERSION) {
  1776. dev_err(&pdev->dev,
  1777. "invalid board config, magic=%08x, version=%08x\n",
  1778. magic, header_version);
  1779. return -EIO;
  1780. }
  1781. offset = NX_BRDTYPE_OFFSET;
  1782. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1783. return -EIO;
  1784. adapter->ahw.board_type = board_type;
  1785. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1786. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1787. if ((gpio & 0x8000) == 0)
  1788. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1789. }
  1790. switch (board_type) {
  1791. case NETXEN_BRDTYPE_P2_SB35_4G:
  1792. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1793. break;
  1794. case NETXEN_BRDTYPE_P2_SB31_10G:
  1795. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1796. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1797. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1798. case NETXEN_BRDTYPE_P3_HMEZ:
  1799. case NETXEN_BRDTYPE_P3_XG_LOM:
  1800. case NETXEN_BRDTYPE_P3_10G_CX4:
  1801. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1802. case NETXEN_BRDTYPE_P3_IMEZ:
  1803. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1804. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1805. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1806. case NETXEN_BRDTYPE_P3_10G_XFP:
  1807. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1808. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1809. break;
  1810. case NETXEN_BRDTYPE_P1_BD:
  1811. case NETXEN_BRDTYPE_P1_SB:
  1812. case NETXEN_BRDTYPE_P1_SMAX:
  1813. case NETXEN_BRDTYPE_P1_SOCK:
  1814. case NETXEN_BRDTYPE_P3_REF_QG:
  1815. case NETXEN_BRDTYPE_P3_4_GB:
  1816. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1817. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1818. break;
  1819. case NETXEN_BRDTYPE_P3_10G_TP:
  1820. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1821. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1822. break;
  1823. default:
  1824. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1825. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1826. break;
  1827. }
  1828. return 0;
  1829. }
  1830. /* NIU access sections */
  1831. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1832. {
  1833. new_mtu += MTU_FUDGE_FACTOR;
  1834. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1835. new_mtu);
  1836. return 0;
  1837. }
  1838. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1839. {
  1840. new_mtu += MTU_FUDGE_FACTOR;
  1841. if (adapter->physical_port == 0)
  1842. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1843. else
  1844. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1845. return 0;
  1846. }
  1847. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1848. {
  1849. __u32 status;
  1850. __u32 autoneg;
  1851. __u32 port_mode;
  1852. if (!netif_carrier_ok(adapter->netdev)) {
  1853. adapter->link_speed = 0;
  1854. adapter->link_duplex = -1;
  1855. adapter->link_autoneg = AUTONEG_ENABLE;
  1856. return;
  1857. }
  1858. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1859. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1860. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1861. adapter->link_speed = SPEED_1000;
  1862. adapter->link_duplex = DUPLEX_FULL;
  1863. adapter->link_autoneg = AUTONEG_DISABLE;
  1864. return;
  1865. }
  1866. if (adapter->phy_read
  1867. && adapter->phy_read(adapter,
  1868. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1869. &status) == 0) {
  1870. if (netxen_get_phy_link(status)) {
  1871. switch (netxen_get_phy_speed(status)) {
  1872. case 0:
  1873. adapter->link_speed = SPEED_10;
  1874. break;
  1875. case 1:
  1876. adapter->link_speed = SPEED_100;
  1877. break;
  1878. case 2:
  1879. adapter->link_speed = SPEED_1000;
  1880. break;
  1881. default:
  1882. adapter->link_speed = 0;
  1883. break;
  1884. }
  1885. switch (netxen_get_phy_duplex(status)) {
  1886. case 0:
  1887. adapter->link_duplex = DUPLEX_HALF;
  1888. break;
  1889. case 1:
  1890. adapter->link_duplex = DUPLEX_FULL;
  1891. break;
  1892. default:
  1893. adapter->link_duplex = -1;
  1894. break;
  1895. }
  1896. if (adapter->phy_read
  1897. && adapter->phy_read(adapter,
  1898. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1899. &autoneg) != 0)
  1900. adapter->link_autoneg = autoneg;
  1901. } else
  1902. goto link_down;
  1903. } else {
  1904. link_down:
  1905. adapter->link_speed = 0;
  1906. adapter->link_duplex = -1;
  1907. }
  1908. }
  1909. }
  1910. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1911. {
  1912. u32 fw_major, fw_minor, fw_build;
  1913. char brd_name[NETXEN_MAX_SHORT_NAME];
  1914. char serial_num[32];
  1915. int i, offset, val;
  1916. int *ptr32;
  1917. struct pci_dev *pdev = adapter->pdev;
  1918. adapter->driver_mismatch = 0;
  1919. ptr32 = (int *)&serial_num;
  1920. offset = NX_FW_SERIAL_NUM_OFFSET;
  1921. for (i = 0; i < 8; i++) {
  1922. if (netxen_rom_fast_read(adapter, offset, &val) == -1) {
  1923. dev_err(&pdev->dev, "error reading board info\n");
  1924. adapter->driver_mismatch = 1;
  1925. return;
  1926. }
  1927. ptr32[i] = cpu_to_le32(val);
  1928. offset += sizeof(u32);
  1929. }
  1930. fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  1931. fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  1932. fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  1933. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1934. if (adapter->portnum == 0) {
  1935. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1936. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1937. brd_name, serial_num, adapter->ahw.revision_id);
  1938. }
  1939. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1940. adapter->driver_mismatch = 1;
  1941. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1942. fw_major, fw_minor, fw_build);
  1943. return;
  1944. }
  1945. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1946. fw_major, fw_minor, fw_build);
  1947. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1948. i = NXRD32(adapter, NETXEN_SRE_MISC);
  1949. adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
  1950. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1951. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1952. }
  1953. if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222))
  1954. adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
  1955. adapter->flags &= ~NETXEN_NIC_LRO_ENABLED;
  1956. }
  1957. int
  1958. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1959. {
  1960. u32 wol_cfg;
  1961. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1962. return 0;
  1963. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1964. if (wol_cfg & (1UL << adapter->portnum)) {
  1965. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1966. if (wol_cfg & (1 << adapter->portnum))
  1967. return 1;
  1968. }
  1969. return 0;
  1970. }