core.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * arch/arm/mach-ep93xx/core.c
  3. * Core routines for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * Thanks go to Michael Burian and Ray Lehtiniemi for their key
  8. * role in the ep93xx linux community.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/sched.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/serial.h>
  21. #include <linux/tty.h>
  22. #include <linux/bitops.h>
  23. #include <linux/serial.h>
  24. #include <linux/serial_8250.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/device.h>
  27. #include <linux/mm.h>
  28. #include <linux/time.h>
  29. #include <linux/timex.h>
  30. #include <linux/delay.h>
  31. #include <linux/termios.h>
  32. #include <linux/amba/bus.h>
  33. #include <linux/amba/serial.h>
  34. #include <asm/types.h>
  35. #include <asm/setup.h>
  36. #include <asm/memory.h>
  37. #include <asm/hardware.h>
  38. #include <asm/irq.h>
  39. #include <asm/system.h>
  40. #include <asm/tlbflush.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/io.h>
  43. #include <asm/mach/map.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/mach/irq.h>
  46. #include <asm/arch/gpio.h>
  47. #include <asm/hardware/vic.h>
  48. /*************************************************************************
  49. * Static I/O mappings that are needed for all EP93xx platforms
  50. *************************************************************************/
  51. static struct map_desc ep93xx_io_desc[] __initdata = {
  52. {
  53. .virtual = EP93XX_AHB_VIRT_BASE,
  54. .pfn = __phys_to_pfn(EP93XX_AHB_PHYS_BASE),
  55. .length = EP93XX_AHB_SIZE,
  56. .type = MT_DEVICE,
  57. }, {
  58. .virtual = EP93XX_APB_VIRT_BASE,
  59. .pfn = __phys_to_pfn(EP93XX_APB_PHYS_BASE),
  60. .length = EP93XX_APB_SIZE,
  61. .type = MT_DEVICE,
  62. },
  63. };
  64. void __init ep93xx_map_io(void)
  65. {
  66. iotable_init(ep93xx_io_desc, ARRAY_SIZE(ep93xx_io_desc));
  67. }
  68. /*************************************************************************
  69. * Timer handling for EP93xx
  70. *************************************************************************
  71. * The ep93xx has four internal timers. Timers 1, 2 (both 16 bit) and
  72. * 3 (32 bit) count down at 508 kHz, are self-reloading, and can generate
  73. * an interrupt on underflow. Timer 4 (40 bit) counts down at 983.04 kHz,
  74. * is free-running, and can't generate interrupts.
  75. *
  76. * The 508 kHz timers are ideal for use for the timer interrupt, as the
  77. * most common values of HZ divide 508 kHz nicely. We pick one of the 16
  78. * bit timers (timer 1) since we don't need more than 16 bits of reload
  79. * value as long as HZ >= 8.
  80. *
  81. * The higher clock rate of timer 4 makes it a better choice than the
  82. * other timers for use in gettimeoffset(), while the fact that it can't
  83. * generate interrupts means we don't have to worry about not being able
  84. * to use this timer for something else. We also use timer 4 for keeping
  85. * track of lost jiffies.
  86. */
  87. static unsigned int last_jiffy_time;
  88. #define TIMER4_TICKS_PER_JIFFY ((CLOCK_TICK_RATE + (HZ/2)) / HZ)
  89. static int ep93xx_timer_interrupt(int irq, void *dev_id)
  90. {
  91. __raw_writel(1, EP93XX_TIMER1_CLEAR);
  92. while ((signed long)
  93. (__raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time)
  94. >= TIMER4_TICKS_PER_JIFFY) {
  95. last_jiffy_time += TIMER4_TICKS_PER_JIFFY;
  96. timer_tick();
  97. }
  98. return IRQ_HANDLED;
  99. }
  100. static struct irqaction ep93xx_timer_irq = {
  101. .name = "ep93xx timer",
  102. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  103. .handler = ep93xx_timer_interrupt,
  104. };
  105. static void __init ep93xx_timer_init(void)
  106. {
  107. /* Enable periodic HZ timer. */
  108. __raw_writel(0x48, EP93XX_TIMER1_CONTROL);
  109. __raw_writel((508469 / HZ) - 1, EP93XX_TIMER1_LOAD);
  110. __raw_writel(0xc8, EP93XX_TIMER1_CONTROL);
  111. /* Enable lost jiffy timer. */
  112. __raw_writel(0x100, EP93XX_TIMER4_VALUE_HIGH);
  113. setup_irq(IRQ_EP93XX_TIMER1, &ep93xx_timer_irq);
  114. }
  115. static unsigned long ep93xx_gettimeoffset(void)
  116. {
  117. int offset;
  118. offset = __raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time;
  119. /* Calculate (1000000 / 983040) * offset. */
  120. return offset + (53 * offset / 3072);
  121. }
  122. struct sys_timer ep93xx_timer = {
  123. .init = ep93xx_timer_init,
  124. .offset = ep93xx_gettimeoffset,
  125. };
  126. /*************************************************************************
  127. * GPIO handling for EP93xx
  128. *************************************************************************/
  129. static unsigned char gpio_int_unmasked[3];
  130. static unsigned char gpio_int_enabled[3];
  131. static unsigned char gpio_int_type1[3];
  132. static unsigned char gpio_int_type2[3];
  133. static void update_gpio_int_params(int abf)
  134. {
  135. if (abf == 0) {
  136. __raw_writeb(0, EP93XX_GPIO_A_INT_ENABLE);
  137. __raw_writeb(gpio_int_type2[0], EP93XX_GPIO_A_INT_TYPE2);
  138. __raw_writeb(gpio_int_type1[0], EP93XX_GPIO_A_INT_TYPE1);
  139. __raw_writeb(gpio_int_unmasked[0] & gpio_int_enabled[0], EP93XX_GPIO_A_INT_ENABLE);
  140. } else if (abf == 1) {
  141. __raw_writeb(0, EP93XX_GPIO_B_INT_ENABLE);
  142. __raw_writeb(gpio_int_type2[1], EP93XX_GPIO_B_INT_TYPE2);
  143. __raw_writeb(gpio_int_type1[1], EP93XX_GPIO_B_INT_TYPE1);
  144. __raw_writeb(gpio_int_unmasked[1] & gpio_int_enabled[1], EP93XX_GPIO_B_INT_ENABLE);
  145. } else if (abf == 2) {
  146. __raw_writeb(0, EP93XX_GPIO_F_INT_ENABLE);
  147. __raw_writeb(gpio_int_type2[2], EP93XX_GPIO_F_INT_TYPE2);
  148. __raw_writeb(gpio_int_type1[2], EP93XX_GPIO_F_INT_TYPE1);
  149. __raw_writeb(gpio_int_unmasked[2] & gpio_int_enabled[2], EP93XX_GPIO_F_INT_ENABLE);
  150. } else {
  151. BUG();
  152. }
  153. }
  154. static unsigned char data_register_offset[8] = {
  155. 0x00, 0x04, 0x08, 0x0c, 0x20, 0x30, 0x38, 0x40,
  156. };
  157. static unsigned char data_direction_register_offset[8] = {
  158. 0x10, 0x14, 0x18, 0x1c, 0x24, 0x34, 0x3c, 0x44,
  159. };
  160. void gpio_line_config(int line, int direction)
  161. {
  162. unsigned int data_direction_register;
  163. unsigned long flags;
  164. unsigned char v;
  165. data_direction_register =
  166. EP93XX_GPIO_REG(data_direction_register_offset[line >> 3]);
  167. local_irq_save(flags);
  168. if (direction == GPIO_OUT) {
  169. if (line >= 0 && line < 16) {
  170. /* Port A/B. */
  171. gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
  172. update_gpio_int_params(line >> 3);
  173. } else if (line >= 40 && line < 48) {
  174. /* Port F. */
  175. gpio_int_unmasked[2] &= ~(1 << (line & 7));
  176. update_gpio_int_params(2);
  177. }
  178. v = __raw_readb(data_direction_register);
  179. v |= 1 << (line & 7);
  180. __raw_writeb(v, data_direction_register);
  181. } else if (direction == GPIO_IN) {
  182. v = __raw_readb(data_direction_register);
  183. v &= ~(1 << (line & 7));
  184. __raw_writeb(v, data_direction_register);
  185. }
  186. local_irq_restore(flags);
  187. }
  188. EXPORT_SYMBOL(gpio_line_config);
  189. int gpio_line_get(int line)
  190. {
  191. unsigned int data_register;
  192. data_register = EP93XX_GPIO_REG(data_register_offset[line >> 3]);
  193. return !!(__raw_readb(data_register) & (1 << (line & 7)));
  194. }
  195. EXPORT_SYMBOL(gpio_line_get);
  196. void gpio_line_set(int line, int value)
  197. {
  198. unsigned int data_register;
  199. unsigned long flags;
  200. unsigned char v;
  201. data_register = EP93XX_GPIO_REG(data_register_offset[line >> 3]);
  202. local_irq_save(flags);
  203. if (value == EP93XX_GPIO_HIGH) {
  204. v = __raw_readb(data_register);
  205. v |= 1 << (line & 7);
  206. __raw_writeb(v, data_register);
  207. } else if (value == EP93XX_GPIO_LOW) {
  208. v = __raw_readb(data_register);
  209. v &= ~(1 << (line & 7));
  210. __raw_writeb(v, data_register);
  211. }
  212. local_irq_restore(flags);
  213. }
  214. EXPORT_SYMBOL(gpio_line_set);
  215. /*************************************************************************
  216. * EP93xx IRQ handling
  217. *************************************************************************/
  218. static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
  219. {
  220. unsigned char status;
  221. int i;
  222. status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
  223. for (i = 0; i < 8; i++) {
  224. if (status & (1 << i)) {
  225. desc = irq_desc + IRQ_EP93XX_GPIO(0) + i;
  226. desc_handle_irq(IRQ_EP93XX_GPIO(0) + i, desc);
  227. }
  228. }
  229. status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
  230. for (i = 0; i < 8; i++) {
  231. if (status & (1 << i)) {
  232. desc = irq_desc + IRQ_EP93XX_GPIO(8) + i;
  233. desc_handle_irq(IRQ_EP93XX_GPIO(8) + i, desc);
  234. }
  235. }
  236. }
  237. static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
  238. {
  239. int gpio_irq = IRQ_EP93XX_GPIO(16) + (((irq + 1) & 7) ^ 4);
  240. desc_handle_irq(gpio_irq, irq_desc + gpio_irq);
  241. }
  242. static void ep93xx_gpio_irq_mask_ack(unsigned int irq)
  243. {
  244. int line = irq - IRQ_EP93XX_GPIO(0);
  245. int port = line >> 3;
  246. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  247. update_gpio_int_params(port);
  248. if (port == 0) {
  249. __raw_writel(1 << (line & 7), EP93XX_GPIO_A_INT_ACK);
  250. } else if (port == 1) {
  251. __raw_writel(1 << (line & 7), EP93XX_GPIO_B_INT_ACK);
  252. } else if (port == 2) {
  253. __raw_writel(1 << (line & 7), EP93XX_GPIO_F_INT_ACK);
  254. }
  255. }
  256. static void ep93xx_gpio_irq_mask(unsigned int irq)
  257. {
  258. int line = irq - IRQ_EP93XX_GPIO(0);
  259. int port = line >> 3;
  260. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  261. update_gpio_int_params(port);
  262. }
  263. static void ep93xx_gpio_irq_unmask(unsigned int irq)
  264. {
  265. int line = irq - IRQ_EP93XX_GPIO(0);
  266. int port = line >> 3;
  267. gpio_int_unmasked[port] |= 1 << (line & 7);
  268. update_gpio_int_params(port);
  269. }
  270. /*
  271. * gpio_int_type1 controls whether the interrupt is level (0) or
  272. * edge (1) triggered, while gpio_int_type2 controls whether it
  273. * triggers on low/falling (0) or high/rising (1).
  274. */
  275. static int ep93xx_gpio_irq_type(unsigned int irq, unsigned int type)
  276. {
  277. int port;
  278. int line;
  279. line = irq - IRQ_EP93XX_GPIO(0);
  280. if (line >= 0 && line < 16) {
  281. gpio_line_config(line, GPIO_IN);
  282. } else {
  283. gpio_line_config(EP93XX_GPIO_LINE_F(line-16), GPIO_IN);
  284. }
  285. port = line >> 3;
  286. line &= 7;
  287. if (type & IRQT_RISING) {
  288. gpio_int_enabled[port] |= 1 << line;
  289. gpio_int_type1[port] |= 1 << line;
  290. gpio_int_type2[port] |= 1 << line;
  291. } else if (type & IRQT_FALLING) {
  292. gpio_int_enabled[port] |= 1 << line;
  293. gpio_int_type1[port] |= 1 << line;
  294. gpio_int_type2[port] &= ~(1 << line);
  295. } else if (type & IRQT_HIGH) {
  296. gpio_int_enabled[port] |= 1 << line;
  297. gpio_int_type1[port] &= ~(1 << line);
  298. gpio_int_type2[port] |= 1 << line;
  299. } else if (type & IRQT_LOW) {
  300. gpio_int_enabled[port] |= 1 << line;
  301. gpio_int_type1[port] &= ~(1 << line);
  302. gpio_int_type2[port] &= ~(1 << line);
  303. } else {
  304. gpio_int_enabled[port] &= ~(1 << line);
  305. }
  306. update_gpio_int_params(port);
  307. return 0;
  308. }
  309. static struct irq_chip ep93xx_gpio_irq_chip = {
  310. .name = "GPIO",
  311. .ack = ep93xx_gpio_irq_mask_ack,
  312. .mask = ep93xx_gpio_irq_mask,
  313. .unmask = ep93xx_gpio_irq_unmask,
  314. .set_type = ep93xx_gpio_irq_type,
  315. };
  316. void __init ep93xx_init_irq(void)
  317. {
  318. int irq;
  319. vic_init((void *)EP93XX_VIC1_BASE, 0, EP93XX_VIC1_VALID_IRQ_MASK);
  320. vic_init((void *)EP93XX_VIC2_BASE, 32, EP93XX_VIC2_VALID_IRQ_MASK);
  321. for (irq = IRQ_EP93XX_GPIO(0); irq <= IRQ_EP93XX_GPIO(23); irq++) {
  322. set_irq_chip(irq, &ep93xx_gpio_irq_chip);
  323. set_irq_handler(irq, handle_level_irq);
  324. set_irq_flags(irq, IRQF_VALID);
  325. }
  326. set_irq_chained_handler(IRQ_EP93XX_GPIO_AB, ep93xx_gpio_ab_irq_handler);
  327. set_irq_chained_handler(IRQ_EP93XX_GPIO0MUX, ep93xx_gpio_f_irq_handler);
  328. set_irq_chained_handler(IRQ_EP93XX_GPIO1MUX, ep93xx_gpio_f_irq_handler);
  329. set_irq_chained_handler(IRQ_EP93XX_GPIO2MUX, ep93xx_gpio_f_irq_handler);
  330. set_irq_chained_handler(IRQ_EP93XX_GPIO3MUX, ep93xx_gpio_f_irq_handler);
  331. set_irq_chained_handler(IRQ_EP93XX_GPIO4MUX, ep93xx_gpio_f_irq_handler);
  332. set_irq_chained_handler(IRQ_EP93XX_GPIO5MUX, ep93xx_gpio_f_irq_handler);
  333. set_irq_chained_handler(IRQ_EP93XX_GPIO6MUX, ep93xx_gpio_f_irq_handler);
  334. set_irq_chained_handler(IRQ_EP93XX_GPIO7MUX, ep93xx_gpio_f_irq_handler);
  335. }
  336. /*************************************************************************
  337. * EP93xx peripheral handling
  338. *************************************************************************/
  339. #define EP93XX_UART_MCR_OFFSET (0x0100)
  340. static void ep93xx_uart_set_mctrl(struct amba_device *dev,
  341. void __iomem *base, unsigned int mctrl)
  342. {
  343. unsigned int mcr;
  344. mcr = 0;
  345. if (!(mctrl & TIOCM_RTS))
  346. mcr |= 2;
  347. if (!(mctrl & TIOCM_DTR))
  348. mcr |= 1;
  349. __raw_writel(mcr, base + EP93XX_UART_MCR_OFFSET);
  350. }
  351. static struct amba_pl010_data ep93xx_uart_data = {
  352. .set_mctrl = ep93xx_uart_set_mctrl,
  353. };
  354. static struct amba_device uart1_device = {
  355. .dev = {
  356. .bus_id = "apb:uart1",
  357. .platform_data = &ep93xx_uart_data,
  358. },
  359. .res = {
  360. .start = EP93XX_UART1_PHYS_BASE,
  361. .end = EP93XX_UART1_PHYS_BASE + 0x0fff,
  362. .flags = IORESOURCE_MEM,
  363. },
  364. .irq = { IRQ_EP93XX_UART1, NO_IRQ },
  365. .periphid = 0x00041010,
  366. };
  367. static struct amba_device uart2_device = {
  368. .dev = {
  369. .bus_id = "apb:uart2",
  370. .platform_data = &ep93xx_uart_data,
  371. },
  372. .res = {
  373. .start = EP93XX_UART2_PHYS_BASE,
  374. .end = EP93XX_UART2_PHYS_BASE + 0x0fff,
  375. .flags = IORESOURCE_MEM,
  376. },
  377. .irq = { IRQ_EP93XX_UART2, NO_IRQ },
  378. .periphid = 0x00041010,
  379. };
  380. static struct amba_device uart3_device = {
  381. .dev = {
  382. .bus_id = "apb:uart3",
  383. .platform_data = &ep93xx_uart_data,
  384. },
  385. .res = {
  386. .start = EP93XX_UART3_PHYS_BASE,
  387. .end = EP93XX_UART3_PHYS_BASE + 0x0fff,
  388. .flags = IORESOURCE_MEM,
  389. },
  390. .irq = { IRQ_EP93XX_UART3, NO_IRQ },
  391. .periphid = 0x00041010,
  392. };
  393. static struct platform_device ep93xx_rtc_device = {
  394. .name = "ep93xx-rtc",
  395. .id = -1,
  396. .num_resources = 0,
  397. };
  398. static struct resource ep93xx_ohci_resources[] = {
  399. [0] = {
  400. .start = EP93XX_USB_PHYS_BASE,
  401. .end = EP93XX_USB_PHYS_BASE + 0x0fff,
  402. .flags = IORESOURCE_MEM,
  403. },
  404. [1] = {
  405. .start = IRQ_EP93XX_USB,
  406. .end = IRQ_EP93XX_USB,
  407. .flags = IORESOURCE_IRQ,
  408. },
  409. };
  410. static struct platform_device ep93xx_ohci_device = {
  411. .name = "ep93xx-ohci",
  412. .id = -1,
  413. .dev = {
  414. .dma_mask = (void *)0xffffffff,
  415. .coherent_dma_mask = 0xffffffff,
  416. },
  417. .num_resources = ARRAY_SIZE(ep93xx_ohci_resources),
  418. .resource = ep93xx_ohci_resources,
  419. };
  420. void __init ep93xx_init_devices(void)
  421. {
  422. unsigned int v;
  423. /*
  424. * Disallow access to MaverickCrunch initially.
  425. */
  426. v = __raw_readl(EP93XX_SYSCON_DEVICE_CONFIG);
  427. v &= ~EP93XX_SYSCON_DEVICE_CONFIG_CRUNCH_ENABLE;
  428. __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
  429. __raw_writel(v, EP93XX_SYSCON_DEVICE_CONFIG);
  430. amba_device_register(&uart1_device, &iomem_resource);
  431. amba_device_register(&uart2_device, &iomem_resource);
  432. amba_device_register(&uart3_device, &iomem_resource);
  433. platform_device_register(&ep93xx_rtc_device);
  434. platform_device_register(&ep93xx_ohci_device);
  435. }